

# TPS92640 / TPS92641 Synchronous Buck Controllers for Precision Dimming LED Drivers

Check for Samples: TPS92640, TPS92641

# **FEATURES**

- V<sub>IN</sub> range from 7V to 85V
- · Wide dimming range
  - 500:1 Analog dimming
  - 2500:1 Standard PWM dimming

RUMENTS

- 20000:1 Shunt FET PWM dimming
- Adjustable LED Current Sense voltage
- 2Ω, 1A<sub>peak</sub> MOSFET gate drivers
- Shunt Dimming MOSFET gate driver (TPS92641)
- Programmable switching frequency
- Precision Voltage Reference 3V ±2%
- Input UVLO and output OVP
- Low Power Shutdown Mode and Thermal Shutdown

# **APPLICATIONS**

- LED Driver / Constant Current Regulator
- Architectural LED Lighting Drivers
- Automotive LED Drivers
- General LED Illumination

# DESCRIPTION

The TPS92640/41 are high voltage, synchronous NFET controllers for buck current regulators. Output current regulation is based on valley current-mode operation using a controlled on-time architecture. This control method eases the design of compensation whilte maintaining nearly constant switching frequency. The TPS92640/41 includes a high-voltage start-up regulator that operates over a wide input range of 7V to 85V. The PWM controller is designed for high speed capability including an oscillator frequency range up to 1.0 MHz. The deadtime between high side and low side gate driver is optimized to provide very high efficiency over a wide input operating voltage and output power range. The TPS92640/41 accepts both analog and PWM input signals resulting in exceptional dimming control range. Linear response characterisitics between input command and LED current is achieved with true zero LED current using low off-set error amplifier and proprietary PWM dimming logic. Both devices also include precision reference capable of supplying current to low power microcontroller. Protection features include cycle-by-cycle current protection, over-voltage protection and thermal shutdown. The TPS92641 includes a shunt FET dimming input and MOSFET driver for high resolution PWM dimming.

# TYPICAL APPLICATION DIAGRAM





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **PIN CONFIGURATION**

TPS92641 TPS92640 PWP Package **PWP Package** (Top View) (Top View) VIN 🔲 10 14 VIN [ 10 16 Ш HG ☐ HG RON [ 13 \_\_\_ SW RON [ 2 15 \_\_\_ SW UDIM 🔲 UDIM 🔲 3 12 3 14 □ BOOT □ BOOT VOUT [ 11 □ vcc VOUT [ 4 13 □ vcc DAP DAP VREF [ 10 T LG VREF [ 5 12 □ LG IADJ 🔲 6 9 6 11 IADJ 🗔 □ cs □ cs COMP \_\_\_ 8 ☐ GND COMP 7 10 □ GND SDIM [ 8 

# **PIN FUNCTIONS**

| TPS92640 | TPS92641 | NAME | DESCRIPTION                                                                                                                                                   |
|----------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 1        | VIN  | Connect to input voltage. Connect 1µF bypass capacitor                                                                                                        |
| 2        | 2        | RON  | Connect a resistor to VIN and capacitor to GND to set switching frequency.                                                                                    |
| 3        | 3        | UDIM | Connect resistor divider from VIN to set under-voltage lockout threshold.                                                                                     |
| 4        | 4        | VOUT | Connect resistor divider from V <sub>OUT</sub> , scaled down feedback of V <sub>OUT</sub> .                                                                   |
| 5        | 5        | VREF | System reference voltage. Bypass with 100nF ceramic capacitor.                                                                                                |
| 6        | 6        | IADJ | Connect resistor divider from VREF to set analog dimming level. Use NTC resistor from pin to GND as resistor divider to implement thermal foldback operation. |
| 7        | 7        | COMP | Connect ceramic capacitor to GND to set loop compensation.                                                                                                    |
|          | 8        | SDIM | PWM dimming input for shunt FET dimming.                                                                                                                      |
|          | 9        | SDRV | Connect to gate of external parallel NFET across LED load used for shunt dimming if desired.                                                                  |
| 8        | 10       | GND  | System GND. Connect to DAP.                                                                                                                                   |
| 9        | 11       | CS   | Connect to positive terminal of sense resistor at the bottom of the LED stack.                                                                                |
| 10       | 12       | LG   | Connect to gate of low-side NFET of buck regulator. Use series resistor to limit current slew-rate and mitigate EMI noise.                                    |
| 11       | 13       | VCC  | Bypass with 2.2µF ceramic capacitor to provide bias supply for controller.                                                                                    |
| 12       | 14       | воот | Connect 100nF ceramic capacitor to switch node and diode to VCC to provide boosted voltage for high-side gate drive.                                          |
| 13       | 15       | SW   | Connect to switch node of buck regulator.                                                                                                                     |
| 14       | 16       | HG   | Connect to gate of high-side NFET of buck regulator. Use series resistor to limit current slew-rate and mitigate EMI noise.                                   |
|          |          | DAP  | Place 6-9 vias from pad to GND plane for thermal relief                                                                                                       |

# **ORDERING INFORMATION**

| ORDER NUMBER | PACKAGE TYPE         | PACKAGE DRAWING | SUPPLIED AS                 |  |  |
|--------------|----------------------|-----------------|-----------------------------|--|--|
| TPS92640PWP  |                      |                 | 94 Units in Rail            |  |  |
| TPS92640PWPT | 14-PIN TSSOP EXP PAD | MXA14A          | 250 Units on Tape and Reel  |  |  |
| TPS92640PWPR |                      |                 | 2500 Units on Tape and Reel |  |  |
| TPS92641PWP  |                      |                 | 92 Units in Rail            |  |  |
| TPS92641PWPT | 16-PIN TSSOP EXP PAD | MXA16A          | 250 Units on Tape and Reel  |  |  |
| TPS92641PWPR |                      |                 | 2500 Units on Tape and Reel |  |  |



www.ti.com SNVS902-OCTOBER 2012

# **ABSOLUTE MAXIMUM RATINGS**(1)

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales/Office/Distributors for availability and specifications.

|                                                            | VALUE                                 | UNITS |
|------------------------------------------------------------|---------------------------------------|-------|
| V LIDIM OW                                                 | -0.3 to 90                            | V     |
| V <sub>IN</sub> , UDIM, SW                                 | -1                                    | mA    |
| BOOT                                                       | -0.3 to 98.5                          | V     |
|                                                            | -0.3 to 90                            | V     |
| HG                                                         | -2.5 (Pulse < 100ns)                  | V     |
|                                                            | -0.3 to +V <sub>CC</sub>              | V     |
| LG, SDRV, CS                                               | -2.5 (Pulse < 100ns)                  | V     |
|                                                            | V <sub>CC</sub> + 2.5 (Pulse < 100ns) | V     |
| V <sub>CC</sub>                                            | -0.3 to 15                            | V     |
| VIDEE DON COMP VOUT IAD I COIM                             | -0.3 to 6                             | V     |
| VREF, RON, COMP, VOUT, IADJ, SDIM                          | -200 to +200                          | μA    |
| ONID                                                       | -0.3 to +0.3                          | V     |
| GND                                                        | -2.5 to +2.5 (Pulse < 100ns)          | V     |
| Continuous Power Dissipation                               | Internally Limited                    |       |
| Maximum Junction Temperature                               | -40 to +125                           | °C    |
| Storage Temperature Range                                  | -65 to +150                           | °C    |
| Maximum Lead Temperature (Soldering and Reflow) (2)        | 260                                   | °C    |
| ESD Rating Human Body Model, applicable std. JESD22-A114-C | 2                                     | kV    |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified and do not imply guaranteed performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics table. All voltages are with respect to the potential at the GND pin, unless otherwise specified.

# RECOMMENDED OPERATING CONDITIONS(1)

over operating free-air temperature range (unless otherwise noted)

|                                           | MIN | NOM MAX | UNIT |
|-------------------------------------------|-----|---------|------|
| Input Voltage Range, V <sub>IN</sub>      | 7   | 85      | ٧    |
| T <sub>J</sub> Junction Temperature Range | -40 | 125     | ů    |

Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified and do not imply guaranteed performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics table. All voltages are with respect to the potential at the GND pin, unless otherwise specified.

<sup>(2)</sup> Refer to TI's packaging website for more detailed information and mounting techniques.

# TEXAS INSTRUMENTS

# ELECTRICAL CHARACTERISTICS(1)

Unless otherwise specified  $V_{IN}$  = 24V. Limits appearing in **bold type** face apply over the entire junction temperature range of operation, -40°C to 125°C. Specifications appearing in normal type apply for  $T_A = T_J = 25$ °C. Datasheet min/max specification limits are specified by design, test or statistical analysis.

|                        | PARAMETER                                    | CONDITIONS                                                                                       | MIN <sup>(2)</sup> | TYP(3)                | MAX <sup>(2)</sup> | UNIT |
|------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------|-----------------------|--------------------|------|
| STARTUP RE             | GULATOR (V <sub>CC</sub> , V <sub>IN</sub> ) |                                                                                                  |                    |                       | <u> </u>           |      |
| V <sub>CCREG</sub>     | V <sub>CC</sub> Regulation                   | I <sub>CC</sub> = 10 mA, V <sub>IN</sub> = 24V, 85V                                              | 7.86               | 8.5                   | 9.14               | V    |
| I <sub>CCLIM</sub>     | V <sub>CC</sub> Current Limit                | V <sub>CC</sub> = 0V                                                                             | 48                 | 63                    | 78                 | mA   |
| IQ                     | Quiescent Current                            | $V_{\text{UDIM}} = 3.0 \text{V},$<br>Static $V_{\text{IN}} = 7 \text{V}/24 \text{V}/85 \text{V}$ |                    | 2                     | 3                  | mA   |
| I <sub>SD</sub>        | Shutdown Current                             | V <sub>UDIM</sub> = 0V                                                                           |                    | 100                   |                    | μΑ   |
| M                      | \/ LI\/I O Throshold                         | V <sub>CC</sub> increasing                                                                       |                    | 5.04                  | 5.90               | V    |
| V <sub>CC-UV</sub>     | V <sub>CC</sub> UVLO Threshold               | V <sub>CC</sub> decreasing                                                                       | 4.5                | 4.9                   |                    | v    |
| V <sub>CC-HYS</sub>    | V <sub>CC</sub> UVLO Hysteresis              |                                                                                                  |                    | 0.17                  |                    | V    |
| REFERENCE              | VOLTAGE (V <sub>REF</sub> )                  |                                                                                                  |                    |                       |                    | •    |
| V <sub>REF</sub>       | Reference Voltage                            | No Load, V <sub>IN</sub> = 7V/24V/85V                                                            | 2.97               | 3.03                  | 3.09               | V    |
| I <sub>VREFLIM</sub>   | Current Limit                                | V <sub>REF</sub> = 0V                                                                            | 1.3                | 2.1                   | 2.9                | mA   |
| ERROR AMPL             | IFIER (CS, COMP)                             |                                                                                                  |                    |                       | *                  |      |
| V <sub>CSREF</sub>     | CS Reference Voltage                         | With respect to GND                                                                              |                    | V <sub>IADJ</sub> /10 |                    | V    |
| V <sub>CSREF-OFF</sub> | Error Amp Input Offset Voltage               |                                                                                                  | -600               | 0                     | 600                | μV   |
| I <sub>COMP</sub>      | COMP Sink Current                            |                                                                                                  |                    | 85                    |                    | μΑ   |
|                        | COMP Source Current                          |                                                                                                  |                    | 110                   |                    | μΑ   |
| 9м-сѕ                  | Transconductance                             |                                                                                                  |                    | 500                   |                    | μA/V |
|                        | Linear Input Range                           | See (4)                                                                                          |                    | ±125                  |                    | mV   |
|                        | Transconductance Bandwidth                   | -6dB unloaded response <sup>(4)</sup>                                                            |                    | 400                   |                    | kHz  |
| TIMERS / OVE           | R VOLTAGE PROTECTION (RON, VO                | OUT)                                                                                             |                    |                       | <u> </u>           |      |
| t <sub>OFF-MIN</sub>   | Minimum Off-time                             | CS = 0V                                                                                          |                    | 230                   |                    | ns   |
| t <sub>ON-MIN</sub>    | Minimum On-time                              |                                                                                                  |                    | 235                   |                    | ns   |
| t <sub>ON</sub>        | Programmed On-time                           | $V_{VOUT} = 2V$ , $R_{ON} = 25 \text{ k}\Omega$ , $C_{ON} = 1 \text{nF}$                         |                    | 2.08                  |                    | μs   |
| R <sub>RON</sub>       | RON Pull-down Resistance                     |                                                                                                  |                    | 35                    | 120                | Ω    |
| t <sub>CL</sub>        | Current Limit Off-time                       |                                                                                                  |                    | 270                   |                    | μs   |
| t <sub>D-ON</sub>      | RON Thresh - HG Falling Delay                |                                                                                                  |                    | 25                    |                    | ns   |
| V <sub>TH-OVP</sub>    | VOUT Over-Voltage Threshold                  | VOUT rising                                                                                      | 2.85               | 3.05                  | 3.25               | V    |
| V <sub>HYS-OVP</sub>   | VOUT Over-Voltage Hysteresis                 |                                                                                                  |                    | 0.13                  |                    | V    |
| GATE DRIVER            | R (HG, LG, BOOT, SW)                         |                                                                                                  |                    |                       |                    |      |
| R <sub>SRC-LG</sub>    | LG Sourcing Resistance                       | LG = High                                                                                        |                    | 1.5                   | 6.0                | Ω    |
| R <sub>SNK-LG</sub>    | LG Sinking Resistance                        | LG = Low                                                                                         |                    | 1                     | 4.5                | Ω    |
| R <sub>SRC-HG</sub>    | HG Sourcing Resistance                       | HG = High                                                                                        |                    | 3.9                   | 6.0                | Ω    |
| R <sub>SNK-HG</sub>    | HG Sinking Resistance                        | HG = Low                                                                                         |                    | 1.1                   | 4.5                | Ω    |
| V <sub>TH-BOOT</sub>   | BOOT UVLO Threshold                          | BOOT-SW rising                                                                                   | 1.9                | 3.4                   | 4.5                | V    |
| V <sub>HYS-BOOT</sub>  | BOOT UVLO Hysteresis                         | BOOT-SW falling                                                                                  |                    | 1.8                   |                    | V    |
| T <sub>D-HL</sub>      | HG to LG deadtime                            | HG fall to LG rise                                                                               |                    | 60                    |                    | ns   |
| _ D I IL               | LG to HG deadtime                            | LG fall to HG rise                                                                               |                    | 60                    |                    | ns   |

<sup>(1)</sup> Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is specified and **do not imply** guaranteed performance limits. For specified performance limits and associated test conditions, see the Electrical Characteristics table. All voltages are with respect to the potential at the GND pin, unless otherwise specified.

Product Folder Links: TPS92640 TPS92641

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated

<sup>(2)</sup> All limits specified at room temperature (standard typeface) and at temperature extremes (**bold typeface**). All room temperature limits are 100% production tested. All limits at temperature extremes are specified via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

<sup>(3)</sup> Typical numbers are at 25°C and represent the most likely norm.

<sup>(4)</sup> These electrical parameters are specified by design, and are not verified by test.





# **ELECTRICAL CHARACTERISTICS**(1) (continued)

Unless otherwise specified  $V_{IN}$  = 24V. Limits appearing in **bold type** face apply over the entire junction temperature range of operation, -40°C to 125°C. Specifications appearing in normal type apply for  $T_A = T_J = 25$ °C. Datasheet min/max specification limits are specified by design, test or statistical analysis.

|                          | PARAMETER                       | CONDITIONS                                     | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT |
|--------------------------|---------------------------------|------------------------------------------------|--------------------|--------------------|--------------------|------|
| PWM DIMMIN               | G (SDIM, SDRV) (TPS92641 only.) |                                                |                    |                    |                    |      |
| R <sub>SRC-DDRV</sub>    | SDRV Sourcing Resistance        | SDRV = High                                    |                    | 5.6                | 30.0               | Ω    |
| t <sub>SDIM-RIS</sub>    | SDIM to SDRV Rising Delay       | SDIM rising                                    |                    | 68                 | 100                | ns   |
| t <sub>SDIM</sub> -FALL  | SDIM to SDRV Falling Delay      | SDIM falling                                   |                    | 29                 | 70                 | ns   |
| V <sub>SDIM-RIS</sub>    | SDIM Rising Threshold           | SDIM rising                                    |                    | 1.29               | 1.74               | V    |
| V <sub>SDIM -FALL</sub>  | SDIM Falling Threshold          | SDIM falling                                   | 0.5                |                    |                    | V    |
| R <sub>SDIM-PU</sub>     | SDIM Pull-Up Resistance         |                                                |                    | 90                 |                    | kΩ   |
| ANALOG ADJ               | UST (IADJ)                      |                                                | •                  |                    |                    |      |
| V <sub>ADJ-MAX</sub>     | IADJ Clamp Voltage              |                                                | 2.46               | 2.54               | 2.62               | V    |
| R <sub>ADJ</sub>         | IADJ Input Impedance            |                                                |                    | 1                  |                    | МΩ   |
| UNDER-VOLT               | AGE / PWM (UDIM)                |                                                |                    |                    |                    |      |
| V <sub>TH-UDIM</sub>     | UDIM Startup Threshold          | UDIM rising                                    | 1.210              | 1.276              | 1.342              | V    |
| I <sub>HYS-UDIM</sub>    | UDIM Hysteresis Current         |                                                | 12                 | 21                 | 30                 | μA   |
| t <sub>UDIM-RIS</sub>    | UDIM to HG/LG Rising Delay      | UDIM rising                                    |                    | 168                | 260                | ns   |
| t <sub>UDIM-FALL</sub>   | UDIM to HG/LG Falling Delay     | UDIM falling                                   |                    | 174                | 280                | ns   |
| V <sub>UDIM-LP</sub>     | UDIM Low Power Threshold        |                                                |                    | 370                |                    | mV   |
| T <sub>UDIM-DET</sub>    | UDIM Shutdown Detect Timer      | UDIM falling                                   | 8.5                | 13                 |                    | ms   |
| THERMAL SH               | UTDOWN                          |                                                | *                  |                    | *                  |      |
| T <sub>SD</sub>          | Thermal Shutdown Threshold      | See (5)                                        |                    | 165                |                    | °C   |
| T <sub>HYS</sub>         | Thermal Shutdown Hysteresis     | See (5)                                        |                    | 20                 |                    | °C   |
| THERMAL RE               | SISTANCE                        | <u>,                                      </u> | 1                  |                    | 1                  |      |
| θ <sub>JA-TPS92640</sub> | Junction to Ambient             | 14L TSSOP EXP PAD (6)                          |                    | 40.0               |                    | °C/W |
| θ <sub>JA-TPS92641</sub> | Junction to Ambient             | 16L TSSOP EXP PAD (6)                          |                    | 37.4               |                    | °C/W |

These electrical parameters are specified by design, and are not verified by test.

Junction-to-ambient thermal resistance is highly board-layout dependent. In applications where high maximum power dissipation exists, namely driving a large MOSFET at high switching frequency from a high input voltage, special care must be paid to thermal dissipation issues during board design. In high-power dissipation applications, the maximum ambient temperature may have to be derated. Maximum ambient temperature ( $T_{A-MAX}$ ) is dependent on the maximum operating junction temperature ( $T_{J-MAX-OP} = 125^{\circ}$ C), the maximum power dissipation of the device in the application (PD-MAX), and the junction-to ambient thermal resistance of the package in the application ( $\theta_{JA}$ ), as given by the following equation:  $T_{A-MAX} = T_{J-MAX-OP} - (\theta_{JA} \times P_{D-MAX})$ .

# TEXAS INSTRUMENTS

# **FUNCTIONAL BLOCK DIAGRAM**





www.ti.com

# TYPICAL CHARACTERISTICS

Unless otherwise stated,  $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \text{ V}_{\text{IN}} = 24\text{V}, \text{ V}_{\text{IADJ}} = 2\text{V}, \text{ I}_{\text{LED}} = 1\text{A}, \text{ C}_{\text{VCC}} = 2.2 \mu\text{F}, \text{ C}_{\text{COMP}} = 0.47 \mu\text{F}$ 



Figure 1. Quescient Current,  $I_Q$  vs Input Voltage,  $V_{IN}$ 



Figure 3. Startup Regulator, V<sub>CC</sub> vs Input Voltage, V<sub>IN</sub>



Figure 5. Minimum On-time,  $t_{\text{ON\_MIN}}$  vs Input Voltage,  $V_{\text{IN}}$ 



Figure 2. Shutdown Current,  $I_{SD}$ vs Input Voltage ,  $V_{IN}$ 



Figure 4. Reference Voltage, V<sub>REF</sub> vs Input Voltage, V<sub>IN</sub>



Figure 6. Minimum Off-time,  $t_{\text{OFF\_MIN}}$  vs Input Voltage,  $V_{\text{IN}}$ 

# TYPICAL CHARACTERISTICS (continued)

Unless otherwise stated,  $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} = \text{T}_{\text{J}} \leq +125^{\circ}\text{C}, \ \text{V}_{\text{IN}} = 24\text{V}, \ \text{V}_{\text{IADJ}} = 2\text{V}, \ \text{I}_{\text{LED}} = 1\text{A}, \ \text{C}_{\text{VCC}} = 2.2 \mu\text{F}, \ \text{C}_{\text{COMP}} = 0.47 \mu\text{F}$ 



Figure 7. LED Current, I<sub>LED</sub> vs Input Voltage, V<sub>IN</sub>



**ISTRUMENTS** 



Figure 9. Converter Switching Frequency,  $\mathbf{f}_{\text{SW}}$  vs Input Voltage,  $\mathbf{V}_{\text{IN}}$ 



Figure 10. Waveforms of Power-up Transient



Figure 11. Waveforms of Steady-State Operation



Figure 12. Waveforms of UDIM Operation ( $D_{DIM} = 0.5$ )





### APPLICATION INFORMATION

# TYPICAL APPLICATION DIAGRAM



Figure 13. Synchronous Buck LED Driver

The TPS92640/41 are synchronous n-channel MOSFET (NFET) controllers for step-down (buck) current regulators which are ideal for driving LED loads. They can accept wide input voltage range allowing for greater flexibility in powering different series connected LED string combinations. The single current sense pin with low adjustable threshold voltage provides an excellent method for regulating LED current while maintaining high system efficiency. The TPS92640/41 uses valley current control with a controlled on-time architecture that allows the converter to be operated at nearly constant switching frequency without the need for slope compensation. The extremely accurate adjustable current sense threshold together with the synchronous operation provides the capability to amplitude (analog) dim the LED current with high contrast ratios. Excellent PWM dimming is attainable using the main NFETs or the external shunt FET driver (TPS92641 only). TPS92640/41 incorporate  $2\Omega$ , 1A internal gate drivers and supports constant current operation up to 5A. This simple controller contains all the features necessary to implement a high efficiency, versatile LED driver with precise dimming reponse.

# **CONTROLLED ON-TIME ARCHITECTURE**

The control architecture is a combination of valley current control and a one-shot on-timer that varies with input and output voltage. The TPS92640/41 uses a series resistor in the LED path to sense both average LED current and valley inductor current. During the time that the high side NFET is turned on  $(t_{ON})$ , the input voltage charges up the inductor. When it is turned off  $(t_{OFF})$  and the low side NFET is turned on, the inductor discharges. During both intervals, the current is supplied to the load keeping the LEDs forward biased. Figure 14 shows the inductor current  $(i_L)$  waveform for a buck converter operating in continuous conduction mode (CCM). As the system changes input voltage or output voltage, duty cycle D is varied indirectly by changing both  $t_{ON}$  and  $t_{OFF}$  to regulate  $I_L$  and ultimately  $I_{LED}$ . For any buck regulator, duty cycle, D, is:

SNVS902-OCTOBER 2012

$$D = \frac{T_{ON}}{T_{ON} + T_{OFF}} = \frac{V_{OUT}}{\eta \times V_{IN}}$$

$$V_{OUT} = V_{LED} + V_{CS}$$
 (1)

where, V<sub>CS</sub> is the voltage measured at the CS pin of the IC and η is the estimated or actual converter efficiency.



Figure 14. Ideal CCM Buck Converter Inductor Current I, Waveform

### SWITCHING FREQUENCY

The on-time is determined based on the external resistor (R<sub>ON</sub>) connected between RON and VIN pins in combination with a capacitor (CoN) between RON and GND pins. The input voltage and the RoN resistor set the current sourced into the R<sub>ON</sub> capacitor which governs the ramp speed. The ramp threshold is proportional to scaled down feedback of  $V_{OUT}$  at VOUT pin. The proportionality of  $V_{OUT}$  is set by an external resistor divider ( $R_{VOUT1}$ ,  $R_{VOUT2}$ ) from  $V_{OUT}$ . The switching frequency,  $f_{SW}$  can be calculated based on on-time and off-time:

$$\frac{V_{IN}}{R_{ON}} = C_{ON} \times \frac{V_{OUT} \times \frac{R_{VOUT\;2}}{\left(R_{VOUT\;1} + R_{VOUT\;2}\right)}}{t_{ON}}$$

$$\frac{V_{IN}}{R_{ON}} = C_{ON} \times \frac{V_{IN} \times \frac{t_{ON}}{T} \times \frac{R_{VOUT~2}}{\left(R_{VOUT~1} + R_{VOUT~2}\right)}}{t_{ON}}$$

$$f_{SW} = \frac{1}{T} = \frac{\left(R_{VOUT 1} + R_{VOUT 2}\right)}{R_{VOUT 2}} \times \frac{1}{R_{ON} \times C_{ON}}$$
(2)

Even though the on-time control is guasi-hysteretic, the input and output voltage proportionality creates a nearly constant switching frequency over the entire operating range. Quasi-hysteretic control minimizes the control loop compensation necessary in many switching regulators, simplifying the design process. It also mitigates current mode instability (also known as sub-harmonic oscillation) found in standard fixed frequency current mode control when operating near or above 50% duty cycle. The inductor current sensing and averaging mechanism in the valley detection control loop provides highly accurate LED current regulation over the entire operating range and temperature.

# AVERAGE LED CURRENT

Average LED current regulation is set using a sense resistor in series with the LEDs. The internal error-amplifer regulates the voltage across the sense resistor (V<sub>CS</sub>) to the IADJ voltage divided by 10. The error amplifier input offset voltage has been minimized using auto-zero calibration technique as shown in . In this chopping scheme the non-inverting and inverting inputs and outputs change polarity every switching cycle to cancel the offset, providing near zero input offset voltage.

10

STRUMENTS



Figure 15. Working Principle of the Chopper OTA to Minimize Input Offset Voltage

IADJ can be set to any value up to 2.54V by connecting it to VREF through a resistor divider for static output current settings. IADJ can also be used to change the regulation point if connected to a controlled voltage source or potentiometer to provide analog dimming. It is also possible to configure IADJ to be used for thermal foldback functions.

$$I_{LED} = \frac{V_{CS}}{R_{CS}} \tag{3}$$

$$V_{CS} = \frac{V_{ADJ}}{10} \tag{4}$$

# ANALOG DIMMING AND TRUE-ZERO OPERATION

In traditional Buck converters, discontinuous conduction mode (DCM) operation of inductor current results in loss of linearity at low dimming levels and limits the analog dimming range. When using TPS92640/41 to implement synchronous buck converter, the inductor current is forced to maintain continuous conduction mode (CCM). As a result, it is possible to maintain linearity and achieve true-zero LED current operation with respect to analog dimming command. For true zero application, an external capacitor is required across the LED string in order to provide a negative current path for the inductor current loop. Figure 16 shows the inductor current ( $I_L$ ) and output voltage ( $V_{OUT}$ ) waveform for a buck converter operating at true zero average current level.



Figure 16. True Zero CCM Buck Converter Inductor Current IL and Output Voltage VOUT Waveform

In true zero application ( $V_{IADJ}$ =0V), there will be a certain amount of  $I_{LED}$  passing the LEDs even though the average inductor current is well-regulated at 0A set-point. The shaped area in Figure 17 shows the current that will pass through the LED string ( $i_{LED}$ ).



Figure 17. 54Output Current Waveform in True Zero Application with  $V_{IADJ} = 0V$ 

An external resistor,  $R_{OFF}$  as shown in Figure 18 is recommended from  $V_{OUT}$  to CS to shunt the positive current ripple while maintaining the operation of error amplifier to cancel input offset voltage. The shunt current ( $I_{OFF}$ ) should be at least half of the output current ripple to ensure proper operation.

$$I_{OFF} = \frac{V_{OUT}}{R_{OFF} + R_F + R_{CS}} > 0.5 \times \Delta I_{LED}$$

$$R_{OFF} < \frac{V_{OUT}}{0.5 \times \Delta I_{LED}} - \left(R_F + R_{CS}\right)$$

$$V_{OUT} \longrightarrow V_{COUT} \longrightarrow I_{LED}$$

$$CS \longrightarrow V_{CS} \longrightarrow R_{F} \longrightarrow R_{CS}$$

$$R_{CS}$$

$$(5)$$

Figure 18. R<sub>OFF</sub> for True Zero Application

The resistor  $R_{OFF}$  also impacts the start-up behavior of the circuit as it creates an dc shift in the voltage sensed at CS pin. To ensure proper start-up sequence and monotonic LED current behavior, the voltage  $V_{CS}$  should exceed a threshold voltage based on the native offset of the error amplifier prior to  $V_{OUT}$  exceeding the LED forward voltage,  $V_{LED}$ . Assuming a worst case native off-set (non-chopping) of error amplifier to be less than  $\pm 10 \text{mV}$ , the voltage  $V_{CS}$  must be greater than this threshold to intiate switching and auto-zero operation. Therefore,  $R_{OFF}$  should be sized to also meet following condition.

$$V_{CS}' = V_{OUT} \times \left(\frac{R_F + R_{CS}}{R_{OFF} + R_F + R_{CS}}\right) > 0.01$$

$$R_{OFF} < \left\lceil V_{OUT} \times \left( \frac{R_F + R_{CS}}{0.01} \right) - \left( R_F + R_{CS} \right) \right\rceil$$

$$R_{E} >> R_{CS}$$

$$R_{OFF} < (100 \times V_{OUT}) \times R_{F}$$
 (6)

To conclude, an external resistor ( $R_{OFF}$ ) from  $V_{OUT}$  to CS pin is required for true zero application, where  $R_{OFF}$  should be:

Submit Documentation Feedback



$$R_{OFF} = min \left[ \frac{V_{OUT}}{0.5 \times \Delta I_{LED}} - (R_F + R_{CS}); (100 \times V_{OUT}) \times R_F \right]$$
(7)

# **UNDER-VOLTAGE LOCKOUT (UVLO)**

The UDIM pin of the TPS92640/41 is a dual function input that features an accurate 1.276V threshold with programmable hysteresis. This pin functions as both the PWM dimming input of the LEDs and as an input UVLO with built-in hysteresis. When the pin voltage rises and exceeds the 1.276V threshold, 21µA (typical) of current is driven out of the UDIM pin into the resistor divider (R<sub>UDIM1</sub>, R<sub>UDIM2</sub>) providing programmable hysteresis. The UVLO turn-on threshold, V<sub>TURN-ON</sub>, is defined by:

$$V_{TURN\_ON} = 1.276V \times \left(\frac{R_{UDIM1} + R_{UDIM2}}{R_{UDIM2}}\right)$$
(8)

Once the input voltage is above V<sub>TURN ON</sub>, the current source is active and the UVLO hysteresis is determined by:

$$V_{HYS} = 21\mu A \times (R_{UDIM1})$$
(9)

When using the UDIM pin for UVLO and PWM dimming concurrently, the UVLO circuit can have an extra resistor (R<sub>LIDIM3</sub>) to set the hysteresis. This allows the standard resistor divider to have smaller values minimizing delays that can incur with additional external PWM dimming circuitry. In general, at least 3V of hysteresis is preferable when PWM dimming if operating near the UVLO threshold. Under these conditions, the UVLO hysteresis is defined by:

$$V_{HYS} = 21\mu A \times \left( R_{UDIM1} + \frac{R_{UDIM3} \times (R_{UDIM1} + R_{UDIM2})}{R_{UDIM2}} \right)$$
(10)

### PWM DIMMING USING THE UDIM PIN

The UDIM pin can be driven with a PWM signal which controls the synchronous NFET operation. The brightness of the LEDs can be varied by modulating the duty cycle (DDIM) of this signal using a Schottky diode with anode connected to UDIM pin, as shown in Figure 13.



Figure 19. LED Current During UDIM Pin PWM Dimming

Figure 19 shows the LED current waveform during PWM dimming where duty cycle (DDIM) is the percentage of the dimming period (T<sub>DIM</sub>) that the synchronous NFETs are switching. For the remainder of T<sub>DIM</sub>, the NFETs are disabled. The resulting dimmed LED current (IDIM LED) is:

$$I_{\text{DIM\_LED}} = D_{\text{DIM}} \times I_{\text{LED}} \tag{11}$$

### LOW POWER SHUTDOWN USING THE UDIM PIN

The TPS92640/41 can be placed into a low power shutdown mode by grounding the UDIM pin directly (any voltage below 370mV) for more than 13ms (typical).



# TEXAS INSTRUMENTS

### EXTERNAL Shunt FET PWM DIMMING

Extremly high dimming range and lineariy can be achived by using TPS92641 for Shunt FET dimming operation with SDIM and SDRV pin. When higher frequency and time resolution PWM dimming signal is applied to the SDIM pin, the SDRV pin provides an inverted signal of the same frequency and duty cycle that can be used to drive the gate of a Shunt NFET directly across the LED load. Since the output voltage will go to near zero when the Shunt NFET is turned on, the internal on-timer at the RON pin will switch to a fixed minimum on-time during the off-time of the dimming cycle. This method keeps the inductor current slewed up and the converter regulating, without the presence of extremely high switching frequencies. During the on-time of the dimming cycle, the converter will switch in its regular fashion with the programmed on-time at the RON pin. An internal resistor pulls the SDIM pin to logic high if left open. In this case, the SDRV driver will be off.



Figure 20. Ideal LED Current During Shunt FET PWM Dimming

Figure 20 shows the ideal LED current waveform during Shunt FET PWM dimming which is very similar to the internal PWM dimming described and shown previously except with much faster rise and fall of the LED current. With this method, only the speed of the parallel Shunt NFET limits the dimming frequency and dimming duty cycle.

# **VCC REGULATION AND START-UP**

The TPS92640/41 includes a high voltage, low-dropout bias regulator. When power is applied, the regulator is enabled and sources current into an external capacitor ( $C_{VCC}$ ) connected to the VCC pin. The recommended bypass capacitance for the VCC regulator is 2.2 $\mu$ F to 3.3 $\mu$ F. This capacitor should be rated for 10V or greater and an X7R dielectric ceramic is recommended. The output of the VCC regulator is monitored by an internal UVLO circuit that protects the device from attempting to operate with insufficient supply voltage and the supply current is also internally current limited. When  $V_{IN}$  is close or lower than 8.5V, the regulator will enter the by-pass mode and the VCC will closely follow  $V_{IN}$ . This linear regulator is the primary heat source generator of the device. The amount of heat generated is a function of input voltage ( $V_{IN}$ ), switching frequency ( $F_{SW}$ ) and the characteristics of the power MOSFET used. The thermal handling capability of the device imposes a limit on the maximum switching frequency can be used, especially when  $V_{IN}$  is higher than 48V and high current power MOSFET is used.

# PRECISION REFERENCE

The device includes a precision 3V reference. This can be used in conjunction with a resistor divider to set voltage levels for the IADJ pin and other external circuitry requiring a reference. It can also be used to supply current to low power micro-controllers. The source current capability from VREF pin is internally limited 2.1mA. The recommended bypass capacitance for the VREF regulator is 0.1µF to 1µF.

### CONTROL LOOP COMPENSATION

Compensating the TPS92640/41 is relatively simple for most applications. The only compensation needed is a compensation capacitor,  $C_{COMP}$  across the COMP pin and ground to place a low frequency dominant pole in the system. The pole must be placed low enough to ensure adequate phase margin at the crossover frequency. For most of the applications,  $C_{COMP}$  of 100nF to 470nF is good enough. Additionally, high quality ceramic capacitor with X7R dielectric and a 25V rated is recommended.



### OVER-CURRENT PROTECTION

The TPS92640/41 has over-current protection to protect the high side NFET (HS-NFET) along with the rest of the system from over-current conditions. This peak current limit of 1.28V (with  $V_{IN} = 85V$  at room temperature) is sensed across the high side FET  $R_{DS-ON}$  (from SW to VIN). If the threshold is reached or exceeded, HS-NFET will turn off and the low side NFET (LS-NFET) will turn on for ~800ns. Then HS-NFET will turn on again, if the threshold is still reached or exceeded, both FETs are shutoff for 270 $\mu$ s typical. Figure 21 shows the waveforms of HG and LG under over-current protection.



Figure 21. HG and LG Waveforms Under Over-Current Protection

# **OVER-VOLTAGE PROTECTION (OVP)**

The TPS92640/41 has programmable over-voltage protection by using the resistor divider at the VOUT pin. The OVP limit,  $V_{OVP\ ON}$ , is defined by:

$$V_{OVP\_ON} = 3.05V \times \left(\frac{R_{VOUT1} + R_{VOUT2}}{R_{VOUT2}}\right)$$
(12)

If the output voltage reaches  $V_{OVP\_ON}$ , the HG, LG and SDRV pins are pulled low to prevent damage to the LEDs or the rest of the circuit. The OVP circuit has a fixed hysteresis of 100mV before the driver attempts to switch again.

# **BOOT UNDER-VOLTAGE LOCKOUT (UVLO)**

The BOOT UVLO circuit is implemented to ensure proper operation of the high-side gate driver under all operating conditions. The switching operation is commenced once the BOOT voltage exceeds 3.4V above the SW pin. Comparator hysteresis of 1.8V is included to prevent false tripping due to high frequency switching noise. When the BOOT falls below the low voltage threshold (1.6V typical), the high side NFET is disabled by pulling HG pin to SW pin. The next turn-on transition of low-side NFET pulls SW pin down and charges the BOOT capacitor ( $C_{BOOT}$ ) through VCC. Normal operation is commenced once BOOT capacitor ( $C_{BOOT}$ ) is charged above BOOT UVLO turn-on threshold of 3.4V.

The boostrap circuit behavior impacts the circuit behavior near dropout ( $V_{IN}=V_{OUT}$ ) conditions. A minimum off-time is implemented to restrict the maximum duty cycle and maintain charge on the external BOOT capacitor,  $C_{BOOT}$ . As the input voltage,  $V_{IN}$ , approachs close to the output voltage,  $V_{OUT}$ , the output current will fall with the switching frequency, as in conventional Buck regulator. This behavior ensures smooth operation in and out of dropout region while ensuring proper operation of high side gate driver and bootstrap circuit.

# THERMAL SHUTDOWN

Internal thermal shutdown circuitry is provided to protect the device in the event that the maximum junction temperature is exceeded. The threshold for thermal shutdown is 165°C with a 20°C hysteresis (both values typical). During thermal shutdown the NFETs and drivers are disabled.

ISTRUMENTS

### DESIGN CONSIDERATIONS

# SWITCHING FREQUENCY

Switching frequency is selected based on the trade-offs between efficiency, solution size/cost and the range of output voltage that can be regulated. Many applications place limits on switching frequency due to EMI sensitiviy. The on-time of the TPS92640/41 can be programmed for switching frequencies ranging from the 10's of kHz to over 1MHz. This on-time varies in proportion to both  $V_{IN}$  and  $V_{OUT}$ , as described in SWITCHING FREQUENCY. However, in practice the switching frequency will shift in response to large swings in input or output voltage. The maximum switching frequency is limited only by the minimum on-time and minimum off-time requirements.

# LED RIPPLE CURRENT

The LED manufacturers generally recommend values of current ripple,  $\Delta I_{LED}$ , to achieve optimal optical efficiency. The peak-to-peak current ripple values typically range from  $\pm 10\%$  to  $\pm 40\%$  of DC current,  $I_{LED}$ . Higher LED ripple current allows the use of smaller inductors, smaller output capacitors, or no output capacitors at all. Lower ripple current requires more inductance, higher switching frequency, or additional output capacitance. Based on the LED current ripple specification and desired switching frequency, the inductor value can be calculated as follows:

$$L = \frac{V_{IN} - V_{OUT}}{\Delta I_{LED}} \times t_{ON}$$
 (13)

It is important to ensure that the rated inductor saturation current is greater than the worst case operating current  $(I_{I-D} + \Delta I_{I-D}/2)$  under the wide operating temperature range.

# **BUCK CONVERTERS WITHOUT OUTPUT CAPACITOR**

A Buck regulator is ideal for regulating current because of the direct connection between the inductor and the LED load. Because the current is being regulated, not voltage, a buck current regulator is free of load current transients, and has no need of output capacitance to supply the load and maintain output voltage. This is of great benefit when driving LEDs as large electrolytic capacitors impact the lifetimes and PWM dimming performance. The output capacitor can be eliminated by using a large inductor or higher switching frequency as discussed in LED RIPPLE CURRENT

A capacitor placed in parallel with the LED or array of LEDs can be used to reduce  $\Delta i_{LED}$  while keeping the same average current through both the inductor and the LED array. With this topology the inductance can be lowered, making the magnetics smaller and less expensive. Alternatively, the circuit can be run at lower frequency with the same inductor value, improving the efficiency and expanding the range of output voltage that can be regulated.

Figure 22 shows the equivalent impedances presented to the  $\Delta i_{L-PP}$  when an output capacitor,  $C_{OUT}$ , and its equivalent series resistance ( $R_{ESR}$ ) are placed in parallel with the LED array.



Figure 22. LED Ripple Current with Cour





www.ti.com

To calculate the respective ripple currents, the LED array is represented as the dynamic resistance,  $(r_D)$ . LED's dynamic resistance is not always specified on the manufacturer's datasheet, but it can be calculated as the inverse slope of the LED's  $V_{LED}$  vs  $I_{LED}$  curve at the operating point. However it should be reminded that this method only gives an rough estimate of  $r_D$ . Total dynamic resistance for a string of n LEDs connected in series can be calculated as the  $r_D$  of one device multiplied by n. Inductor ripple current,  $\Delta i_{L-PP}$  is still calculated as before. The following equations can then be used to estimate peak-to-peak LED current ripple,  $\Delta i_{LED-PP}$ , when using a parallel capacitor:

$$\Delta i_{LED-PP} = \frac{\Delta i_{L-PP}}{1 + \frac{r_D}{Z_{COUT}}}$$

$$Z_{COUT} = \frac{1}{2 \times \pi \times f_{SW} \times C_{OUT}}$$
(14)

The calculation for  $Z_{COUT}$  assumes that the shape of the inductor ripple current is approximately sinusoidal. Small values of  $C_{OUT}$  that do not significantly reduce  $\Delta i_{LED-PP}$  can also be used to control EMI generated by the switching action of the TPS92640/41. EMI reduction becomes more important as the length of the connections between the LED and the rest of the circuit increase.

### INPUT CAPACITOR

Input capacitor is selected using requirements for minimum capacitance and rms ripple current. The input capacitor supply pulses of current approximately equal to  $I_{LED}$  while the high-side NFET is on, and is charged up by the input voltage while the high-side NFET is off. Switching converters such as the TPS92640/41 have a negative input impedance due to the decrease in input current as input voltage increases. This inverse proportionality of input current to input voltage can cause oscillations (sometimes called 'power supply interaction') if the magnitude of the negative input impedance is greater than the input filter impedance. Minimum capacitance can be selected by comparing the input impedance to the converter's negative resistance; however this requires accurate calculation of the input voltage source inductance and resistance, quantities which can be difficult to determine. An alternative method to select the minimum input capacitance ( $C_{IN-MIN}$ ) is to select the maximum voltage ripple ( $\Delta v_{IN-MAX}$ ) which can be tolerated.  $\Delta v_{IN-MAX}$  is equal to the change in voltage across  $C_{IN}$  during  $t_{ON}$  when it supplies the load current. A good starting point for selection of  $C_{IN}$  is to use an input voltage ripple of 2% to 10% of  $V_{IN}$ .  $C_{IN-MIN}$  can be selected as follows:

$$C_{\text{IN\_MIN}} = \frac{I_{\text{LED}} \times t_{\text{ON}}}{\Delta v_{\text{IN\_MAX}}} = \frac{I_{\text{LED}} \times \left(\frac{1}{f_{\text{SW}}} - t_{\text{OFF}}\right)}{\Delta v_{\text{IN\_MAX}}}$$
(15)

A minimum input capacitance at least 75% greater than the  $C_{IN-MIN}$  value is recommended. To determine the RMS input current rating ( $I_{IN-RMS}$ ) the following approximation can be used:

$$I_{\text{IN-RMS}} = I_{\text{LED}} \times \sqrt{D \times (1 - D)} = I_{\text{LED}} \times f_{\text{SW}} \times \sqrt{t_{\text{ON}} \times t_{\text{OFF}}}$$
(16)

Since this approximation assumes there is no inductor ripple current, the value should be increased by 10-30% depending on the amount of ripple that is expected. Ceramic capacitors are the best choice for the input to the TPS92640/41 due to their high ripple current rating, low ESR, low cost, and small size compared to other types. When selecting a ceramic capacitor, special attention must be paid to the operating conditions of the application. Ceramic capacitors can lose one-half or more of their capacitance at their rated DC voltage bias and also lose capacitance with extremes in temperature. Make sure to check any recommended deratings and also verify if there is any significant change in capacitance at the operating input voltage and the operating temperature.

# **N-CHANNEL MOSFETs (NFET)**

The TPS92640/41 requires two external NFETs for the switching regulator. The FETs should have a voltage rating at least 20% higher than the maximum input voltage to ensure safe operation during the ringing of the switch node. In practice, all switching converters have some ringing at the switch node due to the diode parasitic capacitance and the lead inductance. The NFETs should also have a current rating at least 50% higher than the average transistor current. Once NFETs are chosen, the power rating is verified by calculating the power loss.

# **EMI AND NOISE CONSIDERATIONS**

Instruments

In synchronous rectifier, the high speed gate drive signals can generate significant conducted and radiated EMI. This noise can couple with high impedance nodes of the IC and result in undesirable operation. A small ( $4\Omega$  -  $10\Omega$ ) resistors,  $R_{HG}$  and  $R_{LG}$ , in series with the gate drive signals are recommended to slow the slew-rate of the SW node and reduce the noise signature. They also improve the robustness of the circuit by reducing the noise coupling in to sensitive nodes such as UDIM, CS, RON and IADJ.

In other to further reduce EMI signature, good PCB layout techniques must be implemented. The loop area between the synchronous NFET, inductor and output capacitor should be minimized to reduce radiated EMI due to switching action. The trace lengths of high impedance nodes (UDIM, CS, RON and IADJ) should be minimized and shielded from switching noise. The parasitic capacitance between switching node and ground node should be minimized to reduce common mode noise. Other common layout techniques such as star ground and noise suppression using local bypass capacitors should be followed to maximize noise rejection and minimize EMI within the circuit.

### **DESIGN PROCEDURE**

### 1. SET OUTPUT VOLTAGE FEEDBACK RATIO

For the desired output ( $V_{OUT}$ ),  $R_{VOUT1}$  and  $R_{VOUT2}$  is calculated first with the desired feedback voltage,  $V_{VOUT}$  at ~2.5V:

$$V_{OUT} \times \frac{R_{VOUT2}}{R_{VOUT1} + R_{VOUT2}} = 2.5V$$

$$\frac{R_{VOUT2}}{R_{VOUT1} + R_{VOUT2}} = \frac{2.5}{V_{OUT}}$$

$$V_{OUT} = V_{LED} + I_{LED} \times R_{SNS}$$
 (17)

### 2. SET SWITCHING FREQUENCY

The switching frequency is set as follows:

$$f_{SW} = \frac{\frac{R_{VOUT1} + R_{VOUT2}}{R_{VOUT2}}}{R_{ON} \times C_{ON}}$$
(18)

# 3. SET AVERAGE LED CURRENT

The average LED current (I<sub>LED</sub>) is set by:

$$I_{LED} = \frac{V_{IADJ}}{10 \times R_{CS}}$$

$$V_{IADJ} = V_{REF} \times \frac{R_{IADJ2}}{R_{IADJ1} + R_{IADJ2}}$$

$$V_{REF} = 3.03V \tag{19}$$

# 4. SET INDUCTOR RIPPLE CURRENT

First, the expected duty cycle, D needs to be determined:

$$D = \frac{V_{OUT}}{\eta \times V_{IN}} \qquad \qquad \eta \quad : \text{ expected efficiency} \tag{20}$$

With the inductor ripple current,  $\Delta i_{L-PP}$  specified and the expected duty cycle, the inductance (L) can be chosen:

Submit Documentation Feedback



$$L = \frac{\left(V_{IN} - V_{OUT}\right) \times D}{\Delta i_{L-PP} \times f_{SW}}$$
(21)

# 5. SET LED RIPPLE CURRENT AND DETERMINE OUTPUT CAPACITANCE, COUT

The LED ripple current ( $\Delta i_{LED-PP}$ ) is specified. With the target ripple current determined, the output capacitance ( $C_{OUT}$ ) can be chosen as follows:

$$C_{OUT} = \frac{\Delta i_{L-PP}}{8 \times f_{SW} \times r_D \times \Delta i_{LED-PP}}$$
(22)

# 6. CHOOSE N-CHANNEL MOSFETS

The suggested minimum voltage rating, V<sub>T-MAX</sub> and current rating, I<sub>T-MAX</sub> are:

$$V_{T-MAX} = 1.2 \times V_{IN-MAX}$$

$$I_{T-MAX} = 1.5 \times D_{MAX} \times I_{LED}$$
 (23)

Selecting a proper power MOSFET is critical in a power application, other than the SOA limits, the gate characteristic and the R<sub>DSON</sub> can affect the system performance seriousely.

Also, the peak current limit (I<sub>LIMIT</sub>) is governed by:

$$I_{\text{LIMIT}} \approx \frac{1.28 \text{V}}{R_{\text{DSON}}}$$
  $V_{\text{IN}} = 85 \text{V}$ , at room temperature (24)

Both the current limit threshold and MOSFET R<sub>DSON</sub> are loosely specified and can vary a lot with temperature, input voltage and other operating conditions.

### 7. CHOOSE INPUT CAPACITANCE

Input capacitance is necessary to provide instantaneous current to the discontinuous portions of the circuit during the high side NFET on-time. The allowable input voltage ripple ( $\Delta v_{IN-PP}$ ) is specified at approximately 3% Pk-Pk of  $V_{IN}$ . The minimum required capacitance ( $C_{IN-MIN}$ ) to achieve this specification is:

$$C_{\text{IN\_MIN}} = \frac{I_{\text{LED}} \times D}{\Delta V_{\text{IN\_PP}} \times f_{\text{SW}}}$$
(25)

The necessary RMS input current rating (I<sub>IN-RMS</sub>) can be approximated as follows:

$$I_{\text{IN-RMS}} = I_{\text{LED}} \times \sqrt{D \times (1 - D)}$$
(26)

# 8. SET THE TURN-ON VOLTAGE AND UNDER-VOLTAGE LOCKOUT HYSTERESIS

With the desired turn-on threshold voltage ( $V_{TURN\_ON}$ ) stated, the resistor divider network composing with  $R_{UDIM1}$  and  $R_{UDIM2}$  can be calculated with the equation in below.

$$V_{TURN\_ON} = 1.276V \times \left(\frac{R_{UDIM1} + R_{UDIM2}}{R_{UDIM2}}\right)$$

$$R_{UDIM2} = \frac{1.276V \times R_{UDIM1}}{V_{TURN_ON} - 1.276V}$$
(27)

Then  $R_{\text{UDIM3}}$  is optional and recommended for PWM. The  $R_{\text{UDIM3}}$  can be calculated based on to provide the desired under-voltage lockout hysteresis ( $V_{\text{HYS}}$ ).

# TYPICAL APPLICATION CIRCUITS

# **TPS92640 - Precision Analog Dimming Application**



Figure 23. Percision analog dimming circuit using an external micro-controller and TPS92640.

# **TPS92640 – PWM Dimming Application with Thermal Fold-back**



Figure 24. PWM dimming using UDIM pin.

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated

NSTRUMENTS



www.ti.com

# **TPS92641 – Shunt FET PWM Dimming Application**



Figure 25. Shunt FET dimming circuit using TPS92641.





28-Aug-2013

### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TPS92640PWP/NOPB  | ACTIVE | HTSSOP       | PWP                | 14   | 94             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | TP92640<br>PWP       | Samples |
| TPS92640PWPR/NOPB | ACTIVE | HTSSOP       | PWP                | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | TP92640<br>PWP       | Samples |
| TPS92640PWPT/NOPB | ACTIVE | HTSSOP       | PWP                | 14   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | TP92640<br>PWP       | Samples |
| TPS92641PWP/NOPB  | ACTIVE | HTSSOP       | PWP                | 16   | 92             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | TP92641<br>PWP       | Samples |
| TPS92641PWPR/NOPB | ACTIVE | HTSSOP       | PWP                | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | TP92641<br>PWP       | Samples |
| TPS92641PWPT/NOPB | ACTIVE | HTSSOP       | PWP                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | TP92641<br>PWP       | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# PACKAGE OPTION ADDENDUM

28-Aug-2013

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 11-Oct-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| All differsions are norminal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS92640PWPR/NOPB            | HTSSOP          | PWP                | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS92640PWPT/NOPB            | HTSSOP          | PWP                | 14 | 250  | 178.0                    | 12.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS92641PWPR/NOPB            | HTSSOP          | PWP                | 16 | 2500 | 330.0                    | 12.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS92641PWPT/NOPB            | HTSSOP          | PWP                | 16 | 250  | 178.0                    | 12.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 11-Oct-2013



\*All dimensions are nominal

| 7 th difference are freshman |              |                 |      |      |             |            |             |  |  |  |
|------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|
| Device                       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |
| TPS92640PWPR/NOPB            | HTSSOP       | PWP             | 14   | 2500 | 367.0       | 367.0      | 35.0        |  |  |  |
| TPS92640PWPT/NOPB            | HTSSOP       | PWP             | 14   | 250  | 210.0       | 185.0      | 35.0        |  |  |  |
| TPS92641PWPR/NOPB            | HTSSOP       | PWP             | 16   | 2500 | 367.0       | 367.0      | 35.0        |  |  |  |
| TPS92641PWPT/NOPB            | HTSSOP       | PWP             | 16   | 250  | 210.0       | 185.0      | 35.0        |  |  |  |







### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

# Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>