

# 3-W, HIGH EFFICIENCY STEP-UP CONVERTER IN MicroSiP™ PACKAGING

Check for Samples: TPS81256

# **FEATURES**

- 91% Efficiency at 4MHz Operation
- Wide V<sub>IN</sub> Range From 2.5V to 5.5V
- $I_{OUT} \ge 550 \text{mA}$  at  $V_{OUT} = 5.0 \text{V}$ ,  $V_{IN} \ge 3.3 \text{V}$
- ±2% Total DC Voltage Accuracy
- 43µA Supply Current
- Best-in-Class Line and Load Transient
- **V**<sub>IN</sub> ≥ **V**<sub>OUT</sub> Operation
- Low-Ripple Light-Load PFM Mode
- True Load Disconnect During Shutdown
- **Thermal Shutdown and Overload Protection**
- **Sub 1-mm Profile Solution**
- Total Solution Size <9mm<sup>2</sup>
- 9-Pin MicroSiP<sup>TM</sup> Packaging

# **APPLICATIONS**

- Cell Phones, Smart-Phones, Tablet PCs
- Mono and Stereo APA Applications
- **USB-OTG, HDMI Applications**
- **USB Charging Port (5V)**



Figure 1. Efficiency vs. Load Current

#### DESCRIPTION

The TPS8125x device is a complete MicroSiP™ DC/DC step-up power solution intended for batterypowered portable applications. Included in the package are the switching regulator, inductor and input/output capacitors. Only a tiny additional output capacitor is required to finish the design.

The TPS8125x is based on a high-frequency synchronous step-up DC/DC converter optimized for battery-powered portable applications.

The DC/DC converter operates at a regulated 4-MHz switching frequency and enters power-save mode operation at light load currents to maintain high efficiency over the entire load current range.

The PFM mode extends the battery life by reducing the supply current to 43µA (typ) during light load operation. Intended for low-power applications, the TPS8125x supports more than 3W output power over a full Li-Ion battery voltage range. Input current in shutdown mode is less than 1µA (typ), which maximizes battery life.

The TPS8125x offers a very small solution size of less than 9mm<sup>2</sup> due to minimum amount of external components. The solution is packaged in a compact (2.6mm x 2.9mm) and low profile (1.0mm) BGA package suitable for automated assembly by standard surface mount equipment.



Figure 2. Smallest Solution Size Application

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. MicroSiP is a trademark of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **AVAILABLE DEVICE OPTION**

| PART NUMBER             | OUTPUT VOLTAGE | DEVICE<br>SPECIFIC FEATURES | ORDERING    | PACKAGE<br>MARKING<br>CHIP CODE |
|-------------------------|----------------|-----------------------------|-------------|---------------------------------|
| TPS81256                | 5.0V           |                             | TPS81256SIP | TT                              |
| TPS81257 <sup>(1)</sup> | 5.1V           |                             | TPS81257SIP |                                 |

(1) Product preview. Contact TI factory for more information

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                           |          |                                                                         |                    | UNIT |
|---------------------------|----------|-------------------------------------------------------------------------|--------------------|------|
| Input voltage             | TPS8125x | Voltage at VIN <sup>(2)</sup> , VOUT <sup>(2)</sup> , EN <sup>(2)</sup> | -0.3 to 6          | V    |
| Input current             | TD00405  | Continuous average current into VIN <sup>(3)</sup>                      | 1.05               | Α    |
|                           | TPS8125x | Pulsed current into VIN <sup>(4)</sup>                                  | 1.3                | Α    |
| Power dissipation         |          |                                                                         | Internally limited |      |
|                           |          | Operating temperature range, T <sub>A</sub> (3)(4)(5)                   | -40 to 85          | °C   |
| Temperature range         |          | Operating virtual junction, T <sub>J</sub>                              | -40 to 150         | °C   |
|                           |          | Storage temperature range, T <sub>stg</sub>                             | -55 to 125         | °C   |
| ESD rating <sup>(6)</sup> |          | Human Body Model - (HBM)                                                | 2000               | V    |
|                           |          | Charge Device Model - (CDM)                                             | 1000               | V    |
|                           |          | Machine Model - (MM)                                                    | 200                | V    |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to network ground terminal.
- (3) Limit the junction and the (top side) inductor case temperature to 110°C, limit the (top side) capacitor case temperature to 85°C for 2000h operation at maximum output power. Contact TI for more details on lifetime estimation.
- (4) Limit the (top side) inductor case temperature to 140°C and the (top side) capacitor temperature to 115°C for 100h operation. Contact TI for more details on lifetime estimation.
- (5) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (T<sub>A(max)</sub>) is dependent on the maximum operating junction temperature (T<sub>J(max)</sub>), the maximum power dissipation of the device in the application (P<sub>D(max)</sub>), and the junction-to-ambient thermal resistance of the part/package in the application (θ<sub>JA</sub>), as given by the following equation: T<sub>A(max)</sub>= T<sub>J(max)</sub>-(θ<sub>JA</sub> X P<sub>D(max)</sub>). To achieve optimum performance, it is recommended to operate the device with a maximum junction temperature of 125°C, a maximum inductor case temperature of 125°C and a maximum capacitor case temperature of 85°C.
- (6) The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. The machine model is a 200-pF capacitor discharged directly into each pin.



## THERMAL INFORMATION

|               | THERMAL METRIC <sup>(1)(2)</sup>             | TPS8125x<br>SIP | UNIT |
|---------------|----------------------------------------------|-----------------|------|
|               |                                              | 9 PINS          | -    |
| $\theta_{JA}$ | Junction-to-ambient thermal resistance       | 62              |      |
| $\Psi_{JB}$   | Junction-to-board characterization parameter | 31              | °C/W |
| ΨЈТ           | Junction-to-case (top) thermal resistance    |                 |      |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) Thermal data have been simulated with high-K board (per JEDEC standard).

# RECOMMENDED OPERATING CONDITIONS

|                       |                                                             |                                      | MIN | NOM | MAX | UNIT |
|-----------------------|-------------------------------------------------------------|--------------------------------------|-----|-----|-----|------|
| VI                    | Input voltage range                                         | TPS81256                             | 2.5 |     | 5.5 | V    |
| $R_L$                 | Minimum resistive load for start-up (V <sub>I</sub> ≤ 4.8V) | TPS81256                             | 65  |     |     | Ω    |
| C <sub>EXT</sub>      | Output capacitance                                          |                                      | 2   |     | 30  | μF   |
| T <sub>A</sub>        | Ambient temperature                                         |                                      | -40 |     | 85  | °C   |
| TJ                    | Operating junction temperature                              |                                      | -40 |     | 125 | °C   |
| T <sub>CASE_IND</sub> | Operating inductor case temperature                         |                                      |     |     | 125 | °C   |
| T <sub>CASE_CAP</sub> | Operating capacitor case temperature                        | Operating capacitor case temperature |     |     | 85  | °C   |

# **ELECTRICAL CHARACTERISTICS**

Minimum and maximum values are at  $V_{IN} = 2.5V$  to 5.5V,  $V_{OUT} = 5.0V$  (or  $V_{IN}$ , whichever is higher), EN = 1.8V,  $T_A = -40^{\circ}C$  to 85°C; Circuit of Parameter Measurement Information section (unless otherwise noted). Typical values are at  $V_{IN} = 3.6V$ ,  $V_{OUT} = 5.0V$ , EN = 1.8V,  $T_A = 25^{\circ}C$  (unless otherwise noted).

|                     | PARAMETER                                                        |          | TEST CONDITIONS                                                                                                                  | MIN         | TYP  | MAX  | UNIT |
|---------------------|------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------|-------------|------|------|------|
| SUPPL               | Y CURRENT                                                        |          |                                                                                                                                  | <del></del> |      |      |      |
|                     | Operating quiescent current into V <sub>IN</sub> <sup>(1)</sup>  |          | I <sub>OUT</sub> = 0mA, V <sub>OUT</sub> = 5.0V, V <sub>IN</sub> = 3.6V                                                          |             | 30   | 50   | μA   |
| IQ                  | Operating quiescent current into V <sub>OUT</sub> <sup>(1)</sup> | TPS8125X | EN = V <sub>IN</sub><br>Device not switching                                                                                     |             | 7    | 20   | μA   |
| I <sub>SD</sub>     | Shutdown current <sup>(1)</sup>                                  | TPS8125x | EN = GND                                                                                                                         |             | 0.85 | 5.0  | μA   |
| V                   | Linday valtaga lagicavit threahald                               | TPS81256 | Falling                                                                                                                          |             | 2.0  | 2.1  | V    |
| $V_{UVLO}$          | Under-voltage lockout threshold                                  | 17581256 | Hysteresis                                                                                                                       |             | 0.1  |      | V    |
| ENABL               | E                                                                | ·        | •                                                                                                                                |             |      |      |      |
| V <sub>IL</sub>     | Low-level input voltage                                          |          |                                                                                                                                  |             |      | 0.4  | V    |
| $V_{IH}$            | High-level input voltage                                         | TPS8125x |                                                                                                                                  | 1.0         |      |      | V    |
| I <sub>lkg</sub>    | Input leakage current                                            |          | Input connected to GND or V <sub>IN</sub>                                                                                        |             |      | 0.5  | μA   |
| OUTPU               | т                                                                |          |                                                                                                                                  |             |      |      |      |
|                     | Regulated DC output voltage                                      | TPS81256 | $2.5V \le V_{IN} \le 4.85V$ , $I_{OUT} = 0$ mA<br>PWM operation. Open Loop                                                       | 4.92        | 5    | 5.08 | V    |
| $V_{OUT}$           |                                                                  |          | $3.3\text{V} \le \text{V}_{\text{IN}} \le 4.85\text{V}, 0\text{mA} \le \text{I}_{\text{OUT}} \le 550\text{mA}$ PFM/PWM operation | 4.85        | 5    | 5.2  | V    |
|                     |                                                                  |          | 2.9V ≤ V <sub>IN</sub> ≤ 4.85V, 0mA ≤ I <sub>OUT</sub> ≤ 450mA<br>PFM/PWM operation                                              | 4.85        | 5    | 5.2  | V    |
| A\/                 | Power-save mode output ripple voltage                            | TD004050 | PFM operation, I <sub>OUT</sub> = 1mA                                                                                            |             | 35   |      | mVpk |
| $\Delta V_{OUT}$    | PWM mode output ripple voltage                                   | TPS81256 | PWM operation, I <sub>OUT</sub> = 200mA                                                                                          |             | 8    |      | mVpk |
| POWER               | SWITCH                                                           | ·        |                                                                                                                                  |             |      | ,    |      |
| r <sub>DS(on)</sub> | Input-to-output On-resistance                                    | TPS8125x | V <sub>I</sub> = 5.25 V. Device not switching                                                                                    |             | 320  |      | mΩ   |
| I <sub>lkg</sub>    | Reverse leakage current into VOUT <sup>(1)</sup>                 | TPS81256 | EN = GND                                                                                                                         |             |      | 5    | μA   |
| I <sub>LIM</sub>    | Average input current limit                                      | TPS8125x | EN = V <sub>IN</sub> . V <sub>IN</sub> = 3.3V                                                                                    |             | 1180 |      | mA   |
|                     | Overtemperature protection                                       | TDC040Ev |                                                                                                                                  |             | 140  |      | °C   |
|                     | Overtemperature hysteresis                                       | TPS8125x |                                                                                                                                  |             | 20   |      | °C   |

<sup>(1)</sup> Maximum values can vary over lifetime due to intrinsic capacitor ageing effects. For more details, refer to THERMAL AND RELIABILITY INFORMATION section.



# **ELECTRICAL CHARACTERISTICS (continued)**

Minimum and maximum values are at  $V_{IN}$  = 2.5V to 5.5V,  $V_{OUT}$  = 5.0V (or  $V_{IN}$ , whichever is higher), EN = 1.8V,  $T_A$  = -40°C to 85°C; Circuit of Parameter Measurement Information section (unless otherwise noted). Typical values are at  $V_{IN}$  = 3.6V,  $V_{OUT}$  = 5.0V, EN = 1.8V,  $T_A$  = 25°C (unless otherwise noted).

|               | PARAMETER            |                                                                   | TEST CONDITIONS                                                           | MIN | TYP | MAX | UNIT |
|---------------|----------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| OSCILL        | ATOR                 |                                                                   |                                                                           |     |     |     |      |
| fosc          | Oscillator frequency | TPS81256                                                          | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 5.0V, I <sub>OUT</sub> = 500mA |     | 4   |     | MHz  |
| TIMING        |                      |                                                                   |                                                                           |     |     |     |      |
| Chart up time |                      | TPS8125x                                                          | I <sub>OUT</sub> = 0mA<br>Time from active EN to start switching          |     | 70  |     | μs   |
| Start-up time | TPS81256             | I <sub>OUT</sub> = 0mA<br>Time from active EN to V <sub>OUT</sub> |                                                                           | 400 |     | μs  |      |

# **PIN ASSIGNMENTS (TPS8125X)**



**Table 1. TERMINAL FUNCTIONS** 

| TE   | RMINAL     | 1/0 | DESCRIPTION                                                                                                                                                                                                    |
|------|------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.        | I/O | DESCRIPTION                                                                                                                                                                                                    |
| EN   | B2         | I   | This is the enable pin of the device. Connecting this pin to ground forces the device into shutdown mode. Pulling this pin high enables the device. This pin must not be left floating and must be terminated. |
| GND  | A1, A2, B1 |     | Ground pin.                                                                                                                                                                                                    |
| VIN  | C1, C2     | I   | Power supply input.                                                                                                                                                                                            |
| VOUT | A3, B3, C3 | 0   | Boost converter output.                                                                                                                                                                                        |



#### **FUNCTIONAL BLOCK DIAGRAM**



# PARAMETER MEASUREMENT INFORMATION



**Table 2. List of Components** 

| REFERENCE | DESCRIPTION                   | PART NUMBER, MANUFACTURER |
|-----------|-------------------------------|---------------------------|
| $C_{EXT}$ | 4.7µF, 16V, 0603, X5R ceramic | GRM188R61C475KAAJ, muRata |



# TYPICAL CHARACTERISTICS TABLE OF GRAPHS

|                  |                                       |                   | FIGURE     |
|------------------|---------------------------------------|-------------------|------------|
| n                | F#isioner                             | vs Output current | 3, 5       |
| r)               | Efficiency                            | vs Input voltage  | 4          |
| Vo               | DC output voltage                     | vs Output current | 6, 7, 8    |
|                  | DC output voltage                     | vs Input voltage  | 9          |
| lo               | Maximum output current                | vs Input voltage  | 10         |
| ΔV <sub>O</sub>  | Peak-to-peak output ripple voltage    | vs Output current | 11         |
| I <sub>CC</sub>  | Supply current                        | vs Input voltage  | 12         |
| I <sub>LIM</sub> | Input current                         | vs Output current | 13         |
|                  | AC load transient response            |                   | 14         |
|                  | Load transient response               |                   | 15, 16, 17 |
|                  | Combined line/load transient response |                   | 18         |
|                  | Overload recovery response            |                   | 19         |
|                  | Start-up                              |                   | 20         |

# TABLE OF ANIMATED PERFORMANCE CHARACTERISTICS

|               |                                 |                                                 | VIDEO    |
|---------------|---------------------------------|-------------------------------------------------|----------|
| AC Load Res   | oonse                           | vs. Input Voltage                               | Video 1  |
| Load Transier | nt Response (10mA to 400mA)     | vs. Input Voltage                               | Video 2  |
|               |                                 | vs. Base Load Current (2.9V <sub>IN</sub> )     | Video 3  |
| Load Transier | nt Response (to 400mA)          | vs. Base Load Current (3.6V <sub>IN</sub> )     | Video 4  |
|               |                                 | vs. Base Load Current (4.2 <sub>VIN</sub> )     | Video 5  |
|               |                                 | vs. Delay to Load Current (2.9V <sub>IN</sub> ) | Video 6  |
| Start-Up Resp | oonse                           | vs. Delay to Load Current (3.6V <sub>IN</sub> ) | Video 7  |
|               |                                 | vs. Delay to Load Current (4.2V <sub>IN</sub> ) | Video 8  |
| Start-Up Resp | oonse (200mA I <sub>OUT</sub> ) | vs. Input Voltage                               | Video 9  |
| Overload Res  | ponse                           | vs. Input Voltage                               | Video 10 |











Submit Documentation Feedback









Figure 14.





Figure 15.

Figure 16.



Product Folder Links: TPS81256

Figure 17.

Figure 18.

Submit Documentation Feedback

www.ti.com



Figure 19. Figure 20.



#### DETAILED DESCRIPTION

# **OPERATION**

The TPS8125x is a stand-alone, synchronous, step-up converter. The converter operates at a quasi-constant 4-MHz frequency pulse width modulation (PWM) at moderate to heavy load currents. At light load currents, the TPS8125x converter operates in power-save mode with pulse frequency modulation (PFM).

During PWM operation, the converter uses a novel quasi-constant on-time valley current mode control scheme to achieve excellent line/load regulation and allows the use of a small ceramic inductor and capacitors. Based on the  $V_{IN}/V_{OUT}$  ratio, a simple circuit predicts the required on-time.

At the beginning of the switching cycle, the low-side N-MOS switch is turned-on and the inductor current ramps up to a peak current that is defined by the on-time and the inductance. In the second phase, once the on-timer has expired, the rectifier is turned-on and the inductor current decays to a preset valley current threshold. Finally, the switching cycle repeats by setting the on timer again and activating the low-side N-MOS switch.

In general, a dc/dc step-up converter can only operate in "true" boost mode, i.e. the output "boosted" by a certain amount above the input voltage. The TPS8125x device operates differently as it can smoothly transition in and out of zero duty cycle operation. Therefore the output can be kept as close as possible to its regulation limits even though the converter is subject to an input voltage that tends to be excessive. In this operation mode, the output current capability of the regulator is limited to ca. 150mA. Refer to the typical characteristics section (DC Output Voltage vs. Input Voltage) for further details.

The current mode architecture with adaptive slope compensation provides excellent transient load response while requiring only one external tiny capacitor for output filtering and loop stability purposes. Internal soft-start and loop compensation simplifies the application design process.

#### **POWER-SAVE MODE**

The TPS8125X integrates a power-save mode to improve efficiency at light load. In power save mode the converter only operates when the output voltage trips below a set threshold voltage.

It ramps up the output voltage with several pulses and goes into power save mode once the output voltage exceeds the set threshold voltage.

The PFM mode is left and PWM mode entered in case the output current can not longer be supported in PFM mode.





# **CURRENT LIMIT OPERATION, MAXIMUM OUTPUT CURRENT**

The TPS8125x directly and accurately controls the average input current through intelligent adjustment of the valley current limit. The current limit circuit employs a valley current sensing scheme. Current limit detection occurs during the off-time by sensing of the voltage drop across the synchronous rectifier.

The output voltage is reduced as the power stage of the device operates in a constant current mode. The maximum continuous output current (I<sub>OUT(CL)</sub>), before entering current limit (CL) operation, can be defined by Equation 1.

$$I_{OUT(DC)} = I_{IN(CL)} \cdot \frac{V_{OUT}}{V_{IN}} \cdot \eta$$
(1)

The output current,  $I_{OUT(DC)}$ , is the average of the rectifier ripple current waveform. When the load current is increased such that the lower peak is above the current limit threshold, the off-time is increased to allow the current to decrease to this threshold before the next on-time begins (so called frequency fold-back mechanism). When the current limit is reached the output voltage decreases during further load increase.

## SOFTSTART, ENABLE

The TPS8125x device starts operation when EN is set high and starts up with the soft-start sequence. For proper operation, the EN pin must be terminated and must not be left floating.

The TPS8125x device has an internal softstart circuit that limits the inrush current during start-up. The first step in the start-up cycle is the pre-charge phase. During pre-charge, the rectifying switch is turned on until the output capacitor is charged to a value close to the input voltage. The rectifying switch is current limited (approx. 200mA) during this phase. This mechanism is used to limit the output current under short-circuit condition.

Once the output capacitor has been biased to the input voltage, the converter starts switching. The soft-start system progressively increases the on-time as a function of the input-to-output voltage ratio. As soon as the output voltage is reached, the regulation loop takes control and full current operation is permitted.

Pulling the EN pin low forces the device in shutdown, with a shutdown current of typically  $1\mu A$ . In this mode, true load disconnect between the battery and load prevents current flow from  $V_{IN}$  to  $V_{OUT}$ , as well as reverse flow from  $V_{OUT}$  to  $V_{IN}$ .

## LOAD DISCONNECT AND REVERSE CURRENT PROTECTION

Regular boost converters do not disconnect the load from the input supply and therefore a connected battery will be discharge during shutdown. The advantage of TPS8125x is that this converter is disconnecting the output from the input of the power supply when it is disabled (so called true shutdown mode). In case of a connected battery it prevents it from being discharge during shutdown of the converter.

#### UNDERVOLTAGE LOCKOUT

The under voltage lockout circuit prevents the device from malfunctioning at low input voltages and the battery from excessive discharge. It disables the output stage of the converter once the falling  $V_{IN}$  trips the under-voltage lockout threshold  $V_{UVLO}$  which is typically 2.0V. The device starts operation once the rising  $V_{IN}$  trips  $V_{UVLO}$  threshold plus its hysteresis of 100 mV at typ. 2.1V.

## THERMAL REGULATION

The TPS8125x device contains a thermal regulation loop that monitors the die temperature during the pre-charge phase. If the die temperature rises to high values of about 110 °C, the device automatically reduces the current to prevent the die temperature from increasing further. Once the die temperature drops about 10 °C below the threshold, the device will automatically increase the current to the target value. This function also reduces the current during a short-circuit condition.

# THERMAL SHUTDOWN

As soon as the junction temperature,  $T_J$ , exceeds 140°C (typ.) the device goes into thermal shutdown. In this mode, the high-side and low-side MOSFETs are turned-off. When the junction temperature falls below the thermal shutdown minus its hysteresis, the device continuous the operation.



#### APPLICATION INFORMATION

#### **OUTPUT CAPACITOR**

Because of the pulsating output current nature of the boost converter, a low ESR output capacitor is required to maintain control loop stability, to enhance the converter's transient response and to reduce the output voltage ripple. For the output capacitor, it is recommended to use small ceramic capacitors placed as close as possible to the VOUT and GND pins of the IC. The minimum capacitance is  $2\mu F$ .

To get an estimate of the steady ripple due to charging and discharging the output capacitance, Equation 2 can be used.

$$\Delta V = \frac{I_{OUT} \cdot (V_{OUT} - V_{IN})}{C \cdot V_{OUT} \cdot f}$$
(2)

Where f is the switching frequency which is 4MHz (typ.) and C is the effective output capacitance. Notice the TPS8125x device already incorporates ca. 1.2µF effective output capacitance.

In practice, the total ripple is larger due to the ESR of the output capacitor. This additional component of the ripple can be calculated using Equation 3

$$V_{ESR} = I_{OUT} \cdot R_{ESR}$$
 (3)

An MLCC capacitor with twice the value of the calculated minimum should be used due to DC bias effects. The output capacitor requires either an X7R or X5R dielectric. Y5V and Z5U dielectric capacitors, aside from their wide variation in capacitance over temperature, become resistive at high frequencies. There are no additional requirements regarding minimum ESR. Larger capacitors cause lower output voltage ripple as well as lower output voltage drop during load transients but the total output capacitance value should not exceed ca. 30µF.

DC bias effect: high cap. ceramic capacitors exhibit DC bias effects, which have a strong influence on the device's effective capacitance. Therefore the right capacitor value has to be chosen very carefully. Package size and voltage rating in combination with material are responsible for differences between the rated capacitor value and it's effective capacitance. For instance, a 4.7µF X5R 16V 0603 MLCC capacitor would typically show an effective capacitance of less than 2.5µF (under 5V bias condition, high temperature and ageing effects).

Because the damping factor in the output path is directly related to several resistive parameters (e.g. inductor DCR, power-stage  $r_{DS(on)}$ , PWB DC resistance, load switches  $r_{DS(on)}$  ...) that are temperature dependant, the converter small and large signal behavior must be checked over the input voltage range, load current range and temperature range.

The easiest sanity test is to evaluate, directly at the converter's output, the following aspects:

- PFM/PWM efficiency
- PFM/PWM and PWM load transient response

During the recovery time from a load transient, the output voltage can be monitored for settling time, overshoot or ringing that helps judge the converter's stability. Without any ringing, the loop has usually more than 45° of phase margin.

www.ti.com

#### INPUT CAPACITOR

In a dc/dc boost converter, since the input current is continuous, only minimum input capacitor is required. The TPS8125x device integrates a low ESR decoupling capacitor to prevent large voltage transients that can cause misbehavior of the device or interference in other circuits in the system.

For most applications, the input capacitor that is integrated into the TPS8125x should be sufficient. If the application exhibits a noisy or erratic switching frequency, experiment with additional input capacitance to find a remedy. Multilayer ceramic capacitors are an excellent choice for input decoupling of the step-up converter as they have extremely low ESR and are available in small footprints. Additional input capacitors should be located as close as possible to the device.

The TPS8125x uses a tiny ceramic input capacitor. When a ceramic capacitor is combined with trace or cable inductance, such as from a wall adapter, a load step at the output can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or can even damage the part. In this circumstance, additional "bulk" capacitance, such as electrolytic or tantalum, should be placed between the input of the converter and the power source lead to reduce ringing that can occur between the inductance of the power source leads and C<sub>1</sub>.



# **TYPICAL APPLICATIONS**



<sup>(1)</sup> The capacitor is not only required to decouple the audio power amplifier, but is also required to stable operation of the SMPS converter. The SMPS converter should be located in the close vicinity of the audio power amplifier.

Figure 21. "Boosted" Audio Power Supply





Figure 22. Battery Powered USB-DCP Power Supply

Submit Documentation Feedback



#### LAYOUT CONSIDERATION

In making the pad size for the SiP LGA balls, it is recommended that the layout use non-solder-mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 23 shows the appropriate diameters for a MicroSiP<sup>TM</sup> layout.



Figure 23. Recommended Land Pattern Image and Dimensions

| SOLDER PAD DEFINITIONS         | COPPER PAD | SOLDER MASK<br>OPENING | COPPER<br>THICKNESS | STENCIL OPENING | STENCIL THICKNESS |
|--------------------------------|------------|------------------------|---------------------|-----------------|-------------------|
| Non-solder-mask defined (NSMD) | 0.30mm     | 0.360mm                | 1oz max (0.032mm)   | 0.34mm diameter | 0.1mm thick       |

#### SURFACE MOUNT INFORMATION

The TPS8125x MicroSiP™ DC/DC converter uses an open frame construction that is designed for a fully automated assembly process and that features a large surface area for pick and place operations. See the "Pick Area" in the package drawings.

Package height and weight have been kept to a minimum thereby to allow the MicroSiP™ device to be handled similarly to a 0805 component.

See JEDEC/IPC standard J-STD-20b for reflow recommendations.



#### THERMAL AND RELIABILITY INFORMATION

The TPS8125x output current may need to be de-rated if it is required to operate in a high ambient temperature or deliver a large amount of continuous power. The amount of current de-rating is dependent upon the input voltage, output power and environmental thermal conditions. Care should especially be taken in applications where the localized PWB temperature exceeds 65°C.

The TPS8125x die and inductor temperature should be kept lower than the maximum rating of 125°C, so care should be taken in the circuit layout to ensure good heat sinking. Sufficient cooling should be provided to ensure reliable operation.

To estimate the junction temperature, approximate the power dissipation within the TPS8125x by applying the typical efficiency stated in this datasheet to the desired output power; or, by taking a power measurement if you have an actual TPS8125x device or a TPS8125XEVM evaluation module. Then calculate the internal temperature rise of the TPS8125x above the surface of the printed circuit board by multiplying the TPS8125x power dissipation by the thermal resistance.

The thermal resistance numbers listed in the Thermal Information table are based on modeling the MicroSiP™ package mounted on a high-K test board specified per JEDEC standard. For increased accuracy and fidelity to the actual application, it is recommended to run a thermal image analysis of the actual system. Figure 24 and Figure 25 are thermal images of Tl's evaluation board with readings of the temperatures at specific locations on the device.



Figure 24. V<sub>IN</sub>=3.6V, V<sub>OUT</sub>=5V, I<sub>OUT</sub>=300mA 150mW Power Dissipation at Room Temp.



Figure 25. V<sub>IN</sub>=3.6V, V<sub>OUT</sub>=5V, I<sub>OUT</sub>=600mA 600mW Power Dissipation at Room Temp.

The TPS8125x is equipped with a thermal shutdown that will inhibit power switching at high junction temperatures. The activation threshold of this function, however, is above 125°C to avoid interfering with normal operation. Thus, it follows that prolonged or repetitive operation under a condition in which the thermal shutdown activates necessarily means that the components internal to the MicroSiP™ package are subjected to high temperatures for prolonged or repetitive intervals, which may damage or impair the reliability of the device.

MLCC capacitor reliability/lifetime is dependant on temperature and applied voltage conditions. At higher temperatures, MLCC capacitors are subject to stronger stress. On the basis of frequently evaluated failure rates determined at standardized test conditions, the reliability of all MLCC capacitors can be calculated for their actual operating temperature and voltage.

Submit Documentation Feedback





Failures caused by systematic degradation can be described by the Arrhenius model. The most critical parameter (IR) is the Insulation Resistance (i.e. leakage current). The drop of IR below a lower limit (e.g. 1 MΩ) is used as the failure criterion, see Figure 26. It should be noted that the wear-out mechanisms occurring in the MLCC capacitors are not reversible but cumulative over time.

## **PACKAGE SUMMARY**

# SIP PACKAGE





#### Code:

- CC Package marking Chip Code (see for more details)
- YML Y: Year, M: Month, L: Lot trace code
- LSB L: Lot trace code, S: Site code, B: Board locator

# MicroSiP™ DC/DC MODULE PACKAGE DIMENSIONS

The TPS8125x device is available in an 8-bump ball grid array (BGA) package. The package dimensions are:

- $D = 2.575 \pm 0.05 \text{ mm}$
- $E = 2.925 \pm 0.05 \text{ mm}$

Copyright © 2012-2013, Texas Instruments Incorporated



# **REVISION HISTORY**

Note: Page numbers of current revision may differ from previous versions.

| CI | hanges from Original (June 2012) to Revision A   | Pag | јe |
|----|--------------------------------------------------|-----|----|
| •  | Added animated performance characteristics table |     | 6  |
| •  | Deleted MLCC capacitor B1 life documentation     | 1   | 9  |



# PACKAGE OPTION ADDENDUM

13-Aug-2013

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| TPS81256SIPR     | ACTIVE | uSiP         | SIP                | 9    | 3000           | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-2-260C-1 YEAR | -40 to 85    | TT<br>TXI256   | Samples |
| TPS81256SIPT     | ACTIVE | uSiP         | SIP                | 9    | 250            | Green (RoHS<br>& no Sb/Br) | Call TI          | Level-2-260C-1 YEAR | -40 to 85    | TT<br>TXI256   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 13-Aug-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



# \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS81256SIPR | uSiP            | SIP                | 9 | 3000 | 178.0                    | 9.0                      | 2.83       | 3.18       | 1.2        | 4.0        | 8.0       | Q2               |

www.ti.com 13-Aug-2013



#### \*All dimensions are nominal

| ĺ | Device Package |      | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------------|------|-----------------|------|------|-------------|------------|-------------|--|
|   | TPS81256SIPR   | uSiP | SIP             | 9    | 3000 | 223.0       | 194.0      | 35.0        |  |



NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. MicroSiP™ package configuration Micro System in Package.
- Reference Product Data Sheet for array population.  $3 \times 3$  matrix pattern is shown for illustration only.
- This package contains Pb-free balls.

MicroSiP is a trademark of Texas Instruments



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>