

# Low Dropout, Two-Bank LED Driver with PWM Brightness Control

## **FEATURES**

- Regulated Output Current with 2% LED-to-LED Matching
- Drives Up to Four LEDs at 25mA Each in a Common Cathode Topology
- 28mV Typical Dropout Voltage Extends Usable Supply Range in Li-Ion Battery Applications
- Brightness Control Using PWM Signals
- Two 2-LED Banks with Independent Enable and PWM Brightness Control per Bank
- No Internal Switching Signals—Eliminates EMI
- Default LED Current Eliminates External Components
  - Default values from 3mA to 10mA (in 1mA increments) available using innovative factory EEPROM programming
  - Optional external resistor can be used for high-accuracy, user-programmable current
- Over-Current and Over-Temperature Protection
- Available in Wafer Chip-Scale Package or 2,5mm x 2,5mm SON-10

## **APPLICATIONS**

- · Keypad and Display Backlighting
- White and Color LEDs
- Cellular Handsets
- PDAs and Smartphones

## **DESCRIPTION**

The TPS7510x linear low dropout (LDO) matching LED current source is optimized for low power keypad and navigation pad LED backlighting applications. The device provides a constant current to up to four unmatched LEDs organized in two banks of two LEDs each in a common-cathode topology. Without an external resistor, the current source defaults to factory-programmable, preset current level with ±0.5% accuracy (typical). An optional external resistor can be used to set initial brightness to userhigher programmable values with Brightness can be varied from off to full brightness by inputting a pulse width modulation (PWM) signal on each Enable pin. Each bank has independent enable and brightness control, but current matching is done to all four channels concurrently. The input supply range is ideally suited for single-cell Li-lon battery supplies and the TPS7510x can provide up to 25mA per LED.

No internal switching signals are used, eliminating troublesome electromagnetic interference (EMI). The TPS7510x is offered in an ultra-small, 9-ball, 0.4mm ball-pitch wafer chip-scale package (WCSP) and a 2,5mm  $\times$  2,5mm, 10-pin SON package, yielding a very compact total solution size ideal for mobile handsets and portable backlighting applications. The device is fully specified over  $T_J = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$ .







A P

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## ORDERING INFORMATION(1)

| PRODUCT ID | OPTIONS <sup>(2)</sup>                                                                                                                                                    |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | X is the nominal default diode output current (for example, 3 = 3mA, 5 = 5mA, and 0 = 10mA).  YYY is the package designator.  Z is the reel quantity (R = 3000, T = 250). |

- (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Default set currents from 3mA to 10mA in 1mA increments are available through the use of innovative factory EEPROM programming. Minimum order quantities may apply. Contact factory for details and availability.

## **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating temperature range (unless otherwise noted).

| PARAMETER                                                                       | VALUE                    |
|---------------------------------------------------------------------------------|--------------------------|
| V <sub>IN</sub> range                                                           | -0.3V to +7.0V           |
| V <sub>ISET</sub> , V <sub>ENA</sub> , V <sub>ENB</sub> , V <sub>DX</sub> range | -0.3V to V <sub>IN</sub> |
| I <sub>DX</sub> for D1A, D2A, D1B, D2B                                          | 35mA                     |
| D1A, D2A, D1B, D2B short circuit duration                                       | Indefinite               |
| Continuous total power dissipation                                              | Internally limited       |
| Junction temperature (T <sub>J</sub> )                                          | −55°C to +150°C          |
| Storage temperature                                                             | −55°C to +150°C          |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

## DISSIPATION RATINGS

| BOARD                 | PACKAGE | $R_{	heta JC}$ | $R_{\theta JA}$ | DERATING FACTOR<br>ABOVE<br>T <sub>A</sub> = +25°C | T <sub>A</sub> < +25°C | T <sub>A</sub> = +70°C | T <sub>A</sub> = +85°C |
|-----------------------|---------|----------------|-----------------|----------------------------------------------------|------------------------|------------------------|------------------------|
| Low-K <sup>(1)</sup>  | YFF     | 55°C/W         | 208°C/W         | 4.8mW/°C                                           | 480mW                  | 264mW                  | 192mW                  |
| High-K <sup>(2)</sup> | YFF     | 55°C/W         | 142°C/W         | 7.0mW/°C                                           | 704mW                  | 387mW                  | 282mW                  |
| nign-K\               | DSK     | 40°C/W         | 60.6°C/W        | 17mW/°C                                            | 1650mW                 | 908mW                  | 660mW                  |

- (1) The JEDEC low-K (1s) board used to derive this data was a 3 inch x 3 inch, two-layer board with 2 ounce copper traces on top of the board.
- (2) The JEDEC high-K (2s2p) board used to derive this data was a 3 inch x 3 inch, multi-layer board with 1 ounce internal power and ground planes and 2 ounce copper traces on top and bottom of the board.

### RECOMMENDED OPERATING CONDITIONS

|                  | PARAMETER                                 | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------|-----|-----|-----|------|
| V <sub>IN</sub>  | Input voltage                             | 2.7 |     | 5.5 | V    |
| $I_{DX}$         | I <sub>DX</sub> Operating current per LED |     |     | 25  | mA   |
| t <sub>PWM</sub> | t <sub>PWM</sub> On-time for PWM signal   |     |     |     | μs   |
| T <sub>J</sub>   | Operating junction temperature range      | -40 |     | +85 | °C   |

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

Over operating junction temperature range ( $T_J = -40^{\circ}\text{C}$  to +85°C),  $V_{IN} = 3.8\text{V}$ , DxA and DxB = 3.3V,  $R_{SET} = 32.4\text{k}\Omega$ , and ENA and ENB = 3.8V, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}\text{C}$ .

| PARAMETER                       |                                                                                        | TE                        | TEST CONDITIONS                                                                            |                          |       | TYP   | MAX   | UNIT |
|---------------------------------|----------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------|--------------------------|-------|-------|-------|------|
| I <sub>SHDN</sub>               | Shutdown supply current                                                                | V <sub>ENA,B</sub> = 0V   | $V_{ENA,B} = 0V, V_{DX} = 0V$                                                              |                          |       | 0.03  | 1.0   | μΑ   |
|                                 |                                                                                        | DSK                       | DSK I <sub>DX</sub> ≤ 5mA,                                                                 |                          |       | 170   | 230   | μA   |
| $I_{GND}$                       | Casara di salamant                                                                     | package                   | $I_{DX} > 5mA$                                                                             | , V <sub>IN</sub> = 3.8V |       | 250   | 300   | μΑ   |
|                                 | Ground current                                                                         | YFF                       | $I_{DX} \le 5mA$                                                                           | , V <sub>IN</sub> = 4.5V |       | 170   | 200   | μΑ   |
|                                 |                                                                                        | package                   | $I_{DX} > 5mA$                                                                             | , V <sub>IN</sub> = 4.5V |       | 250   | 300   | μΑ   |
|                                 |                                                                                        | T <sub>A</sub> = +25°C    |                                                                                            |                          | 0     | 2     | 4     | %    |
| $\Delta I_{D}$                  | Current matching (I <sub>DXMAX</sub> – I <sub>DXMIN</sub> /I <sub>DXMAX</sub> ) × 100% | T 4000                    | t05°C                                                                                      | YFF<br>package           | 0     |       | 5     | %    |
|                                 | (DAMAX DAMIN'DAMAA) X 10070                                                            | T <sub>A</sub> = -40°C    | 10 +65 C                                                                                   | DSK<br>package           | 0     |       | 6     | %    |
| $\Delta I_{DX}\%/\Delta V_{IN}$ | Line regulation                                                                        | 3.5V ≤ V <sub>IN</sub> ≤  | 4.5V, I <sub>DX</sub> =                                                                    | 5mA                      |       | 2.0   |       | %/V  |
| $\Delta I_{DX}\%/\Delta V_{DX}$ | Load regulation                                                                        | 1.8V ≤ V <sub>DX</sub>    | ≤ 3.5V, I <sub>DX</sub> =                                                                  | 5mA                      |       | 0.8   |       | %/V  |
|                                 | Dropout voltage of any                                                                 | $I_{DXnom} = 5m$          | $I_{DXnom} = 5mA$                                                                          |                          |       | 28    | 100   |      |
| $V_{DO}$                        | DX current source $(V_{DX} \text{ at } I_{DX} = 0.8 \times I_{DX, \text{ nom}})$       | I <sub>DXnom</sub> = 15mA |                                                                                            |                          | 70    |       | mV    |      |
| V <sub>ISET</sub>               | Reference voltage for current set                                                      |                           |                                                                                            |                          | 1.183 | 1.225 | 1.257 | V    |
|                                 | Diode current accuracy <sup>(1)</sup>                                                  | I <sub>SET</sub> = open,  |                                                                                            | YFF<br>package           |       | 0.5   | 3     | %    |
| I <sub>OPEN</sub>               | Diode current accuracy (**)                                                            | $V_{DX} = V_{IN} -$       | $V_{DX} = V_{IN} - 0.2V$ DSK packa                                                         |                          |       | 0.5   | 4     | %    |
| I <sub>SET</sub>                | I <sub>SET</sub> pin current range                                                     |                           |                                                                                            |                          | 2.5   |       | 62.5  | μA   |
| k                               | I <sub>SET</sub> to I <sub>DX</sub> current ratio <sup>(1)</sup>                       |                           |                                                                                            |                          |       | 420   |       |      |
| V <sub>IH</sub>                 | Enable high level input voltage                                                        |                           |                                                                                            |                          | 1.2   |       |       | V    |
| V <sub>IL</sub>                 | Enable low level input voltage                                                         |                           |                                                                                            |                          |       |       | 0.4   | V    |
| 1                               | Enable pin A ()/ ) input ourrent                                                       | $V_{ENA} = 3.8V$          | 1                                                                                          |                          |       | 5.0   | 6.1   |      |
| I <sub>INA</sub>                | Enable pin A (V <sub>ENA</sub> ) input current                                         | $V_{ENA} = 1.8V$          | 1                                                                                          |                          |       | 2.2   |       | μΑ   |
| I                               | Enable his R (V) input current                                                         | $V_{ENB} = 3.8V$          | ′                                                                                          |                          |       | 4.0   | 4.9   |      |
| I <sub>INB</sub>                | Enable pin B (V <sub>ENB</sub> ) input current                                         | V <sub>ENB</sub> = 1.8\   | <i>'</i>                                                                                   |                          |       | 1.8   |       | μΑ   |
| t <sub>SD</sub>                 | Shutdown delay time                                                                    | reach shutd               | Delay from ENA and ENB = low to reach shutdown current $(I_{DX} = 0.1 \times I_{DX, nom})$ |                          | 5     | 13    | 30    | μs   |
| $T_{SD}$                        | Thermal shutdown temperature                                                           | Shutdown, t               | emp increas                                                                                | ing                      |       | +165  |       | °C   |
| ' SD                            | Thomai shuldown temperature                                                            | Reset, temp               | decreasing                                                                                 |                          |       | +140  |       | C    |

<sup>(1)</sup> Average of all four  $I_{DX}$  outputs.



# Table 1. Recommended (1% Tolerance) Set Resistor Values

| R <sub>SET</sub> (kΩ) | I <sub>SET</sub> (μA) | I <sub>DX</sub> (mA) <sup>(1)</sup> |
|-----------------------|-----------------------|-------------------------------------|
| 511                   | 2.4                   | 1.0                                 |
| 255                   | 4.8                   | 2.0                                 |
| 169                   | 7.2                   | 3.0                                 |
| 127                   | 9.6                   | 4.1                                 |
| 102                   | 12.0                  | 5.0                                 |
| 84.5                  | 14.5                  | 6.1                                 |
| 73.2                  | 16.7                  | 7.0                                 |
| 64.9                  | 18.9                  | 7.9                                 |
| 56.2                  | 21.8                  | 9.2                                 |
| 51.1                  | 24.0                  | 10.1                                |
| 46.4                  | 26.4                  | 11.1                                |
| 42.2                  | 29.0                  | 12.2                                |
| 39.2                  | 31.3                  | 13.1                                |
| 36.5                  | 33.6                  | 14.1                                |
| 34.0                  | 36.0                  | 15.1                                |
| 32.4                  | 37.8                  | 15.9                                |
| 30.1                  | 40.7                  | 17.1                                |
| 28.7                  | 42.7                  | 17.9                                |
| 26.7                  | 45.9                  | 19.3                                |
| 25.5                  | 48.0                  | 20.2                                |
| 24.3                  | 50.4                  | 21.2                                |
| 23.2                  | 52.8                  | 22.2                                |
| 22.1                  | 55.4                  | 23.3                                |
| 21.5                  | 57.0                  | 23.9                                |
| 20.5                  | 59.8                  | 25.1                                |

<sup>(1)</sup>  $I_{DX} = (V_{SET}/R_{SET}) \times k$ .



## **PIN ASSIGNMENTS**

YFF PACKAGE 9-BALL WCSP (TOP VIEW)



## DSK PACKAGE 2,5mm × 2,5mm SON-10 (TOP VIEW)



NOTE (1): Not connected

## **TERMINAL FUNCTIONS**

| NAME             | WCSP | SON    | INPUT/<br>OUTPUT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|------------------|------|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| ENA              | А3   | 2      | I                | Enable pin, Bank A. Driving this pin high turns on the current source to Bank A outputs. Driving this pin low turns off the current source to Bank A outputs. An applied PWM signal reduces the LED current (between 0mA and the maximum current set by I <sub>SET</sub> ) as a function of the duty cycle of the PWM signal. ENA and ENB can be tied together. ENA can be left OPEN or connected to GND if not used. See the Application Information section for more details. |  |  |  |  |
| D1A              | В3   | 3      | 0                | Diode source current output, Bank A. Connect to LED anode.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| D2A              | C3   | 4      | 0                | Diode source current output, Bank A. Connect to LED anode.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| ENB              | A2   | 1      | I                | Enable pin, Bank B. Driving this pin high turns on the current source to Bank B outputs. Driving this pin low turns off the current source to Bank B outputs. An applied PWM signal reduces the LED current (between 0mA and the maximum current set by I <sub>SET</sub> ) as a function of the duty cycle of the PWM signal. ENA and ENB can be tied together. ENB can be left OPEN or connected to GND if not used. See the Application Information section for more details. |  |  |  |  |
| V <sub>IN</sub>  | B2   | 9      | I                | Supply Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| GND              | C2   | 5, Pad | _                | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| I <sub>SET</sub> | A1   | 10     | 0                | An optional resistor can be connected between this pin and GND to set the maximum current through the LEDs. If no resistor is connected, I <sub>SET</sub> defaults to the internally-programmed value.                                                                                                                                                                                                                                                                          |  |  |  |  |
| D1B              | B1   | 8      | 0                | O Diode source current output, Bank B. Connect to LED anode.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| D2B              | C1   | 7      | 0                | Diode source current output, Bank B. Connect to LED anode.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| NC               | _    | 6      | _                | Not connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |



## **FUNCTIONAL BLOCK DIAGRAM**





## TYPICAL CHARACTERISTICS

Over operating junction temperature range ( $T_J = -40^{\circ}\text{C}$  to +85°C),  $V_{IN} = 3.8\text{V}$ , DxA and DxB = 3.3V,  $R_{SET} = 32.4\text{k}\Omega$ , and ENA and ENB = high, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}\text{C}$ .





## TYPICAL CHARACTERISTICS (continued)

Over operating junction temperature range ( $T_J = -40^{\circ}\text{C}$  to +85°C),  $V_{IN} = 3.8\text{V}$ , DxA and DxB = 3.3V,  $R_{SET} = 32.4\text{k}\Omega$ , and ENA and ENB = high, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}\text{C}$ .















#### APPLICATIONS INFORMATION

## SETTING THE OUTPUT CURRENT LEVEL

# The TPS7510x is a quad matched current source. Each of the four current source output levels is set by a single reference current. An internal voltage reference of 1.225V (nominal) in combination with a resistor sets the reference current level. This reference current is then mirrored onto each of the four outputs with a ratio of typically 420:1. The resistor required to set the LED current is calculated using Equation 1:

$$R_{ISET} = \frac{K \times V_{ISET}}{I_{LED}}$$

#### where:

- . K is the current ratio
- V<sub>ISET</sub> is the internal reference voltage
- I<sub>LED</sub> is the desired LED current (1)

For example, to set the LED current level to 10mA, a resistor value of  $51.1k\Omega$  is required. This value sets up a reference current of  $23.9\mu\text{A}$  (1.22V/51.1k $\Omega$ ). In turn, this reference current is mirrored to each output current source, resulting in an output current of 10mA (23.9 $\mu$ A × 420).

The TPS7510x offers two methods for setting the output current levels. The LED current is set either by connecting a resistor (calculated using Equation 1) from the  $I_{\text{SET}}$  pin to GND, or leaving  $I_{\text{SET}}$  unconnected to employ the factory-programmed  $R_{\text{SET}}$  resistance. The internal programmed resistance is implemented using high-precision processing and yields a reference current accuracy of 0.5%, nominal. Accuracy using external resistors is subject to the tolerance of the external resistor and the accuracy of the internal reference voltage.

The TPS7510x automatically detects the presence of an external resistor by monitoring the current out of the  $I_{SET}$  pin. Current levels in excess of  $3\mu A$  signify the presence of an external resistor and the device uses the external resistor to set the reference current. If the current from  $I_{SET}$  is less than  $3\mu A$ , the device defaults to the preset internal reference set resistor. The TPS7510x is available with eight preset current levels, from 3mA to 10mA (per output) in 1mA increments. Solutions using the preset internal current level eliminate an external component, thereby increasing accuracy and reducing cost.

# LIMITATIONS ON LED FORWARD VOLTAGES

The TPS7510x is a linear current source implementing LDO regulator building blocks. Therefore, there are some limitations to the forward (output) voltages that can be used while maintaining accurate operation. The first limitation is the maximum LED forward voltage. Because LDO technology is employed, there is the dropout voltage to consider. The TPS7510x is an ultra-low dropout device with typical dropouts in the range of 30mV at 5mA. Care must be taken in the design to ensure that the difference between the lowest possible input voltage (for example, battery cut-off) and the highest possible forward voltage yields at least 100mV of headroom. Headroom levels less than dropout decrease the accuracy of the current source (see Figure 6).

The other limitation to consider is the minimum output voltage required to yield accurate operation. The current source employs NMOS MOSFETs, and a minimum forward LED voltage of approximately 1.5V on the output is required to maintain highest accuracy. The TPS7510x is ideal for white LEDs and color LEDs with forward voltages greater than 1.5V. This range includes red LEDs that have typical forward voltages of 1.7V.

## **USE OF EXTERNAL CAPACITORS**

The TPS7510x does not require the use of any external capacitors for stable operation. Nominal stray and/or power-supply decoupling capacitance on the input is adequate for stable operation. Capacitors are not recommended on the outputs because they are not needed for stability.

# USE OF UNUSED OUTPUTS OR TYING OUTPUTS TOGETHER

Unused outputs may be left unconnected or tied to the  $V_{\text{IN}}$  supply. While open outputs are acceptable, tying unused outputs to the  $V_{\text{IN}}$  supply increases ESD protection. Connecting unused output to ground violates the minimum recommended output voltage, results in current levels that potentially exceed the set/preset LED current and should be avoided.

Connecting outputs in parallel is an acceptable way of increasing the amount of LED current drive. This configuration is a useful trick when the higher current level is a multiple of the preset value.



## **USE OF ENABLE PINS FOR PWM DIMMING**

The TPS7510x divides control of the LED outputs into two banks of two current sources each. Each bank is controlled by the use of an independent, active-high enable pin (ENA and ENB). The enable pin can be used for standard ON/OFF operation of the current source, driven by standard logic levels from processor GPIO pins, for example. Drive EN high to turn on the bank of LEDs; drive EN low to turn off the bank of LEDs.

Another use of the enable pin is for LED dimming. LED brightness is a function of the current level being driven across the diode and the time that current is being driven through the diode. The perceived brightness of an LED can be changed by either varying the current level or, more effectively, by changing the time in which that current is present. When a PWM signal is input into the enable pin, the duty cycle (high or ON time) determines how long the fixed current is driven across the LEDs. Reducing or increasing that duration has the effect of dimming or brightening the LED, without having to employ the more complex method of varying the current level. This technique is particularly useful for reducing LED brightness in low ambient light conditions, where LED brightness is not required, thereby decreasing current consumption. The enable pins can also be used for LED blinking, varying blink rates based on system status.

Although providing many useful applications, PWM dimming does have a minimum duty cycle required to achieve the required current level. The recommended minimum on time of the TPS7510x is approximately 33µs. On times less than 33µs result in reductions in the output current by not allowing enough time for the output to reach the desired current level. Also, having both enables switching together, asynchronously, or having one enable on at all times, impacts the minimum recommended on time (see Figure 4 and Figure 5). If one enable is already on, the speed at which the other channel turns on is faster than if both channel were turning on together or if the other channel is off. Therefore, connecting one enable on allows for approximately 10µs to 12µs shorter minimum on times of the switching enable channel.

Unused enable pins can be left unconnected or connected to ground to minimize current consumption. Connecting unused enable pins to ground increases ESD protection. If connected to  $V_{\rm IN}$ , a small amount of current drains through the enable input (see the Electrical Characteristics table).

## LOAD REGULATION

The TPS7510x is designed to provide very tight load regulation. In the case of a fixed current source, the output load change is a change in voltage. Tight load regulation means that output voltages (LED forward voltages) with large variations can be used without impacting the fixed current being sourced by the output or the output-to-output current matching. The permissible variation on the output not only allows for large variations in white LED forward voltages, but even permits the use of different color LEDs on different outputs with minimal effect on output current.

## LINE REGULATION

The TPS7510x is also designed to provide very tight line regulation. This architecture allows for voltage transient events to occur on the power supply (battery) without impacting the fixed output current levels or the output to output current matching. A prime example of such a supply transient event is the occurrence of a transmit pulse on the radio of a mobile handset. These transient pulses can cause variations of 300mV and 600mV on the supply to the TPS7510x. The line regulation limitation is that the lower supply voltage level of the event does not cause the input to output voltage difference to drop below the dropout voltage range.



Figure 13. Typical Application Diagram

www.ti.com

## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision H (January 2010) to Revision I                                                                                                                  | Page |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed test conditions for ground current parameter in the Electrical Characteristics                                                                               |      |
| Cł | nanges from Revision G (March 2009) to Revision H                                                                                                                    | Page |
| •  | Added DSK package dissipation information to Dissipation Ratings table                                                                                               | 2    |
| •  | Revised ground current parameter, Electrical Characteristics; changed symbol from I <sub>Q</sub> to I <sub>GND</sub> ; added specifications for YFF and DSK packages |      |
| •  | Added YFF and DSK package specifications for current matching parameter, Electrical Characteristics                                                                  | 3    |
| •  | Changed diode current accuracy parameter, Electrical Characteristics, to reflect YFF and DSK package specifications                                                  | 3    |
| •  | Deleted operating junction temperature range specification from Electrical Characteristics table to eliminate redundancy                                             | 3    |





15-Nov-2013

## PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| TPS75100DSKR     | ACTIVE     | SON          | DSK                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SKX                  | Samples |
| TPS75100DSKT     | ACTIVE     | SON          | DSK                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | SKX                  | Samples |
| TPS75100YFFR     | ACTIVE     | DSBGA        | YFF                | 9    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | FB                   | Samples |
| TPS75100YFFT     | ACTIVE     | DSBGA        | YFF                | 9    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | FB                   | Samples |
| TPS75100YZR      | PREVIEW    | DSBGA        | YZ                 | 9    |                | TBD                        | Call TI          | Call TI            | -40 to 85    |                      |         |
| TPS75103YFFR     | ACTIVE     | DSBGA        | YFF                | 9    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | FC                   | Samples |
| TPS75103YFFT     | ACTIVE     | DSBGA        | YFF                | 9    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | FC                   | Samples |
| TPS75105DSKR     | ACTIVE     | SON          | DSK                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | СНН                  | Samples |
| TPS75105DSKT     | ACTIVE     | SON          | DSK                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | СНН                  | Samples |
| TPS75105YFFR     | ACTIVE     | DSBGA        | YFF                | 9    | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | FE                   | Samples |
| TPS75105YFFT     | ACTIVE     | DSBGA        | YFF                | 9    | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | FE                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# **PACKAGE OPTION ADDENDUM**

15-Nov-2013

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 15-Nov-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS75100DSKR | SON             | DSK                | 10 | 3000 | 179.0                    | 8.4                      | 2.73       | 2.73       | 8.0        | 4.0        | 8.0       | Q2               |
| TPS75100DSKT | SON             | DSK                | 10 | 250  | 179.0                    | 8.4                      | 2.73       | 2.73       | 0.8        | 4.0        | 8.0       | Q2               |
| TPS75100YFFR | DSBGA           | YFF                | 9  | 3000 | 180.0                    | 8.4                      | 1.34       | 1.34       | 0.81       | 4.0        | 8.0       | Q1               |
| TPS75100YFFT | DSBGA           | YFF                | 9  | 250  | 180.0                    | 8.4                      | 1.34       | 1.34       | 0.81       | 4.0        | 8.0       | Q1               |
| TPS75103YFFR | DSBGA           | YFF                | 9  | 3000 | 180.0                    | 8.4                      | 1.45       | 1.45       | 8.0        | 4.0        | 8.0       | Q1               |
| TPS75103YFFT | DSBGA           | YFF                | 9  | 250  | 180.0                    | 8.4                      | 1.45       | 1.45       | 8.0        | 4.0        | 8.0       | Q1               |
| TPS75105DSKR | SON             | DSK                | 10 | 3000 | 179.0                    | 8.4                      | 2.73       | 2.73       | 8.0        | 4.0        | 8.0       | Q2               |
| TPS75105DSKT | SON             | DSK                | 10 | 250  | 179.0                    | 8.4                      | 2.73       | 2.73       | 8.0        | 4.0        | 8.0       | Q2               |
| TPS75105YFFR | DSBGA           | YFF                | 9  | 3000 | 180.0                    | 8.4                      | 1.45       | 1.45       | 8.0        | 4.0        | 8.0       | Q1               |
| TPS75105YFFT | DSBGA           | YFF                | 9  | 250  | 180.0                    | 8.4                      | 1.45       | 1.45       | 0.8        | 4.0        | 8.0       | Q1               |

www.ti.com 15-Nov-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS75100DSKR | SON          | DSK             | 10   | 3000 | 203.0       | 203.0      | 35.0        |
| TPS75100DSKT | SON          | DSK             | 10   | 250  | 203.0       | 203.0      | 35.0        |
| TPS75100YFFR | DSBGA        | YFF             | 9    | 3000 | 182.0       | 182.0      | 17.0        |
| TPS75100YFFT | DSBGA        | YFF             | 9    | 250  | 182.0       | 182.0      | 17.0        |
| TPS75103YFFR | DSBGA        | YFF             | 9    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS75103YFFT | DSBGA        | YFF             | 9    | 250  | 210.0       | 185.0      | 35.0        |
| TPS75105DSKR | SON          | DSK             | 10   | 3000 | 203.0       | 203.0      | 35.0        |
| TPS75105DSKT | SON          | DSK             | 10   | 250  | 203.0       | 203.0      | 35.0        |
| TPS75105YFFR | DSBGA        | YFF             | 9    | 3000 | 210.0       | 185.0      | 35.0        |
| TPS75105YFFT | DSBGA        | YFF             | 9    | 250  | 210.0       | 185.0      | 35.0        |



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. Small Outline No-Lead (SON) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.



# DSK (R-PWSON-N10)

PLASTIC SMALL OUTLINE NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4208579-2/E 12/12

NOTE: All linear dimensions are in millimeters



# DSK (R-PWSON-N10)

# PLASTIC SMALL OUTLINE NO-LEAD



## NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.





NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.

B. This drawing is subject to change without notice.

C. NanoFree™ package configuration.

PowerPAD is a trademark of Texas Instruments.

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>