

# PMU for Embedded Camera Module

Check for Samples: TPS65708

# **FEATURES**

- Two 400mA Step-Down Converters
- Up to 95% Efficiency
- V<sub>IN</sub> Range for DCDC Converters From 3.6V to 6V
- 2.25MHz Fixed Frequency Operation
- · Power Save Mode at Light Load Current
- Output Voltage Accuracy in PWM mode ±1.5%
- 100% Duty Cycle for Lowest Dropout
- 180° Out of Phase Operation
- 2 General Purpose 200mA LDOs
- LDOs Optionally Powered From Step-Down Converters
- 7.5mA PWM Dimmable Current Sink
- Available in a 16-Ball WCSP with 0.5mm Pitch

#### **APPLICATIONS**

- Monitors
- Laptops
- Handheld Equipment

# DESCRIPTION

TPS65708 is a power management unit targeted for embedded camera modules or other portable low-power consumer end equipment. It contains two high-efficiency step-down converters, two low-dropout linear regulators, and a 7.5mA current sink for driving a LED. The 2.25MHz step-down converter enters a low-power mode at light load for maximum efficiency across the widest possible range of load currents. For low-noise applications, the devices can be forced into fixed frequency PWM mode using the MODE pin. The device allows the use of small inductors and capacitors to achieve a small solution size. TPS65708 provides an output current of up to 400mA on both DCDC converters and up to 200mA on each of the LDOs. The enable signal to the dcdc converters and LDOs is generated internally by the undervoltage lockout circuit.

The TPS65708 comes in a small 16-ball wafer chip-scale package (WCSP) with 0.5mm ball pitch.

# **APPLICATION CIRCUIT**





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### ORDERING INFORMATION

| T <sub>A</sub> | PART NO. <sup>(1)</sup> | SIZE FOR WCSP<br>VERSION                 | OPTIONS                                                                                                                            | PACKAGE<br>CODE | PACKAGE | PACKAGE<br>MARKING |
|----------------|-------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|--------------------|
| -40°C to 85°C  | TPS65708                | D = 2076 μm ±25 μm<br>E = 2076 μm ±25 μm | VDCDC1 = 3.3V<br>VDCDC2 = 1.8V<br>VLDO1 = 2.8V<br>VLDO2 = 1.2V<br>ISINK(PWM=1) = 7.5mA<br>SEQUENCING : DCDC1,<br>LDO1, DCDC2, LDO2 | YZH             | WCSP    | TPS65708           |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder on ti.com, (http://www.ti.com)

# **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted). (1)

|                                              |                                                  | VALUE       |       | UNIT |
|----------------------------------------------|--------------------------------------------------|-------------|-------|------|
|                                              |                                                  | MIN         | MAX   |      |
| Voltage range                                | all pins except A/PGND pins with respect to AGND | -0.3        | 7     | V    |
| -                                            | pin VLDO1 and VLDO2 with respect to AGND         | -0.3        | 3.6   | V    |
|                                              | L1, L2, VLDO1, VLDO2, PGND                       |             | 700mA | mA   |
| Current                                      | AGND, ISINK                                      |             | 50mA  | mA   |
|                                              | all other pins                                   |             | 3mA   | mA   |
| Operating free-air temperature, 7            | ГА                                               | -40         | 85    | °C   |
| Maximum junction temperature, T <sub>J</sub> |                                                  |             | 125   | °C   |
| Storage temperature, T <sub>ST</sub>         |                                                  | <b>–</b> 65 | 150   | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | TPS65708      | LIMITO |
|------------------|----------------------------------------------|---------------|--------|
|                  | THERMAL METRIC                               | YZH (16 Pins) | UNITS  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 75            |        |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 22            |        |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 26            | °C/\\/ |
| ΨЈТ              | Junction-to-top characterization parameter   | 0.2           | °C/W   |
| ΨЈВ              | Junction-to-board characterization parameter | 24            |        |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A           |        |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback

© 2010–2011, Texas Instruments Incorporated



# RECOMMENDED OPERATING CONDITIONS

Over operating free-air temperature range (unless otherwise noted).

|                         |                                                              | MIN | NOM | MAX | UNIT |
|-------------------------|--------------------------------------------------------------|-----|-----|-----|------|
| V <sub>IN1/2</sub>      | Input voltage range for step-down converter DCDC1and DCDC2   | 3.6 |     | 6   | V    |
| V <sub>OUTDCDC1/2</sub> | Output voltage range for DCDC1 and DCDC2 step-down converter | 0.8 |     | 3.3 | V    |
| I <sub>OUTDCDC1</sub>   | DC output current at L1 or L2                                |     |     | 400 | mA   |
| L                       | Inductor at L1 or L2 <sup>(1)</sup>                          | 1   | 1.5 | 2.2 | μH   |
| V <sub>INLDO1</sub>     | Input voltage range for LDO1                                 | 1.7 |     | 6   | V    |
| $V_{LDO}$               | Output voltage range for LDO1 and LDO2                       | 0.8 |     | 3.3 | V    |
| V <sub>INLDO2</sub>     | Input voltage range for LDO2                                 | 1.7 |     | 6   | V    |
| I <sub>LDO</sub>        | Output current at LDO1 or LDO2                               |     |     | 200 | mA   |
| C <sub>INDCDC1/2</sub>  | Input capacitor at V <sub>IN1</sub> and V <sub>IN2</sub>     | 4.7 |     |     | μF   |
| C <sub>OUTDCDC1/2</sub> | Output capacitor at V <sub>OUT1</sub> , V <sub>OUT2</sub>    | 4.7 | 10  | 22  | μF   |
| C <sub>OUTLDO1/2</sub>  | Output capacitor at V <sub>LDO1</sub> , V <sub>LDO2</sub>    | 2.2 |     |     | μF   |
| T <sub>A</sub>          | Operating ambient temperature                                | -40 |     | 85  | °C   |
| TJ                      | Operating junction temperature                               | -40 |     | 125 | °C   |

<sup>(1)</sup> To support a typical inductor value of 1.5μH, the minimum inductance can go as low as 1.0μH. It is not recommended to use a 1μH labeled inductor as the inductance will drop significantly below 1μH in operation due to initial tolerances and saturation.

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted: VIN1 = VIN2 = VCC = 5V, L =  $1.5\mu H$ ,  $C_{OUTDCDCx} = 10\mu F$ ,  $C_{OUTLDOx} = 2.2\mu F$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ .

|                     | PARAMETER                                          | TEST CONDITIONS                                                                                                                               | MIN | TYP  | MAX      | UNIT |
|---------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------|------|
| SUPPLY              | Y CURRENT                                          |                                                                                                                                               |     |      | ·        |      |
|                     |                                                    | DCDC1, DCDC2, LDO1 and LDO2 enabled, I <sub>OUT</sub> = 0 mA, MODE = 0; (PFM mode) ISINK in standby for PWM = 0                               |     | 140  | 200      | μΑ   |
| IQ                  | Operating quiescent current DCDCx and LDOx         | DCDC1, DCDC2, LDO1 and LDO2 enabled, I <sub>OUT</sub> = 0 mA, MODE = 1; (PWM mode) ISINK in standby if PWM = 0; Not including inductor losses |     | 4    |          | mA   |
|                     |                                                    | DCDC1, DCDC2, LDO1 and LDO2 enabled, I <sub>OUT</sub> = 0 mA, MODE = 0; (PFM mode); ISINK in standby PWM = 0; During power-up sequencing      |     | 170  |          | μΑ   |
| I <sub>SD</sub>     | Shutdown Current                                   | DCDCx, LDOx and ISINK disabled; VCC < 1.8V                                                                                                    |     | 6    | 15       | μΑ   |
| DIGITA              | L PINS ( MODE)                                     |                                                                                                                                               | •   |      |          |      |
| $V_{IH}$            | High Level Input Voltage for MODE                  |                                                                                                                                               | 1.2 |      | $V_{CC}$ | V    |
| V <sub>IL</sub>     | Low Level Input Voltage for MODE                   |                                                                                                                                               | 0   |      | 0.4      | V    |
| I <sub>lkg</sub>    | Input Leakage Current                              | MODE tied to GND or VIN1 / VIN2                                                                                                               |     | 0.01 | 0.1      | μΑ   |
| UNDER               | VOLTAGE LOCKOUT (UVLO), SENSED A                   | T PIN VCC                                                                                                                                     |     |      |          |      |
|                     | Internal undervoltage lockout threshold            | VCC, VIN1, VIN2 rising                                                                                                                        | 3.5 | 3.6  | 3.7      | V    |
| UVLO                | Internal undervoltage lockout threshold hysteresis | VCC, VIN1, VIN2 falling                                                                                                                       |     | 130  |          | mV   |
| STEP-D              | OWN CONVERTERS                                     |                                                                                                                                               |     |      |          |      |
| VIN1                | Input voltage for DCDC1                            |                                                                                                                                               | 3.5 |      | 6        | V    |
| VIN2                | Input voltage for DCDC2                            |                                                                                                                                               | 3.5 |      | 6        | V    |
| POWER               | RSWITCH                                            |                                                                                                                                               |     |      |          |      |
| В                   | High side MOSFET on-resistance                     | VIN1 / VIN2 = 3.6V                                                                                                                            |     | 250  | 400      | mΩ   |
| R <sub>DS(on)</sub> | Low side MOSFET on-resistance                      | VIN1 / VIN2 = 3.6V                                                                                                                            |     | 150  | 300      | mΩ   |
| I <sub>LIMF</sub>   | Forward current limit                              | 3.6V ≤ VIN1 / VIN2 ≤ 6V                                                                                                                       | 650 | 820  | 1050     | mA   |
| Io                  | DC output current                                  | VIN1 / VIN2 > 3.5V , L = 1.5µH                                                                                                                |     |      | 400      | mA   |

© 2010–2011, Texas Instruments Incorporated



# **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise noted: VIN1 = VIN2 = VCC = 5V, L = 1.5 $\mu$ H,  $C_{OUTDCDCx}$  = 10 $\mu$ F,  $C_{OUTLDOx}$  = 2.2 $\mu$ F,  $T_A$  = -40°C to 85°C.

|                    | PARAMETER                                               | TEST CONDITIONS                                                                                                           | MIN   | TYP   | MAX  | UNIT      |
|--------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------|-------|------|-----------|
| OSCILL             | ATOR                                                    |                                                                                                                           |       |       |      |           |
| f <sub>SW</sub>    | Oscillator frequency                                    |                                                                                                                           | 2.03  | 2.25  | 2.48 | MHz       |
| OUTPU              | Т                                                       |                                                                                                                           | "     |       |      |           |
| V <sub>OUT1</sub>  | DCDC1 default output voltage                            | VIN1 ≥ 3.6V                                                                                                               |       | 3.3   |      | V         |
| V <sub>OUT2</sub>  | DCDC2 default output voltage                            | VIN2 ≥ 3.6V                                                                                                               |       | 1.8   |      | V         |
| I <sub>FB</sub>    | FB pin input current                                    | dcdc converter input voltage below undervoltage lockout threshold                                                         |       |       | 0.1  | μΑ        |
| R <sub>FB</sub>    | FB pin input resistance due to internal voltage divider | dcdc converter input voltage above undervoltage lockout threshold; V <sub>OUT</sub> = 3.3V                                |       | 990   |      | kΩ        |
| R <sub>FB</sub>    | FB pin input resistance due to internal voltage divider | dcdc converter input voltage above undervoltage lockout threshold; V <sub>OUT</sub> = 1.8V                                |       | 585   |      | kΩ        |
|                    | DC output voltage accuracy <sup>(1)</sup>               | VIN1 and VIN2 = 3.6V to 6V, +1% voltage positioning active; PFM operation, 0 mA < I <sub>OUT</sub> < I <sub>OUT</sub> max |       | 1.25% | 3%   |           |
| V <sub>OUT</sub>   | DC output voltage accuracy                              | VIN1 / VIN2 = 3.3V to 6V, PWM operation, 0 mA $<$ I <sub>OUT</sub> $<$ I <sub>OUT</sub> max                               | -1.5% |       | 1.5% |           |
|                    | DC output voltage load regulation                       | PWM operation                                                                                                             |       | 0.5   |      | %/A       |
| t <sub>Start</sub> | Start-up time                                           | Time from UVLO is exceeded (Vin > 3.6V) to Start switching                                                                |       | 200   |      | μs        |
| t <sub>Ramp</sub>  | V <sub>OUT</sub> ramp time                              | Time to ramp from 5% to 95% of V <sub>OUT</sub>                                                                           |       | 250   |      | μs        |
| R <sub>DIS</sub>   | Internal discharge resistor at L1 and L2                | DCDCx disabled; 1V < VIN1/2 < 3.6V                                                                                        | 300   | 400   | 550  | Ω         |
|                    | AL PROTECTION SEPARATELY FOR DCD                        | C1, DCDC2 and LDO1                                                                                                        | 1     |       | 1.   |           |
| T <sub>SD</sub>    | Thermal shutdown                                        | Increasing junction temperature                                                                                           |       | 150   |      | °C        |
|                    | Thermal shutdown hysteresis                             | Decreasing junction temperature                                                                                           |       | 30    |      | °C        |
| VLDO1,             | VLDO2 LOW DROPOUT REGULATOR                             |                                                                                                                           | •     |       | 1    |           |
| V <sub>INLDO</sub> | Input voltage range for LDO1 and LDO2                   |                                                                                                                           | 1.7   |       | 6    | V         |
| $V_{LDO1}$         | LDO1 Default Output Voltage (1)                         |                                                                                                                           |       | 2.8   |      | V         |
| $V_{LDO2}$         | LDO2 Default Output Voltage                             |                                                                                                                           |       | 1.2   |      | V         |
| lo                 | Output current for LDO1 and LDO2                        |                                                                                                                           |       |       | 200  | mA        |
| I <sub>SC</sub>    | LDO1 and LDO2 short circuit current limit               | $V_{LDOx} = GND$                                                                                                          | 260   | 360   | 550  | mA        |
|                    | Dropout voltage at LDOx                                 | I <sub>O</sub> = 200mA; VINLDOx = 3.3V                                                                                    |       |       | 200  | mV        |
|                    | Dropout voltage at LDOx                                 | I <sub>O</sub> = 200mA; VINLDOx = 1.8V                                                                                    |       |       | 300  | mV        |
|                    | Output voltage accuracy for LDO1 and LDO2               | I <sub>O</sub> = 200mA                                                                                                    | -2%   |       | 2%   |           |
|                    | Line regulation for LDO1 and LDO2                       | VINLDO = VLDO + 0.5V (min 1.7V) to 6V,<br>I <sub>O</sub> = 50mA                                                           | -1%   |       | 1%   |           |
|                    | Load regulation for LDO1 and LDO2                       | I <sub>O</sub> = mA to 200mA                                                                                              | -1.5  |       | 1    | %         |
| PSRR               | Power-Supply Rejection Ratio                            | $f = 10kHz$ , $C_{OUT} \ge 2.2\mu F$ VINLDOx = 5V, $V_{OUT} = 2.8V$ , $I_{OUT} = 100mA$                                   |       | 50    |      | dB        |
| Vn                 | Output noise voltage                                    | V <sub>OUT</sub> = 2.8V, BW = 10Hz to 100kHz                                                                              |       | 160   |      | μV<br>RMS |
| t <sub>Ramp</sub>  | V <sub>OUT</sub> ramp time                              | Internal soft-start when LDO is enabled;<br>Time to ramp from 5% to 95% of V <sub>OUT</sub>                               |       | 250   |      | μs        |
| R <sub>DIS</sub>   | Internal discharge resistor at VLDO1 and VLDO2          | V <sub>IN</sub> < UVLO                                                                                                    | 200   | 400   | 550  | Ω         |

<sup>(1)</sup> VINLDO > 2.8V



# **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise noted: VIN1 = VIN2 = VCC = 5V, L =  $1.5\mu$ H,  $C_{OUTDCDCx} = 10\mu$ F,  $C_{OUTLDOx} = 2.2\mu$ F,  $T_A = -40$ °C to 85°C.

|                  | PARAMETER                                                            | TEST CONDITIONS                                                                                                                        | MIN  | TYP  | MAX             | UNIT |
|------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|------|
| LED C            | URRENT SINK                                                          |                                                                                                                                        |      |      |                 |      |
| I <sub>LED</sub> | Isink Current (LED current for 100% duty cycle)                      | Set internally by EEPROM to 7.5mA; available current range from 7.5mA to 30mA; contact factory about default settings other than 7.5mA |      | 7.5  |                 | mA   |
|                  | Minimum voltage drop from ISINK to AGND needed for proper regulation | at 7.5mA ≤ ISINK ≤ 20mA                                                                                                                |      |      | 0.4             | V    |
|                  | Minimum voltage drop from ISINK to AGND needed for proper regulation | at 20mA < ISINK ≤ 30mA                                                                                                                 |      |      | 0.55            | V    |
|                  | ISINK accuracy                                                       | ISINK ≥ 10mA                                                                                                                           | -5%  |      | 5%              |      |
|                  | ISINK accuracy                                                       | 7.5mA ≤ ISINK < 10mA                                                                                                                   | -10% |      | 10%             |      |
|                  | PWM duty cycle                                                       |                                                                                                                                        | 5%   |      | 100%            |      |
|                  | PWM frequency                                                        |                                                                                                                                        |      |      | 50              | kHz  |
| V <sub>IH</sub>  | High Level Input Voltage for PWM pin                                 | ISINK is enabled                                                                                                                       | 1.2  |      | V <sub>CC</sub> | V    |
| V <sub>IL</sub>  | Low Level Input Voltage for PWM pin                                  | ISINK is high resistive                                                                                                                | 0    |      | 0.4             | V    |
| I <sub>lkg</sub> | Input Leakage Current on PWM pin                                     |                                                                                                                                        |      | 0.01 | 0.1             | μA   |
|                  | ISINK rise / fall time                                               | $V_{(ISINK)} \ge 0.4V$ for 7.5 mA $\le$ ISINK $\le$ 20mA; or $V_{(ISINK)} > 0.6V$ for 20mA $<$ ISINK $\le$ 30mA                        |      | 500  |                 | ns   |
|                  | ISINK rise / fall time                                               | V <sub>(ISINK)</sub> ≤ 0.6V; 20mA < ISINK ≤ 30 mA                                                                                      |      | 700  |                 | ns   |



# **PIN ASSIGNMENTS**

#### YZH PACKAGE (BOTTOM VIEW)



Pin Functions for Chip Scale Version (YZH Package)

| PIN     |     | 1/0 | DESCRIPTION                                                                                                                     |  |  |  |  |  |  |
|---------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME    | NO. | 1/0 | DESCRIPTION                                                                                                                     |  |  |  |  |  |  |
| VCC     | B4  | Ĺ   | Supply Input for internal reference, has to be connected to VIN1 and VIN2                                                       |  |  |  |  |  |  |
| PGND1   | D1  |     | Power ground                                                                                                                    |  |  |  |  |  |  |
| PGND2   | D4  |     | Power ground                                                                                                                    |  |  |  |  |  |  |
| VIN1    | C1  | I   | Input voltage pin for buck converter <sup>(1)</sup>                                                                             |  |  |  |  |  |  |
| VIN2    | C4  | ı   | Input voltage pin for buck converter <sup>(2)</sup>                                                                             |  |  |  |  |  |  |
| L1      | D2  | 0   | Switch output from buck converter <sup>(1)</sup>                                                                                |  |  |  |  |  |  |
| FB1     | C2  | ı   | Feedback input from buck converter <sup>(1)</sup>                                                                               |  |  |  |  |  |  |
| L2      | D3  | 0   | Switch output from buck converter <sup>(2)</sup>                                                                                |  |  |  |  |  |  |
| FB2     | C3  | I   | Feedback input from buck converter <sup>(2)</sup>                                                                               |  |  |  |  |  |  |
| VLDO1   | A1  | 0   | Output voltage from LDO1                                                                                                        |  |  |  |  |  |  |
| VLDO2   | A4  | 0   | Output voltage from LDO2                                                                                                        |  |  |  |  |  |  |
| VINLDO1 | A2  | ı   | Input voltage pin for LDO1                                                                                                      |  |  |  |  |  |  |
| VINLDO2 | А3  | I   | Input voltage pin for LDO2                                                                                                      |  |  |  |  |  |  |
| MODE    | В3  | ı   | Set low to enable Power Save Mode. Pulling this PIN to high forces the device to operate in PWM mode over the whole load range. |  |  |  |  |  |  |
| ISINK   | B1  | 0   | Open drain current sink; connect to the cathode of a LED                                                                        |  |  |  |  |  |  |
| PWM     | B2  | I   | Input for LED PWM dimming                                                                                                       |  |  |  |  |  |  |

- (1) VCC must be the highest input voltage for the device to operate correctly.(2) VIN1/VIN2 must be connected to VCC



# **FUNCTIONAL BLOCK DIAGRAM**



#### PARAMETER MEASUREMENT INFORMATION

# **SETUP**

The graphs below were taken using the TPS65708EVM with the passive components as listed:

 $L(Vout1) = L(Vout2) = BRC1608T1R5M (1.5\mu H)$ 

 $C(Vout1) = C(Vout2) = GRM188R60J106 (10\mu F / 6.3V)$ 

 $C(LDO1) = C(LDO2) = GRM185R60J225 (2.2\mu F / 6.3V)$ 

 $C(VIN1) = C(VIN2) = GRM188R60J106 (10\mu F / 6.3V)$ 

 $C(VINLDO1) = C(VINLDO2) = GRM185R60J225 (2.2\mu F / 6.3V)$ 

V<sub>CC</sub> = VIN1= VIN2 = VINLDO1 = VINLDO2 unless otherwise noted



# **TYPICAL CHARACTERISTICS**

# **TABLE OF GRAPHS**

|   |                                            |                                                              | FIGURE    |
|---|--------------------------------------------|--------------------------------------------------------------|-----------|
| η | Efficiency DCDC (V <sub>O</sub> = 3.3V)    | vs Load current / PFM mode;                                  | Figure 1  |
| η | Efficiency DCDC (V <sub>O</sub> = 3.3V)    | vs Load current / PWM mode                                   | Figure 2  |
| η | Efficiency DCDC (V <sub>O</sub> = 1.2V)    | vs Load current / PFM mode                                   | Figure 3  |
| 1 | Efficiency DCDC (V <sub>O</sub> = 1.2V)    | vs Load current / PWM mode                                   | Figure 4  |
|   | Line transient response DCDC (PWM)         | Scope plot for a 3.6V to 5V to 3.6V input voltage change     | Figure 5  |
|   | Line transient response DCDC (PFM)         | Scope plot for a 3.6V to 5V to 3.6V input voltage change     | Figure 6  |
|   | Line transient response LDO                | Scope plot for a 3.6V to 5V to 3.6V input voltage change     | Figure 7  |
|   | Load transient response DCDC (PFM)         | Scope plot for a 10% to 90% load step (40mA to 360mA)        | Figure 8  |
|   | Load transient response DCDC (PWM)         | Scope plot for a 10% to 90% load step (40mA to 360mA)        | Figure 9  |
|   | Load transient response LDO                | Scope plot for a 10% to 90% load step (20mA to 180mA)        | Figure 10 |
|   | Startup timing DCDC1, DCDC2, LDO1 and LDO2 | Scope plot of startup; <i>R1</i> = supply voltage is applied | Figure 11 |
|   | LDO POWER SUPPLY REJECTION RATIO (PSRR)    | Scope plot                                                   | Figure 12 |



Figure 1. EFFICIENCY DCDC ( $V_{O}$  = 3.3 V) vs LOAD CURRENT / PFM MODE; for  $V_{IN}$  = 3.6 V to 5 V



Figure 2. EFFICIENCY DCDC (V $_{\rm O}$  = 3.3 V) vs LOAD CURRENT / PWM MODE; for V $_{\rm IN}$  = 3.6 V to 5 V





Figure 3. EFFICIENCY DCDC (V  $_{\rm O}$  = 1.2 V) vs LOAD CURRENT / PFM MODE; for V  $_{\rm IN}$  = 3.0 V to 5 V



Figure 4. EFFICIENCY DCDC ( $V_0 = 1.2 \text{ V}$ ) vs LOAD CURRENT / PWM MODE; for  $V_{\text{IN}} = 3.0 \text{ V}$  to 5 V





Figure 5. LINE TRANSIENT RESPONSE DCDC (PWM)

Figure 6. LINE TRANSIENT RESPONSE DCDC (PFM)







Figure 8. LOAD TRANSIENT RESPONSE DCDC (PFM)





Figure 9. LOAD TRANSIENT RESPONSE DCDC (PWM)



Figure 11. STARTUP SEQUENCING

Figure 10. LOAD TRANSIENT RESPONSE LDO



Figure 12. LDO POWER-SUPPLY REJECTION RATIO (PSRR)



#### **DETAILED DESCRIPTION**

## **DCDC CONVERTERS**

The TPS65708 step down converters operate with typically 2.25MHz fixed frequency pulse width modulation (PWM) at moderate to heavy load currents. With MODE pin set to low, at light load currents the converter can automatically enter Power Save Mode and operates then in PFM mode.

During PWM operation the converter uses a unique fast response voltage mode control scheme with input voltage feed-forward to achieve good line and load regulation allowing the use of small ceramic input and output capacitors. At the beginning of each clock cycle initiated by the clock signal, the High Side MOSFET switch is turned on. The current flows now from the input capacitor via the High Side MOSFET switch through the inductor to the output capacitor and load. During this phase, the current ramps up until the PWM comparator trips and the control logic will turn off the switch. The current limit comparator will also turn off the switch in case the current limit of the High Side MOSFET switch is exceeded. After an off time preventing shoot through current, the Low Side MOSFET rectifier is turned on and the inductor current will ramp down. The current flows now from the inductor to the output capacitor and to the load. It returns back to the inductor through the Low Side MOSFET rectifier.

The next cycle is initiated by the clock signal again turning off the Low Side MOSFET rectifier and turning on the on the High Side MOSFET switch. A 180° phase shift between DCDC1 and DCDC2 decreases the input RMS current and synchronizes the operation of the two dcdc converts. The FB pin must directly be connected to the output voltage of the DCDC converter and no external resistor network must be connected. As the Feedback input serves as the power input to the LOD, the external connection should be as short and as thick as possible to keep the voltage drop as small as possible.

#### **POWER SAVE MODE**

The Power Save Mode is enabled with Mode Pin set to low. If the load current decreases, the converter will enter Power Save Mode operation automatically. During Power Save Mode the converter skips switching and operates with reduced frequency in PFM mode with a minimum quiescent current to maintain high efficiency. The converter positions the output voltage typically +1% above the nominal output voltage. This voltage positioning feature minimizes voltage drops caused by a sudden load step. The transition from PWM mode to PFM mode occurs once the inductor current in the Low Side MOSFET switch becomes zero, which indicates discontinuous conduction mode. During the Power Save Mode the output voltage is monitored with a PFM comparator. As the output voltage falls below the PFM comparator threshold of VOUT nominal +1%, the device starts a PFM current pulse. The High Side MOSFET switch will turn on, and the inductor current ramps up. After the On-time expires, the switch is turned off and the Low Side MOSFET switch is turned on until the inductor current becomes zero. The converter effectively delivers a current to the output capacitor and the load. If the load is below the delivered current, the output voltage will rise. If the output voltage is equal or higher than the PFM comparator threshold, the device stops switching and enters a sleep mode with typical 25µA current consumption.

If the output voltage is still below the PFM comparator threshold, a sequence of further PFM current pulses are generated until the PFM comparator threshold is reached. The converter starts switching again once the output voltage drops below the PFM comparator threshold. With a fast single threshold comparator, the output voltage ripple during PFM mode operation can be kept small. The PFM Pulse is time controlled, which allows to modify the charge transferred to the output capacitor by the value of the inductor. The resulting PFM output voltage ripple and PFM frequency depend in first order on the size of the output capacitor and the inductor value. Increasing output capacitor values and inductor values will minimize the output ripple. The PFM frequency decreases with smaller inductor values and increases with larger values. The PFM mode is left and PWM mode is entered in case the output current can not longer be supported in PFM mode. The Power Save Mode can be disabled by setting Mode pin to high. The converter will then operate in fixed frequency PWM mode.

# **DYNAMIC VOLTAGE POSITIONING**

This feature reduces the voltage under/overshoots at load steps from light to heavy load and heavy to light. It is active in Power Save Mode and regulates the output voltage 1% higher than the nominal value. This provides more headroom for both the voltage drop at a load step, and the voltage increase at a load throw-off.

© 2010–2011, Texas Instruments Incorporated





#### **SOFT START**

The step-down converter in TPS65708 has an internal soft start circuit that controls the ramp up of the output voltage. The output voltage ramps up from 5% to 95% of its nominal value within typical 250µs. This limits the inrush current in the converter during ramp up and prevents possible input voltage drops when a battery or high impedance power source is used.



Figure 13. Soft Start

# 100% DUTY CYCLE LOW DROPOUT OPERATION

The device starts to enter 100% duty cycle mode once the input voltage comes close to the nominal output voltage. In order to maintain the output voltage, the High Side MOSFET switch is turned on 100% for one or more cycles. With further decreasing VIN the High Side MOSFET switch is turned on completely. In this case, the converter offers a low input-to-output voltage difference. This is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range. The minimum input voltage to maintain regulation depends on the load current and output voltage, and can be calculated as:

 $V_{IN}min = V_{O}max + I_{O}max (R_{DS(on)}max + R_{L})$ 

With

I<sub>O</sub>max = maximum output current plus inductor ripple current

 $R_{DS(on)}$ max = maximum high side switch  $R_{DS(on)}$ .

 $R_1$  = DC resistance of the inductor

V<sub>O</sub>max = nominal output voltage plus maximum output voltage tolerance



#### 180° OUT-OF-PHASE OPERATION

In PWM Mode, the converters operate with a 180° turn-on phase shift of the PMOS (high side) transistors. This prevents the high-side switches of both converters from being turned on simultaneously, and therefore smooths the input current. This feature reduces the surge current drawn from the supply.

# UNDERVOLTAGE LOCKOUT / ENABLE for DCDC1, DCDC2, LDO1, and LDO2

The undervoltage lockout circuit prevents the device from malfunctioning at low input voltages and from excessive discharge of the battery. It disables the dcdc converters and LDOs at too low input voltages.

As TPS65708 does not have enable pins for the dcdc converters and LDOs, the internal undervoltage lockout not only serves as a protection circuit but also as an enable circuitry. The supply voltage to TPS65708 is internally sensed at pin  $V_{CC}$ . When the voltage at  $V_{CC}$  exceeds 3.6V, the internal enable signals to the dcdc converter and LDOs are set HIGH to start-up the outputs in the pre-defined sequence. When the supply voltage drops below 3.6V, the dcdc converters and LDOs are disabled again and the discharge circuitry is enabled to make sure the voltage at the output capacitor ramps down quickly. Disabling the dcdc converter or LDO, forces the device into shutdown, with a shutdown quiescent current as defined in the electrical characteristics. In this mode, the power FETs are turned-off and the entire internal control circuitry is switched-off.

# **OUTPUT VOLTAGE DISCHARGE**

The dcdc converters and LDOs contain an output capacitor discharge feature which makes sure that the capacitor is discharged when the supply voltage drops below the undervoltage lockout threshold. The discharge has a built in delay function, so the output discharge is active for a couple of 100ms after the  $V_{CC}$  voltage dropped below its undervoltage lockout threshold. This will make sure that the cap is discharged even the supply voltage dropped below 2.1V. The discharge function is also enabled when voltage is applied at  $V_{CC}$  starting at about 2.1V until the voltage exceeded the undervoltage lockout threshold that enables the power-up sequencing.

#### POWER-UP SEQUENCING

There are 3 different power-up sequencing options available. The options are factory set and can not be changed by the user. Contact TI if an option different from the default is needed.

- 1. DCDC1, DCDC2, LDO1, and LDO2 are turning on at the same time.
- DCDC1 first, when power good, LDO1 is enabled, when power good, DCDC2 is enabled when power good, LDO2 is enabled
- DCDC2 first, when power good, LDO2 is enabled, when power good, DCDC1 is enabled when power good, LDO1 is enabled

TPS65708 is set to option 2 such that DCDC1 starts first followed by LDO1, DCDC2, and LDO2. See also the timing diagram under the table of graphs.

#### SHORT-CIRCUIT PROTECTION

All outputs are short circuit protected with a maximum output current as defined in the electrical specifications.

#### THERMAL SHUTDOWN

As soon as the junction temperature, T<sub>J</sub>, exceeds typically 150°C for the dcdc converters or LDOs, the device goes into thermal shutdown. In this case, the low side and high side MOSFETs for the dcdc converters as well as the LDOs are turned-off. The device continues its operation and powers up the dcdc converters and LDOs with the pre-defined sequencing when the junction temperature falls below the thermal shutdown hysteresis again. During thermal shutdown also the LED driver is disabled.

## **LDOs**

The low dropout voltage regulators are designed to operate well with low value ceramic input and output capacitors. They operate with input voltages down to 1.7V. Both LDOs offer a maximum dropout voltage of 300mV at rated output current. The LDOs support a current limit feature.

© 2010–2011, Texas Instruments Incorporated



#### LED DRIVER

TPS65708 contains a LED driver for a current of up to 30mA. ISINK is an open drain current sink that regulates a current in an LED. The anode of the LED needs to be tied to a positive supply voltage; for example, V<sub>CC</sub> or the output voltage of one of the dcdc converters in TPS65708, depending on the forward voltage of the LED. The cathode of the LED is connected to ISINK which sets a constant current to GND. ISINK is regulated internally based on the default current set internally. In addition, the LED current can be PWM dimmed by a signal applied to pin PWM. If pin PWM is pulled LOW, the LED driver is disabled and its output ISINK is high resistive. If PWM is HIGH, the current sink regulates to the current defined by EEPROM (TI factory set in two ranges. 7.5mA to 15mA with 0.5mA resolution and 15mA to 30mA in 1mA resolution). The maximum PWM frequency is 50kHz with a duty cycle range of 5% to 100%. TPS65708 is set to 7.5mA as a default. Contact TI about different default settings.

#### APPLICATION INFORMATION

# **OUTPUT FILTER DESIGN (INDUCTOR AND OUTPUT CAPACITOR)**

#### **Inductor Selection**

The converter operates typically with a 1.5µH or 2.2µH output inductor. The selected inductor has to be rated for its dc resistance and saturation current. The DC resistance of the inductance will influence directly the efficiency of the converter. Therefore an inductor with lowest dc resistance should be selected for highest efficiency.

Equation 1 calculates the maximum inductor current under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with Equation 1. This is recommended because during heavy load transient the inductor current will rise above the calculated value.

$$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f}$$

$$I_{Lmax} = I_{outmax} + \frac{\Delta I_{L}}{2}$$
(1)

With:

f = Switching Frequency (2.25MHz typical)

L = Inductor Value

 $\Delta I_1$  = Peak-to-Peak inductor ripple current

I<sub>Lmax</sub> = Maximum Inductor current

The highest inductor current will occur at maximum Vin.

Open core inductors have a soft saturation characteristic and they can usually handle higher inductor currents versus a comparable shielded inductor.

A more conservative approach is to select the inductor current rating just for the maximum switch current of the corresponding converter. It must be considered, that the core material from inductor to inductor differs and will have an impact on the efficiency especially at high switching frequencies.

Note that the step down converter has internal loop compensation. The internal loop compensation is designed to work with an output filter corner frequency calculated as follows:

$$f_{\rm c} = \frac{1}{2\pi\sqrt{L \times {\rm Cout}}}$$
 with L = 1.5  $\mu{\rm H}$ , Cout = 10  $\mu{\rm F}$  (2)

This leads to the fact the selection of external L-C filter has to be coped with the above equation. As a general rule the product of L  $\times$  C<sub>OUT</sub> should be constant while selecting smaller inductor or increasing output capacitor value.



Refer to Table 1 and the typical applications for possible inductors.

**Table 1. Tested Inductors** 

| Inductor type    | Inductor Value | Supplier    |
|------------------|----------------|-------------|
| BRC1608          | 1.5µH          | Taiyo Yuden |
| MLP2012          | 2.2µH          | TDK         |
| MIPSA2520        | 2.2µH          | FDK         |
| GLCR1608T1R5M-HC | 1.5µH          | TDK         |
| LQM21P           | 2.2µH          | Murata      |

# **Output Capacitor Selection**

The advanced Fast Response voltage mode control scheme of the step-down converter allows the use of small ceramic capacitors with a typical value of  $10\mu F$ , without having large output voltage under and overshoots during heavy load transients. Ceramic capacitors having low ESR values result in lowest output voltage ripple and are therefore recommended. For an inductor value of  $1.5\mu H$  or  $2.2\mu H$ , an output capacitor with  $10\mu F$  can be used. See the recommended components.

If ceramic output capacitors are used, the capacitor RMS ripple current rating will always meet the application requirements. Just for completeness the RMS ripple current is calculated as:

$$I_{RMSCout} = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f} \times \frac{1}{2 \times \sqrt{3}}$$
 (3)

At nominal load currents, the inductive converters operate in PWM mode and the overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor:

$$\Delta Vout = Vout \times \frac{1 - \frac{Vout}{Vin}}{L \times f} \times \left(\frac{1}{8 \times Cout \times f} + ESR\right)$$
(4)

Where the highest output voltage ripple occurs at the highest input voltage Vin.

At light load currents, the converter operates in Power Save Mode and the output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. The typical output voltage ripple is less than 1% of the nominal output voltage.

#### **Input Capacitor Selection**

Because of the nature of the buck converter having a pulsating input current, a low ESR input capacitor is required for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes. The converters need a ceramic input capacitor of 10µF. The input capacitor can be increased without any limit for better input voltage filtering.

**Table 2. Tested Capacitors** 

| Туре               | value | Voltage rating | Size | Supplier | Material    |
|--------------------|-------|----------------|------|----------|-------------|
| GRM155R60G475ME47D | 4.7µF | 4V             | 0402 | Murata   | Ceramic X5R |
| GRM155R60J225ME15D | 2.2µF | 6.3V           | 0402 | Murata   | Ceramic X5R |
| GRM185R60J225      | 2.2µF | 6.3V           | 0603 | Murata   | Ceramic X5R |
| GRM188R60J475K     | 4.7µF | 6.3V           | 0603 | Murata   | Ceramic X5R |
| GRM188R60J106ME47D | 10µF  | 6.3V           | 0603 | Murata   | Ceramic X5R |

© 2010–2011, Texas Instruments Incorporated



## **APPLICATION CIRCUITS**



Figure 14. Powering All Rails From the Input Supply of 5V





Figure 15. Powering the LDOs From the Output of the DCDC Converters to Improve Efficiency

# **REVISION HISTORY**

# 



# **PACKAGE OPTION ADDENDUM**

11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| TPS65708YZHR     | ACTIVE | DSBGA        | YZH                | 16   | 3000           | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | TPS65708          | Samples |
| TPS65708YZHT     | ACTIVE | DSBGA        | YZH                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | TPS65708          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 28-Sep-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS65708YZHR | DSBGA           | YZH                | 16 | 3000 | 180.0                    | 8.4                      | 2.18       | 2.18       | 0.81       | 4.0        | 8.0       | Q1               |
| TPS65708YZHT | DSBGA           | YZH                | 16 | 250  | 180.0                    | 8.4                      | 2.18       | 2.18       | 0.81       | 4.0        | 8.0       | Q1               |

www.ti.com 28-Sep-2013



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS65708YZHR | DSBGA        | YZH             | 16   | 3000 | 182.0       | 182.0      | 17.0        |  |
| TPS65708YZHT | DSBGA        | YZH             | 16   | 250  | 182.0       | 182.0      | 17.0        |  |

# YZH (S-XBGA-N16)

# DIE-SIZE BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>