

# 4.5-V to 18-V Input, 1.5-A Step-Down Regulator with Integrated Switcher

Check for Samples: TPS53511

### FEATURES

- Continuous 1.5-A Output Current
- 4.5-V to 18-V Supply Voltage Range
- 2-V to 18-V Conversion Voltage Range
- DCAP2<sup>™</sup> Mode Control Enables Fast Transient Response
- Low Output Ripple and Support all MLCC
   Output Capacitor
- Skip Mode for Light Load Control
- Highly Efficient Integrated FETs Optimized for Lower Duty Cycle Applications
- High Efficiency, Less than 10-µA Supply Current at Shutdown
- Adjustable Soft-Start Time
- Support Pre-Biased Soft Start
- 700-kHz Switching Frequency
- Cycle-By-Cycle Overcurrent Limit
- Open Drain Power Good Indication
- Internal Bootstrap Switch
- Small 3 mm × 3 mm, 16-Pin QFN (RGT) Package

#### APPLICATIONS

- Points-of-Load for Server
- Distributed Non-Isolated DC-DC Converters for Computing Power System

### DESCRIPTION

The TPS53511 is an adaptive on-time D-CAP2<sup>™</sup> mode synchronous buck converter. The device is suitable for points-of-load (POL) in computing power systems, and provides a cost-effective, low component count, low standby current solution. The main control loop for the TPS53511 uses the D-CAP2<sup>™</sup> mode control providing a fast transient response with no external components. The adaptive on-time control supports seamless operation between PWM mode during heavy load conditions and reduced frequency operation during light load conditions for high efficiency.

The TPS53511 includes a proprietary circuit that enables the device to adapt to both low equivalent series resistance (ESR) output capacitors, such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. The device operates from 4.5-V to 18-V supply input, and from 2-V to 18-V input power supply voltage. The device features an adjustable slow start time and a power good function. It also supports prebiased soft start. The TPS53511 is available in the 16-pin QFN package, and designed to operate from -40°C to 85°C.



#### TYPICAL APPLICATION

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. DCAP2, PowerPAD are trademarks of Texas Instruments.

# TPS53511



#### SLUSBG4-MARCH 2013

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| ORDERING INFORMATION |             |                           |      |               |                     |                 |  |  |  |  |  |
|----------------------|-------------|---------------------------|------|---------------|---------------------|-----------------|--|--|--|--|--|
| T <sub>A</sub>       | PACKAGE     | ORDERING DEVICE<br>NUMBER | PINS | OUTPUT SUPPLY | MINIMUM<br>QUANTITY | ECO PLAN        |  |  |  |  |  |
| 40%C to 95%C         | Plastic QFN | TPS53511RGTR              | 10   | Tape and reel | 3000                | Green (RoHS and |  |  |  |  |  |
| –40°C to 85°C        | (RGT)       | TPS53511RGTT              | 16   | Mini reel     | 250                 | no Pb/Br)       |  |  |  |  |  |

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                          |                               |                   | MIN      | MAX                                                                                                                                              | UNIT |  |  |  |
|--------------------------|-------------------------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|
|                          | VIN, VCC, EN                  |                   | -0.3     | 20                                                                                                                                               |      |  |  |  |
|                          | VBST                          |                   | -0.3     | 26                                                                                                                                               |      |  |  |  |
| lanut valtana vanan      | VBST(with res                 | pect to SW)       | -0.3     | 6.5                                                                                                                                              | V    |  |  |  |
| Input voltage range      | SS, VO, VFB                   |                   | -0.3     | 6.5                                                                                                                                              |      |  |  |  |
|                          | SW                            | dc                | -2       | 20                                                                                                                                               |      |  |  |  |
|                          |                               | transient < 10 ns | -3       | 20                                                                                                                                               |      |  |  |  |
| Voltage differential     | GND to Power                  | PAD               | -0.2     | 0.2                                                                                                                                              | V    |  |  |  |
|                          | PG, VREG5                     |                   | -0.3     | -0.3         26           -0.3         6.5           -0.3         6.5           -2         20           -3         20           -0.2         0.2 |      |  |  |  |
| Output voltage range     | PGND                          |                   | -0.3 0.3 |                                                                                                                                                  | V    |  |  |  |
| Output current           | I <sub>OUT</sub>              |                   |          | 1.5                                                                                                                                              | А    |  |  |  |
| Electronic Discharge     | Human Body I                  | lodel (HBM)       |          | 6.5         6.5         20         20         0.2         6.5         0.3         1.5         2000         500         150                       |      |  |  |  |
| Electrostatic Discharge  | Charged Devi                  | e Model (CDM)     |          |                                                                                                                                                  | V    |  |  |  |
| Storage junction tempera | torage junction temperature   |                   |          |                                                                                                                                                  |      |  |  |  |
| Operating junction tempe | perating junction temperature |                   |          |                                                                                                                                                  |      |  |  |  |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with respect to GND. Currents are positive into and negative out of the specified terminal.

#### **RECOMMENDED OPERATING CONDITIONS**

|                         |                                               |                    |      | MIN  | TYP  | MAX                                                                                                                             | UNIT |
|-------------------------|-----------------------------------------------|--------------------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------|------|
|                         | VIN                                           |                    | 2.0  |      | 18.0 |                                                                                                                                 |      |
|                         | VCC                                           |                    | 4.5  |      | 18.0 |                                                                                                                                 |      |
|                         | EN                                            |                    | -0.1 |      | 18.0 | V                                                                                                                               |      |
| Input voltogo rongo     | VBST                                          |                    | -0.1 |      | 24.0 | v                                                                                                                               |      |
| Input voltage range     | VBST(with                                     | respect to SW)     | -0.1 |      | 5.7  |                                                                                                                                 |      |
|                         | VBST(with respect to SW)<br>VO, VFB, SS<br>SW |                    | -0.1 |      | 5.5  |                                                                                                                                 |      |
|                         | CM                                            | dc                 |      | -1.8 |      | 18.0<br>18.0<br>24.0<br>5.7                                                                                                     |      |
|                         | 300                                           | transient , <10 ns |      | -3   |      |                                                                                                                                 |      |
|                         | PG, VREC                                      | 65                 |      | -0.1 |      | 18.0         18.0         18.0         24.0         5.7         5.5         18.0         18         5.7         0.1         125 | V    |
| Output voltage range    | PGND                                          |                    |      | -0.1 |      |                                                                                                                                 | v    |
| Junction temperature r  | ange, T <sub>J</sub>                          |                    |      | -40  |      | 125                                                                                                                             | °C   |
| Operating free-air temp | perature, T <sub>A</sub>                      |                    |      | -40  |      | 85                                                                                                                              | °C   |

#### THERMAL INFORMATION

|                    |                                                             | TPS53511  |       |
|--------------------|-------------------------------------------------------------|-----------|-------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | QFN (RGT) | UNITS |
|                    |                                                             | 16 PINS   |       |
| θ <sub>JA</sub>    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 45.3      |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 57.3      |       |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 18.4      | 80 AA |
| $\Psi_{JT}$        | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.1       | °C/W  |
| $\Psi_{JB}$        | Junction-to-board characterization parameter <sup>(6)</sup> | 18.4      |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | 3.9       |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

(2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.

- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

STRUMENTS

www.ti.com

EXAS

**ELECTRICAL CHARACTERISTICS** 

over recommended free-air temperature range, V<sub>VIN</sub> = 12 V, PGND = GND (unless otherwise noted).<sup>(1)</sup>

|                       | PARAMETER                               | TEST CONDITIONS                                                                     | MIN  | TYP            | MAX  | UNIT |
|-----------------------|-----------------------------------------|-------------------------------------------------------------------------------------|------|----------------|------|------|
| SUPPLY                | CURRENT                                 |                                                                                     |      |                |      |      |
| I <sub>VCC</sub>      | Operating, non-switching supply current | T <sub>A</sub> = 25°C, V <sub>EN</sub> = 5 V, V <sub>VFB</sub> = 0.8 V              |      | 850            | 1300 | μΑ   |
| I <sub>VCC(sdn)</sub> | Shutdown supply current                 | $T_{A} = 25^{\circ}C, V_{EN} = 0 V$                                                 |      | 1.8            | 10   | μA   |
| LOGIC TH              | HRESHOLD                                | ·                                                                                   |      |                |      |      |
| V <sub>ENH</sub>      | EN high-level input voltage             |                                                                                     | 2    |                |      | V    |
| V <sub>ENL</sub>      | EN low-level input voltage              |                                                                                     |      |                | 0.4  | V    |
| V <sub>VFB</sub> VOL  | TAGE AND DISCHARGE RESISTANC            | E                                                                                   |      |                |      |      |
|                       | Voltage light load mode                 | T <sub>A</sub> = 25°C, V <sub>OUT</sub> = 1.05 V, I <sub>OUT</sub> = 10 mA          |      | 771            |      | mV   |
|                       |                                         | T <sub>A</sub> = 25°C, V <sub>OUT</sub> = 1.05 V                                    | 757  | 765            | 773  |      |
| V <sub>VFB</sub>      | Threshold voltage, continuous mode      | $T_A = 0^{\circ}C \text{ to } 85^{\circ}C, V_{OUT} = 1.05 \text{ V}^{(2)}$          | 753  |                | 777  | mV   |
|                       |                                         | $T_A = -40^{\circ}C$ to 85°C, $V_{OUT} = 1.05 V^{(2)}$                              | 751  | 771<br>765 773 |      |      |
| I <sub>VFB</sub>      | Input current                           | V <sub>FB</sub> = 0.8 V, T <sub>A</sub> = 25°C                                      | -0.1 | 0              | 0.1  | μA   |
| R <sub>Dischg</sub>   | V <sub>O</sub> discharge resistance     | V <sub>EN</sub> = 0 V, V <sub>OUT</sub> = 0.5 V, T <sub>A</sub> = 25°C              |      | 50             | 100  | Ω    |
| V <sub>VREG5</sub> O  | UTPUT                                   |                                                                                     |      |                |      |      |
| V <sub>VREG5</sub>    | Output voltage                          | T <sub>A</sub> = 25°C, 6 V < V <sub>VCC</sub> < 18 V, 0 < I <sub>VREG5</sub> < 5 mA | 5.3  | 5.5            | 5.7  | V    |
| V <sub>LN5</sub>      | Line regulation                         | 6 V < V <sub>VCC</sub> < 18 V, I <sub>VREG5</sub> = 5 mA                            |      |                | 20   | mV   |
| V <sub>LD5</sub>      | Load regulation                         | 0 < I <sub>VREG5</sub> < 5 mA                                                       |      |                | 100  | mV   |
| I <sub>VREG5</sub>    | Output current                          | Vcc = 6 V, V <sub>VREG5</sub> = 4 V, T <sub>A</sub> = 25°C                          |      | 70             |      | mA   |
| MOSFET                |                                         | •                                                                                   |      |                |      |      |
| R <sub>DS(on)H</sub>  | High-side switch resistance             | $T_A = 25^{\circ}C, (V_{BST} - V_{SW}) = 5.5 V$                                     |      | 120            |      | mΩ   |
| R <sub>DS(on)L</sub>  | Low-side switch resistance              | $T_A = 25^{\circ}C$                                                                 |      | 70             |      | mΩ   |
| CURREN                | T LIMIT                                 | •                                                                                   | *    |                | ŀ    |      |
| I <sub>OCL</sub>      | Current limit                           | L <sub>OUT</sub> = 1.5 μH <sup>(2)</sup>                                            | 1.75 | 2.00           | 2.75 | А    |
| THERMA                | L SHUTDOWN                              |                                                                                     | 1    |                |      |      |
| -                     | <b>-</b>                                | Shutdown temperature                                                                |      | 150            |      |      |
| T <sub>SDN</sub>      | Thermal shutdown threshold              | Hysteresis <sup>(2)</sup>                                                           |      | 25             |      | °C   |

See PS pin description for levels.
 Specified by design. Not production tested.

Submit Documentation Feedback

4



#### www.ti.com

# **ELECTRICAL CHARACTERISTICS (continued)**

over recommended free-air temperature range, V<sub>VIN</sub> = 12 V, PGND = GND (unless otherwise noted).<sup>0</sup>

|                       | PARAMETER                                      | TEST CONDITIONS                                    | MIN  | TYP                  | MAX  | UNIT |
|-----------------------|------------------------------------------------|----------------------------------------------------|------|----------------------|------|------|
| ON-TIME               | TIMER CONTROL                                  | •                                                  | I    |                      |      |      |
| t <sub>ON</sub>       | On time                                        | V <sub>VIN</sub> = 12 V, V <sub>OUT</sub> = 1.05 V |      | 145                  |      | ns   |
| t <sub>OFF(min)</sub> | Minimum off time                               | $T_A = 25^{\circ}C, V_{VFB} = 0.7 V$               |      | 260                  | 310  | ns   |
| SOFT-STA              | ART FUNCTION                                   | ·                                                  |      |                      |      |      |
| I <sub>SSC</sub>      | Soft-start charge current                      | $V_{SS} = 0 V$                                     | 1.4  | 2.0                  | 2.6  | μA   |
| I <sub>SSD</sub>      | Soft-start discharge current                   | V <sub>SS</sub> = 0.5 V                            | 0.1  | 0.2                  |      | mA   |
| POWER G               | OOD                                            | •                                                  |      |                      |      |      |
| .,                    |                                                | V <sub>VFB</sub> rising (good)                     | 85%  | 90%                  | 95%  |      |
| V <sub>THPG(UV)</sub> | Power good undervoltage threshold              | V <sub>VFB</sub> falling (fault)                   |      | 85%                  |      |      |
| V <sub>THPG(OV)</sub> | Devenue of a second base the second second     | V <sub>VFB</sub> rising (fault)                    | 110% | 115%                 | 120% |      |
|                       | Power good overvoltage threshold               | V <sub>VFB</sub> falling (good)                    |      | 110%                 |      |      |
| I <sub>PG</sub>       | Sink current                                   | V <sub>PG</sub> = 0.5 V                            | 2.5  | 5.0                  |      | mA   |
| Ουτρυτ ι              | JNDERVOLTAGE AND OVERVOLTAG                    | GE PROTECTION                                      |      |                      |      |      |
| V <sub>OVP</sub>      | Output OVP trip threshold                      | OVP detect                                         | 110% | 115%                 | 120% |      |
| t <sub>OVPDEL</sub>   | Output OVP propagation delay                   |                                                    |      | 5                    |      | μs   |
| .,                    |                                                | UVP detect                                         | 65%  | 70%                  | 75%  |      |
| V <sub>UVP</sub>      | Output UVP trip threshold                      | Hysteresis                                         |      | 10%                  |      |      |
| t <sub>UVPDEL</sub>   | Output UVP delay                               |                                                    |      | 0.25                 |      |      |
| t <sub>UVPEN</sub>    | Output UVP enable delay                        | Relative to soft-start time                        |      | t <sub>SS</sub> ×1.7 |      | ms   |
| • • • • • • •         | DLTAGE LOCKOUT                                 | 1                                                  | l.   |                      | I    |      |
|                       | Wake-up V <sub>REG5</sub> voltage threshold    |                                                    | 3.55 | 3.80                 | 4.05 |      |
| UVLO                  | Hysteresis V <sub>REG5</sub> voltage threshold |                                                    | 0.23 | 0.35                 | 0.47 | V    |

www.ti.com

**NSTRUMENTS** 

Texas

#### **DEVICE INFORMATION**

#### PIN FUNCTIONS

| PI                                                                             | N   | I/O/P | DESCRIPTION                                                                                                                                                                                     |  |  |
|--------------------------------------------------------------------------------|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                                                                           | NO. |       |                                                                                                                                                                                                 |  |  |
| EN                                                                             | 6   | I     | Enable control input                                                                                                                                                                            |  |  |
| GND                                                                            | 4   | _     | Signal ground pin                                                                                                                                                                               |  |  |
| PG                                                                             | 5   | 0     | Open drain power good output                                                                                                                                                                    |  |  |
| PGND                                                                           | 7   | - P   | Ground returns for low-side MOSFET. Also serves as inputs of current comparators. Connect PGND and                                                                                              |  |  |
|                                                                                | 8   | •     | GND strongly together near the device.                                                                                                                                                          |  |  |
| SS 3 I/O Soft-start control. An external capacitor should be connected to GND. |     |       |                                                                                                                                                                                                 |  |  |
|                                                                                | 9   |       |                                                                                                                                                                                                 |  |  |
| SW                                                                             | 10  | I/O   | Switch node connection between high-side N-channel FET and low-side N-channel FET. Also serves as inputs to current comparator.                                                                 |  |  |
|                                                                                | 11  |       |                                                                                                                                                                                                 |  |  |
| VBST                                                                           | 12  | I     | Supply input for high-side N-channel FET gate driver (boost terminal). Connect capacitor from this pin to respective SW terminals. An internal PN diode is connected between VREG5 to VBST pin. |  |  |
| VCC                                                                            | 15  | I     | Supply input for 5V internal linear regulator for the control circuitry                                                                                                                         |  |  |
| VFB                                                                            | 1   | I     | Converter feedback input. Connect with feedback resistor divider.                                                                                                                               |  |  |
| \/IN1                                                                          | 13  |       | Device insult and connected to bight side Nicherson IEEE dation                                                                                                                                 |  |  |
| VIN                                                                            | 14  |       | Power input and connected to high side N-channel FET drain                                                                                                                                      |  |  |
| VO                                                                             | 16  | I     | Connect to output of converter. This terminal is used for on-time adjustment.                                                                                                                   |  |  |
| VREG5                                                                          | 2   | 0     | 5.5-V power supply output. A capacitor (typical 1-µF) should be connected to GND.                                                                                                               |  |  |
| PowerPAD                                                                       |     | -     | Thermal pad of the package. Must be soldered to achieve appropriate dissipation. Should be connected to PGND.                                                                                   |  |  |





#### \_\_\_\_

# TPS53511

SLUSBG4-MARCH 2013





#### DETAILED DESCRIPTION

The TPS53511 is a 1.5-A synchronous step-down (buck) converter with two integrated N-channel MOSFETs. It operates using D-CAP2<sup>™</sup> mode control. The fast transient response of D-CAP2<sup>™</sup> control reduces the output capacitance required to meet a specific level of performance. Proprietary internal circuitry allows the use of low ESR output capacitors including ceramic and special polymer types.

#### **PWM Operation**

The main control loop of the TPS53511 is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2<sup>™</sup> mode control. D-CAP2<sup>™</sup> mode control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one shot timer expires. This one shot timer is set by the converter input voltage,  $V_{VIN}$ , and the output voltage,  $V_{VO}$ , to maintain a pseudo-fixed frequency over the output voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to the reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP2<sup>TM</sup> mode control.

#### **PWM Frequency and Adaptive On-Time Control**

TPS53511 uses an adaptive on-time control scheme and does not have a dedicated on board oscillator. The device runs with a pseudo-constant frequency of 700 kHz by using the input voltage and output voltage to set the on-time one-shot timer. The on-time is inversely proportional to the input voltage and proportional to the output voltage. The actual frequency may vary from 700 kHz depending on the off time, which is ended when the fed back portion of the output voltage falls to the VFB threshold voltage.

#### Light Load Mode Control

The TPS53511 is designed with Auto-Skip mode to increase light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when its zero inductor current is detected. As the load current further decreases the converter run into discontinuous conduction mode. The on-time is kept almost the same as is was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. The transition point to the light load operation  $I_{OUT(LL)}$  current can be calculated in Equation 1.

$$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(1)

#### Soft-Start and Pre-Biased Soft-Start Function

The soft-start time function is adjustable. When the EN pin becomes high, 2- $\mu$ A current begins charging the capacitor which is connected from the SS pin to GND. Smooth control of the output voltage is maintained during start up. The equation for the slow start time is shown in Equation 2. VFB voltage is 0.765 V and SS pin source current is 2  $\mu$ A.

$$t_{SS(ms)} = \frac{C_{SS} \times V_{REF}}{I_{SS(\mu A)}} = \frac{C_{SS} \times 0.765}{2}$$

where

- C<sub>SS</sub> is the value of the capacitor connected between the SS pin and GND
- C<sub>SS</sub> is expressed in nF

(2)



This unique circuit prevents current from being pulled from the output during startup if the output is pre-biased. When the soft-start commands a voltage higher than the pre-bias level (internal soft-start voltage becomes greater than feedback voltage VFB), the controller slowly activates synchronous rectification by starting the first low-side FET gate driver pulses with a narrow on-time. It then increments the on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1–D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-bias output, and ensures that the output voltage (the VO pin) starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased start-up to normal mode operation.

#### Power Good

The power good function is activated after soft-start has finished. The power good function becomes active after 1.7 times soft-start time. When the feedback voltage is within  $\pm 10\%$  of the target value, internal comparators detect power good state and the power good signal becomes high. The power good output, PG, is an open drain output. When the feedback voltage goes  $\pm 15\%$  outside of the target value, the power good signal becomes low after 10-µs internal delay. During an undervoltage condition, when the feedback voltage returns to be within  $\pm 10\%$  of the target value, the power good signal goes HIGH again.

#### Output Discharge Control

TPS53511 discharges the output when EN is low, or the controller is turned off by the protection function (OVP, UVP, UVLO and thermal shutdown). The output is discharged by an internal 50- $\Omega$  MOSFET which is connected from VO to PGND. The internal low-side MOSFET is not turned on during the output discharge operation to avoid the possibility of causing negative voltage at the output.

#### **Current Protection**

Output current is limited by cycle-by-cycle overcurrent limiting control. The inductor current is monitored during the OFF state and the controller keeps the OFF state when the inductor current is larger than the over current trip level. To provide accuracy and a cost-effective solution, the device supports temperature compensated internal MOSFET  $R_{DS(on)}$  sensing.

The inductor current is monitored by the voltage between the PGND pin and the SW pin. In an overcurrent condition, the current to the load exceeds the current to the output capacitor; thus, the output voltage tends to fall off. Eventually the output voltage becomes less than the undervoltage protection threshold and the device shuts down.

#### **Overvoltage/Undervoltage Protection**

The TPS53511 detects over and under-voltage conditions by monitoring the feedback voltage (the VFB pin). This function is enabled after approximately 1.7 times the soft-start time. When the feedback voltage becomes higher than 115% of the target voltage, the OVP comparator output goes high and the circuit latches the high-side MOSFET driver turns off and the low-side MOSFET turns on. Normal operation can be restored only by cycling the VCC or EN pin voltage. When the feedback voltage becomes lower than 70% of the target voltage, the UVP comparator output goes high and an internal UVP delay counter begins. After 250 µs, the device latches off both internal high-side and low-side MOSFET. Similar to the overvoltage protection, the device is latched off, and normal operation can be restored only by cycling the VCC or EN pin voltage.

#### **UVLO Protection**

Undervoltage lockout protection (UVLO) monitors the voltage of the  $V_{VREG5}$  pin. When the  $V_{VREG5}$  voltage is lower than UVLO threshold voltage, the TPS53511 is shut off. This protection is non-latching.

#### Thermal Shutdown

Thermal protection is self-activating. If the junction temperature exceeds the threshold value (typically 150°C), the TPS53511 shuts off. This protection is non-latching.



#### **TYPICAL CHARACTERISTICS**





www.ti.com



# TPS53511



12

Copyright © 2013, Texas Instruments Incorporated



SLUSBG4-MARCH 2013



www.ti.com



#### **APPLICATION INFORMATION**

The following example illustrates the design process and component selection for a single output synchronous buck converter using TPS53511. The schematic of a design example is shown in Figure 13. The specification of the converter is listed in Table 1.

|                     | PARAMETER           | TEST CONDITION           | MIN | TYP                       | MAX | UNIT |
|---------------------|---------------------|--------------------------|-----|---------------------------|-----|------|
| V <sub>IN</sub>     | Input voltage       |                          | 4.5 | 12                        | 18  | V    |
| V <sub>OUT</sub>    | Output voltage      |                          |     | 1.05                      |     | V    |
| V <sub>RIPPLE</sub> | Output ripple       | I <sub>OUT</sub> = 1.5 A |     | 3% of<br>V <sub>OUT</sub> |     | V    |
| I <sub>OUT</sub>    | Output current      |                          |     | 1.5                       |     | Α    |
| f <sub>SW</sub>     | Switching frequency |                          |     | 700                       |     | kHz  |



Figure 13. Typical 12-V Input Application Circuit

#### **Output Inductor Selection**

The value of the output filtering inductor determines the magnitude of the current ripple, which also affects the output voltage ripple for a certain output capacitance value. Increasing the inductance value reduces the ripple current, and thus, results in reduced conduction loss and output ripple voltage. Alternatively, low inductance value is needed due to the demand of low profile and fast transient response. Therefore, it is important to obtain a compromise between the low ripple current and low inductance value.

In practical application, the peak-to-peak current ripple is usually designed to be between 1/4 to1/2 of the rated load current. Since the magnitude of the current ripple is determined by inductance value, switching frequency, input voltage and output voltage, the required inductance value for a certain required ripple  $\Delta I$  is shown in Equation 3. Also, the chosen inductor should be rated for the peak current calculated from Equation 4.

$$L = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times I_{RIPPLE} \times f_{SW}}$$

(3)

$$I_{L(peak)} = I_{OUT} + \left(\frac{I_{RIPPLE}}{2}\right)$$

where

- $V_{IN}$  is the input voltage
- V<sub>OUT</sub> is the output voltage
- I<sub>RIPPLE</sub> is the required current ripple
- $f_{SW}$  is the switching frequency

For this design example, the inductance value is selected to provide approximately 30% peak-to-peak ripple current at maximum load. For this design, a nearest standard value was chosen: 3.3  $\mu$ H. For 3.3  $\mu$ H, the calculated peak current is 1.71 A.

#### **Output Capacitor Selection**

The capacitor value and ESR determines the amount of output voltage ripple. Recommend to use ceramic output capacitor. Using Equation 5 to Equation 6, an initial estimate for the capacitor value and ESR can be calculated. Of the load transients are significant consider using the load step, instead of ripple current to calculate the maximum ESR.

$$C > \frac{1}{8 \times f_{SW}} \times \frac{1}{\frac{V_{RIPPLE}}{I_{RIPPLE}}} - ESR$$
(5)
$$ESR < \frac{V_{OUT(ripple)}}{I_{RIPPLE}}$$
(6)

For this design, the minimum required capacitance is 8.45  $\mu$ F and maximum ESR is 33 m $\Omega$ . Therefore, two TDK C3216JB0J226M 22- $\mu$ F output capacitors are used. The maximum ESR is 12 m $\Omega$  for each capacitor.

#### Input Capacitor Selection

The device requires an input decoupling capacitor and a bulk capacitor. A ceramic capacitor over 10  $\mu F$  is recommended for the decoupling capacitor. The capacitor voltage rating must to be greater than the maximum input voltage. In case of separate  $V_{VCC}$  and  $V_{VIN}$ , a ceramic capacitor over 10  $\mu F$  is recommended for the input voltage. Placing a ceramic capacitor with a value higher than 0.1- $\mu F$  for the VCC is recommended also.

#### **Bootstrap Capacitor Selection**

A 0.1- $\mu$ F capacitor must be connected between the VBST and SW pin for proper operation. A ceramic capacitor is recommended.

#### VREG5 Capacitor Selection

A 1-µF capacitor must be connected between the VREG5 and SW pin for proper operation. A ceramic capacitor is recommended.

(4)



The output voltage is set with a resistor divider from the output node to the VFB pin. It is recommended to use 1% tolerance or better divider resistors. Begin by using Equation 7 and Equation 8 to calculate  $V_{OUT}$ .

To improve efficiency at light-load condition, use resistors with a relatively larger value. However, too high resistance value make the circuit more susceptible to noise, and voltage errors from the VFB input current is more noticeable.

#### For output voltages from 0.76 V to 2.5 V:

$$V_{OUT} = 0.765 \times \left(1 + \left(\frac{R1}{R2}\right)\right)$$

For output voltages over 2.5 V:

$$V_{OUT} = \left(0.763 + 0.0017 \times V_{OUT}\right) \times \left(1 + \frac{R1}{R2}\right)$$
(8)

The required output voltage for this design is 1.05 V. So Equation 7 is used to calculate the value of R1. R2 is 22.1 k $\Omega$ , therefore, R1 is 8.25 k $\Omega$ .

#### **Thermal Information**

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be connected to an external heat sink. The thermal pad must be soldered directly to the printed board (PCB). After soldering, the PCB can be used as a heat sink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heat sink structure designed into the PCB. This design optimizes the heat transfer from the device.

For additional information on the PowerPAD<sup>™</sup> package and how to use the advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD<sup>TM</sup> Thermally Enhanced Package, Texas Instruments Lilterature Number SLMA002 and Application Brief, PowerPAD<sup>™</sup> Made Easy, Texas Instruments Literature Number **SLMA004** 

#### Layout Considerations

- Keep the input switching current loop as small as possible
- Keep the SW node as physically small and short as possible to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections should be brought from the output to the feedback pin of the device.
- Keep analog and non-switching components away from switching components.
- Make a single point connection between the signal and power grounds.
- Do not allow switching current to flow under the device.
- Keep the pattern lines for VIN and PGND broad.
- Exposed pad of the device must be connected to PGND with solder.
- VREG5 capacitor should be connected to a broad pattern of the PGND.
- Output capacitor should be connected to a broad pattern of the PGND.
- Voltage feedback loop should be as short as possible, and preferably with ground shield.
- Lower resistor of the voltage divider which is connected to the VFB pin should be tied to SGND.
- Providing sufficient via is preferable for VIN. SW and PGND connection.
- PCB pattern for VIN, SW and PGND should be as broad as possible.
- If VIN and VCC are shorted, VIN and VCC patterns need to be connected with broad pattern lines.
- VIN capacitor should be placed as close as possible to the device.

(7)



11-Apr-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                 |              | (4)               |         |
| TPS53511RGTR     | ACTIVE | QFN          | RGT     | 16   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 53511             | Samples |
| TPS53511RGTT     | ACTIVE | QFN          | RGT     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | 53511             | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All di | mensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---------|----------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|         | Device               | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|         | TPS53511RGTR         | QFN             | RGT                | 16 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
|         | TPS53511RGTT         | QFN             | RGT                | 16 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

8-Apr-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS53511RGTR | QFN          | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS53511RGTT | QFN          | RGT             | 16   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



- Quad Flatpack, No-leads (QFN) package configuration. C. D.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RGT (S-PVQFN-N16)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated