

# 4.5-V TO 60-V WIDE-INPUT SYNCHRONOUS PWM BUCK CONTROLLER

Check for Samples: TPS40170

#### **FEATURES**

- Wide-Input Voltage Range from 4.5 V to 60 V
- 600-mV Reference Voltage with 1% Accuracy
- Programmable UVLO and Hysteresis
- Voltage Mode Control With Voltage Feed Forward
- Programmable Frequency Between 100 kHz and 600 kHz
- Bi-directional -Frequency Synchronization
   With Master/Slave Option
- Low-side FET Sensing Overcurrent Protection and High-Side FET Sensing Short-Circuit Protection With Integrated Thermal Compensation
- Programmable Closed Loop Soft-Start
- Supports Pre-Biased Outputs
- Thermal Shutdown at 165°C with Hysteresis
- Voltage Tracking
- Power Good
- ENABLE with 1-uA Low-Current Shutdown
- 8.0-V and 3.3-V LDO Output
- Integrated Bootstrap Diode
- 20-Pin 3.5 mm × 4.5 mm QFN (RGY) Package

# **APPLICATIONS**

- POL Modules
- Wide Input Voltage, High-Power Density DC/DC Converters for Industrial, Networking and Telecomm Equipment

#### DESCRIPTION

TPS40170 is a full-featured, synchronous PWM buck controller that operates at an input voltage between 4.5 V and 60 V and is optimized for high-power-density, high-reliability DC/DC converter applications. The controller implements voltage-mode control with input-voltage feed-forward compensation that enables instant response to input voltage change. The switching frequency is programmable from 100 kHz to 600 kHz.

The TPS40170 has a complete set of system protection and monitoring features such as programmable UVLO, programmable overcurrent protection (OCP) by sensing the low-side FET, selectable short-circuit protection (SCP) by sensing the high-side FET and thermal shutdown. The ENABLE pin allows for system shutdown in a low-current (1- $\mu$ A typical) mode. The controller supports pre-biased output, provides an open-drain PGOOD signal, and has closed loop soft-start, output voltage tracking and adaptive dead-time control.

TPS40170 provides accurate output voltage regulation via 1% ensured accuracy. Additionally, the controller implements a novel scheme of bi-directional synchronization with one controller acting as the master and other downstream controllers acting as slaves synchronized to the master in-phase or 180° out-of-phase. Slave controllers can be synchronized to an external clock within ±30% of the free running switching frequency.





# SIMPLIFIED APPLICATION





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

|                                      |                                                                      | VA              | VALUE                 |       |
|--------------------------------------|----------------------------------------------------------------------|-----------------|-----------------------|-------|
|                                      |                                                                      | MIN             | MAX                   | UNIT  |
|                                      | VIN                                                                  | -0.3            | 62                    |       |
|                                      | M/S                                                                  | -0.3            | VIN                   |       |
| langut valta sa                      | UVLO                                                                 | -0.3            | 16                    |       |
| Input voltage                        | SW                                                                   | <b>-</b> 5      | $V_{VIN}$             | V     |
|                                      | SW (for duration less than 200 ns),                                  | -10             | $V_{VIN}$             |       |
|                                      | BOOT                                                                 |                 | V <sub>SW</sub> + 8.8 |       |
|                                      | HDRV                                                                 | V <sub>SW</sub> | BOOT                  |       |
| Output voltage                       | BOOT-SW, HDRV-SW (differential from BOOT or HDRV to SW)              | -0.3            | 8.8                   | V     |
|                                      | VBP, LDRV, COMP, RT, ENABLE, PGOOD, SYNC                             | -0.3            | 8.8                   |       |
|                                      | VDD, FB, TRK, SS, ILIM                                               | -0.3            | 3.6                   |       |
|                                      | AGND-PGND, PGND-AGND                                                 | 200             | 200                   |       |
|                                      | PowerPAD to AGND (must be electrically connected external to device) |                 | 0                     | mV    |
| Flooring discharge (FCD)             | Human body model (HBM)                                               |                 | 2                     | 1.3.7 |
| Electrostatic discharge (ESD)        | Charge device model (CDM)                                            |                 | 1                     | kV    |
| Lead Temperature                     |                                                                      |                 | 260                   | °C    |
| Operating junction temperature range | T <sub>J</sub>                                                       | -40             | 125                   | °C    |
| Storage temperature                  | T <sub>stg</sub>                                                     | -55             | 150                   | °C    |

#### THERMAL INFORMATION

|                         |                                                  | TPS40170 |       |
|-------------------------|--------------------------------------------------|----------|-------|
|                         | THERMAL METRIC <sup>(1)</sup>                    | RGY      | UNITS |
|                         |                                                  | 20 PINS  |       |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance (2)       | 35.0     |       |
| $\theta_{JC(top)}$      | Junction-to-case(top) thermal resistance (3)     | 36.7     |       |
| $\theta_{JB}$           | Junction-to-board thermal resistance (4)         | 12.6     | 00044 |
| Ψ <sub>JT</sub>         | Junction-to-top characterization parameter (5)   | 0.4      | °C/W  |
| ΨЈВ                     | Junction-to-board characterization parameter (6) | 12.7     |       |
| θ <sub>JC(bottom)</sub> | Junction-to-case(bottom) thermal resistance (7)  | 3.1      |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

# RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                               | MIN | NOM MAX | UNIT |
|-------------------------------|-----|---------|------|
| V <sub>IN</sub> Input voltage | 4.5 | 60      | V    |



# **ELECTRICAL CHARACTERISTICS**

Unless otherwise stated, these specifications apply for -40°C  $\leq$  T $_{\rm J}$   $\leq$  125°C, V $_{\rm VIN}$ =12 V

|                                 | PARAMETER                                               | TEST CONDITIONS                                                                                                                       | MIN  | TYP  | MAX  | UNIT |
|---------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| INPUT SUPPL                     | _Y                                                      |                                                                                                                                       |      |      |      |      |
| V <sub>VIN</sub>                | Input voltage range                                     |                                                                                                                                       | 4.5  |      | 60   | V    |
| I <sub>SD</sub>                 | Shutdown current                                        | V <sub>ENABLE</sub> < 100 mV                                                                                                          |      | 1    | 2.5  | μΑ   |
| I <sub>QQ</sub>                 | Operating current, drivers not switching                | $V_{ENABLE} \ge 2 \text{ V}, f_{SW} = 300 \text{ kHz}$                                                                                |      |      | 4.5  | mA   |
| ENABLE                          |                                                         |                                                                                                                                       |      |      |      |      |
| V <sub>DIS</sub>                | ENABLE pin voltage to disable the device                |                                                                                                                                       |      |      | 100  | mV   |
| V <sub>EN</sub>                 | ENABLE pin voltage to enable the device                 |                                                                                                                                       | 600  |      |      | mV   |
| I <sub>ENABLE</sub>             | ENABLE pin source current                               |                                                                                                                                       |      |      | 300  | nA   |
| 8-V AND 3.3-\                   | V REGULATORS                                            |                                                                                                                                       |      |      | ,    |      |
| V <sub>VBP</sub>                | 8-V regulator output voltage                            | $V_{\text{ENABLE}} \ge 2 \text{ V}, 8.2 \text{ V} < V_{\text{VIN}} \le 60 \text{ V}, \\ 0 \text{ mA} < I_{\text{IN}} < 20 \text{ mA}$ | 7.8  | 8.0  | 8.3  | V    |
| V <sub>DO</sub>                 | 8-V regulator dropout voltage,<br>V <sub>VIN-VVBP</sub> | $4.5 < V_{VIN} \le 8.2 \text{ V}, V_{EN} \ge 2.0 \text{ V},$<br>$I_{IN} = 10 \text{ mA}$                                              |      | 110  | 200  | mV   |
| $V_{VDD}$                       | 3.3-V regulator output voltage                          | $V_{\text{ENABLE}} \ge 2 \text{ V}, 4.5 \text{ V} < V_{\text{VIN}} \le 60 \text{ V},$<br>0 mA < $I_{\text{IN}} < 5 \text{ mA}$        | 3.22 | 3.30 | 3.42 | V    |
| FIXED AND P                     | ROGRAMMABLE UVLO                                        |                                                                                                                                       |      |      |      |      |
| V <sub>UVLO</sub>               | Programmable UVLO ON voltage (at UVLO pin)              | V <sub>ENABLE</sub> ≥ 2 V                                                                                                             | 878  | 900  | 919  | mV   |
| I <sub>UVLO</sub>               | Hysteresis current out of UVLO pin                      | V <sub>ENABLE</sub> ≥ 2 V , UVLO pin > V <sub>UVLO</sub>                                                                              | 4.06 | 5.00 | 6.20 | μA   |
| VBP <sub>ON</sub>               | VBP turn-on voltage                                     |                                                                                                                                       | 3.85 |      | 4.40 | .,   |
| VBP <sub>OFF</sub>              | VBP turn-off voltage                                    | V <sub>ENABLE</sub> ≥ 2 V, UVLO pin > V <sub>UVLO</sub>                                                                               | 3.60 |      | 4.05 | V    |
| VBP <sub>HYS</sub>              | VBP UVLO Hysteresis voltage                             |                                                                                                                                       | 180  |      | 400  | mV   |
| REFERENCE                       |                                                         |                                                                                                                                       |      |      |      |      |
| V                               | Reference voltage (+ input of the error                 | $T_J = 25^{\circ}C, 4.5 \text{ V} < V_{VIN} \le 60 \text{ V}$                                                                         | 594  | 600  | 606  | mV   |
| $V_{REF}$                       | amplifier)                                              | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 125^{\circ}\text{C}, \ 4.5 \ \text{V} < \text{V}_{\text{VIN}} \le 60 \ \text{V}$     | 591  | 600  | 609  | IIIV |
| OSCILLATOR                      | l .                                                     |                                                                                                                                       |      |      |      |      |
|                                 |                                                         | Range (typical)                                                                                                                       | 100  |      | 600  |      |
| •                               | Switching fraguency                                     | $R_{RT}$ = 100 kΩ, 4.5 V <v<sub>VIN ≤ 60 V</v<sub>                                                                                    | 90   | 100  | 110  | kHz  |
| f <sub>SW</sub>                 | Switching frequency                                     | $R_{RT} = 31.6 \text{ k}\Omega, 4.5 \text{ V} < V_{VIN} \le 60 \text{ V}$                                                             | 270  | 300  | 330  | KIZ  |
|                                 |                                                         | $R_{RT} = 14.3 \text{ k}\Omega, 4.5 \text{ V} < V_{VIN} \le 60 \text{ V}$                                                             | 540  | 600  | 660  |      |
| V <sub>VALLEY</sub>             | Valley voltage                                          |                                                                                                                                       | 0.7  | 1    | 1.2  | V    |
| $K_{PWM}$ <sup>(1)</sup>        | PWM Gain (V <sub>VIN</sub> / V <sub>RAMP</sub> )        | 4.5 V < V <sub>VIN</sub> ≤ 60 V                                                                                                       | 14   | 15   | 16   | V/V  |
| PWM AND DU                      | JTY CYCLE                                               |                                                                                                                                       |      |      |      |      |
|                                 | Minimum controlled pulse                                | $V_{VIN} = 4.5 \text{ V}, f_{SW} = 300 \text{ kHz}$                                                                                   |      | 100  | 150  |      |
| t <sub>ON(min)</sub> (1)        |                                                         | $V_{VIN} = 12 \text{ V}, f_{SW} = 300 \text{ kHz}$                                                                                    |      | 75   | 100  | ns   |
|                                 |                                                         | $V_{VIN} = 60 \text{ V}, f_{SW} = 300 \text{ kHz}$                                                                                    |      | 50   | 80   |      |
| t <sub>OFF(max)</sub> (1)       | Minimum OFF time                                        | V <sub>VIN</sub> = 12V, f <sub>SW</sub> = 300 kHz                                                                                     |      | 170  | 250  | ns   |
|                                 |                                                         | $f_{SW} = 100 \text{ kHz}, 4.5 \text{ V} < V_{VIN} \le 60 \text{ V}$                                                                  | 95%  |      |      |      |
| D <sub>MAX</sub> <sup>(1)</sup> | Maximum duty cycle                                      | $F_{SW} = 300 \text{ kHz}, 4.5 \text{ V} < V_{VIN} \le 60 \text{ V}$                                                                  | 91%  |      |      | ·    |
|                                 |                                                         | f <sub>SW</sub> = 600 kHz, 4.5 V < V <sub>VIN</sub> ≤ 60 V                                                                            | 82%  |      | T    |      |

Product Folder Links: TPS40170

<sup>(1)</sup> Specified by design. Not production tested.



# **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise stated, these specifications apply for -40°C  $\leq$  T $_{\rm J}$   $\leq$  125°C, V $_{\rm VIN}$ =12 V

|                                       | PARAMETER                                                                                | TEST CONDITIONS                                                                                 | MIN  | TYP  | MAX   | UNIT |
|---------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|-------|------|
| ERROR AMPLIF                          | FIER                                                                                     |                                                                                                 | •    |      | -     |      |
| GBWP (2)                              | Gain bandwidth product                                                                   |                                                                                                 | 7    | 10   | 13    | MHz  |
| A <sub>OL</sub> (2)                   | Open-loop gain                                                                           |                                                                                                 | 80   | 90   | 95    | dB   |
| I <sub>IB</sub>                       | Input bias current                                                                       |                                                                                                 |      |      | 100   | nA   |
| I <sub>EAOP</sub>                     | Output source current                                                                    | V <sub>VFB</sub> = 0 V                                                                          | 2    |      |       | mA   |
| I <sub>EAOM</sub>                     | Output sink current                                                                      | V <sub>VFB</sub> = 1 V                                                                          | 2    |      |       | mA   |
|                                       | LE SOFT START                                                                            | , · · · ·                                                                                       |      |      |       |      |
| I <sub>SS(source,start)</sub>         | Soft-start source current at V <sub>SS</sub> < 0.5 V                                     | V <sub>SS</sub> = 0.25 V                                                                        | 42   | 52   | 62    | μA   |
| I <sub>SS(source,normal)</sub>        | Soft-start source current at V <sub>SS</sub> > 0.5 V                                     | V <sub>SS</sub> = 1.5 V                                                                         | 9.3  | 11.6 | 13.9  | μA   |
| I <sub>SS(sink)</sub>                 | Soft-start sink current                                                                  | V <sub>SS</sub> = 1.5 V                                                                         | 0.77 | 1.05 | 1.33  | μA   |
| V <sub>SS(fltH)</sub>                 | SS pin HIGH voltage during fault (OC or thermal) reset timing                            |                                                                                                 | 2.38 | 2.50 | 2.61  | V    |
| V <sub>SS(fltL)</sub>                 | SS pin LOW voltage during fault (OC or thermal) reset timing                             |                                                                                                 | 235  | 300  | 375   | mV   |
| V <sub>SS(steady_state)</sub>         | SS pin voltage during steady-state                                                       |                                                                                                 | 3.25 | 3.30 | 3.50  | V    |
| V <sub>SS(offst)</sub>                | Initial offset voltage from SS pin to error amplifier input                              |                                                                                                 | 525  | 650  | 775   | mV   |
| TRACKING                              |                                                                                          |                                                                                                 |      |      |       |      |
| V <sub>TRK(ctrl)</sub> <sup>(2)</sup> | Range of TRK which overrides $V_{REF}$                                                   | 4.5 V < V <sub>IN</sub> ≤ 60 V                                                                  | 0    |      | 600   | mV   |
| SYNCHRONIZA                           | TION (MASTER/SLAVE)                                                                      |                                                                                                 |      |      |       |      |
| V <sub>MSTR</sub>                     | M/S pin voltage in master mode                                                           |                                                                                                 | 3.9  |      | VIN   | V    |
| V <sub>SLV(0)</sub>                   | M/S pin voltage in slave 0 deg mode                                                      |                                                                                                 | 1.25 |      | 1.75  | V    |
| V <sub>SLV(180)</sub>                 | M/S pin voltage in slave 180 deg mode                                                    |                                                                                                 | 0    |      | 0.75  | V    |
| I <sub>SYNC(in)</sub>                 | SYNC pin pull-down current                                                               |                                                                                                 | 8    | 11   | 14    | μΑ   |
| V <sub>SYNC(in_high)</sub>            | SYNC pin input high-voltage level                                                        |                                                                                                 | 2    |      |       | V    |
| V <sub>SYNC(in_low)</sub>             | SYNC pin input low-voltage level                                                         | M/S configured as slave- 0 degrees or slave-180 degrees                                         |      |      | 0.8   | V    |
| t <sub>SYNC(high_min)</sub>           | Minimum SYNC high pulse-width                                                            | Slave 100 degrees                                                                               | 40   | 50   |       | ns   |
| t <sub>SYNC(low_min)</sub>            | Minimum SYNC low pulse-width                                                             |                                                                                                 | 40   | 50   |       | ns   |
| GATE DRIVERS                          | 1                                                                                        |                                                                                                 |      |      | ·     |      |
| R <sub>HDHI</sub>                     | High-side driver pull-up resistance                                                      |                                                                                                 | 1.37 | 2.64 | 3.50  | Ω    |
| R <sub>HDLO</sub>                     | High-side driver pull-down resistance                                                    | 0 00 5 1 000 4                                                                                  | 1.08 | 2.40 | 3.35  | Ω    |
| R <sub>LDHI</sub>                     | Low-side driver pull-up resistance                                                       | $C_{LOAD} = 2.2 \text{ nF}, I_{DRV} = 300 \text{ mA}$                                           | 1.37 | 2.40 | 3.20  | Ω    |
| R <sub>LDLO</sub>                     | Low-side driver pull-down resistance                                                     |                                                                                                 | 0.44 | 1.10 | 1.70  | Ω    |
| t <sub>NON-OVERLAP1</sub>             | Time delay between HDRV fall and LDRV rise                                               | C <sub>LOAD</sub> = 2.2 nF,                                                                     |      | 50   |       |      |
| t <sub>NON-OVERLAP2</sub>             | Time delay between HDRV rise and LDRV fall                                               | $V_{HDRV} = 2 \text{ V}, V_{LDRV} = 2 \text{ V}$                                                |      | 60   |       | ns   |
|                                       | PROTECTION (LOW-SIDE MOSFET SENSING                                                      | )                                                                                               | - I  |      |       |      |
| I <sub>ILIM</sub>                     | ILIM pin source current                                                                  | 45 V V 20 V T 200                                                                               | 9.00 | 9.75 | 10.45 |      |
| I <sub>ILIM,(ss)</sub>                | ILIM pin source current during Soft-start                                                | $4.5 \text{ V} < \text{V}_{\text{IN}} < 60 \text{ V}, \text{T}_{\text{J}} = 25^{\circ}\text{C}$ |      | 15   |       | μA   |
| I <sub>ILIM, Tc</sub> <sup>(2)</sup>  | Temperature coefficient of ILIM current                                                  | 4.5 V < V <sub>IN</sub> < 60 V                                                                  |      | 1400 |       | ppm  |
| V <sub>ILIM</sub> <sup>(2)</sup>      | ILIM pin voltage operating range                                                         | 4.5 V < V <sub>IN</sub> < 60 V                                                                  | 50   |      | 300   | mV   |
| OCP <sub>TH</sub>                     | Overcurrent protection threshold (Voltage across low-side FET for detecting overcurrent) | $R_{ILIM}$ = 10 kΩ, $I_{ILIM}$ = 10 μA ( $V_{ILIM}$ = 100 mV)                                   | -110 | -100 | -84   | mV   |
| SHORT CIRCUI                          | T PROTECTION HIGH-SIDE MOSFET SENSING                                                    | )                                                                                               |      |      | -     |      |
| V <sub>LDRV(max)</sub>                | LDRV pin maximum voltage during calibration                                              | R <sub>LDRV</sub> = open                                                                        |      | 300  | 360   | mV   |
| A <sub>OC3</sub>                      |                                                                                          | $R_{LDRV} = 10 \text{ k}\Omega$                                                                 | 2.75 | 3.20 | 3.60  | V/V  |
| A <sub>OC7</sub>                      | Multiplier factor to set the SCP based on OCP level setting at the ILIM pin              | R <sub>LDRV</sub> = open                                                                        | 6.40 | 7.25 | 7.91  | V/V  |
| A <sub>OC15</sub>                     | iever setting at the ILIIVI PIII                                                         | $R_{LDRV} = 20 \text{ k}\Omega$                                                                 | 13.9 | 16.4 | 18.0  | V/V  |

<sup>(2)</sup> Specified by design. Not production tested.



# **ELECTRICAL CHARACTERISTICS (continued)**

Unless otherwise stated, these specifications apply for -40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C, V<sub>VIN</sub>=12 V

|                                      | PARAMETER                                                                        | TEST CONDITIONS                                     | MIN | TYP  | MAX  | UNIT |
|--------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------|-----|------|------|------|
| THERMAL SH                           | IUTDOWN                                                                          |                                                     | .,  |      |      |      |
| T <sub>SD,set</sub> (3)              | Thermal shutdown set threshold                                                   |                                                     | 155 | 165  | 175  | °C   |
| T <sub>SD,reset</sub> <sup>(3)</sup> | Thermal shutdown reset threshold                                                 | 4.5 V < V <sub>VIN</sub> < 60 V                     | 125 | 135  | 145  | °C   |
| T <sub>hyst</sub> (3)                | Thermal shutdown hysteresis                                                      |                                                     |     | 30   |      | °C   |
| POWER GOO                            | D                                                                                |                                                     |     |      | ,    |      |
| V <sub>OV</sub>                      | FB pin voltage upper limit for power good                                        |                                                     | 627 | 647  | 670  |      |
| V <sub>UV</sub>                      | FB pin voltage lower limit for power good                                        |                                                     | 527 | 552  | 570  | mV   |
| V <sub>PG,HYST</sub>                 | Power good hysteresis voltage at FB pin                                          | 4.5 V < V <sub>VIN</sub> < 60 V                     | 8.5 | 20.0 | 32.0 |      |
| V <sub>PG(out)</sub>                 | PGOOD pin voltage when FB pin voltage > $V_{OV}$ or < $V_{UV}$ , $I_{PGD}$ =2 mA |                                                     |     |      | 100  | mV   |
| V <sub>PG(np)</sub>                  | PGOOD pin voltage when device power is removed                                   | $V_{VIN}$ is open, 10-k $\Omega$ to $V_{EXT}$ = 5 V |     | 1    | 1.5  | V    |
| BOOT DIODE                           |                                                                                  |                                                     |     |      | ,    |      |
| V <sub>DFWD</sub>                    | Bootstrap diode forward voltage                                                  | I = 20 mA                                           | 0.5 | 0.7  | 0.9  | V    |
| R <sub>BOOT-SW</sub>                 | Discharge resistor from BOOT to SW                                               |                                                     |     | 1    |      | ΜΩ   |

<sup>(3)</sup> Specified by design. Not production tested.



# **DEVICE INFORMATION**

# RGY PACKAGE QFN-20 (Top View)



# **PIN FUNCTIONS**

| PI     | IN  | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |
|--------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                               |
| AGND   | 9   | _   | Analog signal ground. This pin must be electrically connected to power ground PGND externally.                                                                                                                                                                                                                                            |
| BOOT   | 18  | 0   | Boot capacitor node for high-side FET gate driver. The boot capacitor is connected from this pin to SW.                                                                                                                                                                                                                                   |
| COMP   | 8   | 0   | Output of the internal error amplifier. The feedback loop compensation network is connected from this pin to the FB pin.                                                                                                                                                                                                                  |
| ENABLE | 1   | I   | This pin must be high for the device to be enabled. If this pin is pulled low, the device is put in a low-power consumption shutdown mode.                                                                                                                                                                                                |
| FB     | 7   | I   | Negative input to the error amplifier. The output voltage is fed back to this pin through a resistor divider network.                                                                                                                                                                                                                     |
| HDRV   | 17  | 0   | Gate driver output for the high-side FET.                                                                                                                                                                                                                                                                                                 |
| ILIM   | 12  | I   | A resistor from this pin to PGND sets the overcurrent limit. This pin provides source current used for overcurrent protection threshold setting.                                                                                                                                                                                          |
| LDRV   | 14  | 0   | Gate driver output for the low-side FET. Also, a resistor from this pin to PGND sets the multiplier factor to determine short-circuit current limit. If no resistor is present the multiplier defaults to 7 times the ILIM pin voltage.                                                                                                   |
| M/S    | 3   | I   | Master or slave mode selector pin for frequency synchronization. This pin must be tied to VIN for master mode. In the slave mode this pin must be tied to AGND or left floating. If the pin is tied to AGND, the device synchronizes with a 180° phase shift. If the pin is left floating, the device synchronizes with a 0° phase shift. |
| PGND   | 13  |     | Power ground. This pin must externally connect to the AGND at a single point.                                                                                                                                                                                                                                                             |
| PGOOD  | 11  | 0   | Power good indicator. This pin is an open-drain output pin and a $10-k\Omega$ pull-up resistor is recommended to be connected between this pin and VDD.                                                                                                                                                                                   |
| RT     | 4   | I   | A resistor from this pin to AGND sets the oscillator frequency. Even if operating in slave mode, it is required to have a resistor at this pin to set the free running switching frequency.                                                                                                                                               |
| SS     | 5   | ı   | Soft-start. A capacitor must be connected at this pin to AGND. The capacitor value sets the soft-start time.                                                                                                                                                                                                                              |
| sw     | 16  | I   | This pin must connect to the switching node of the synchronous buck converter. The high-side and low-side FET current sensing are also done from this node.                                                                                                                                                                               |
| SYNC   | 2   | I/O | Synchronization. This is a bi-directional pin used for frequency synchronization. In the master mode, it is the SYNC output pin. In the slave mode, it is a SYNC input pin. If unused, this pin can be left open.                                                                                                                         |
| TRK    | 6   | I   | Tracking. External signal at this pin is used for output voltage tracking. This pin goes directly to the internal error amplifier as a positive reference. The lesser of the voltages between $V_{TRK}$ and the internal 600-mV reference sets the output voltage. If not used, this pin should be pulled up to VDD.                      |
| UVLO   | 20  | I   | Undervoltage lockout. A resistor divider on this pin from VIN to AGND can be used to set the UVLO threshold.                                                                                                                                                                                                                              |



# **PIN FUNCTIONS (continued)**

| PIN  | PIN                                                                                                                                                                               |     | DESCRIPTION                                                                                                                                                                      |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO.                                                                                                                                                                               | I/O | DESCRIPTION                                                                                                                                                                      |
| VBP  | 15                                                                                                                                                                                | 0   | 8-V regulated output for gate driver. A ceramic capacitor with a value between 1 $\mu$ F and 10 $\mu$ F must be connected from this pin to PGND                                  |
| VDD  | 10 O 3.3-V regulated output. A ceramic by-pass capacitor with a value between 0.1 μF and 1 μF must be connected between this pin and the AGND pin and placed closely to this pin. |     |                                                                                                                                                                                  |
| VIN  | 19                                                                                                                                                                                | I   | Input voltage for the controller which is also the input voltage for the DC/DC converter. A 1-µF by-pass capacitor from this pin to AGND must be added and placed closed to VIN. |

#### **DEVICE BLOCK DIAGRAM**



Submit Documentation Feedback

Copyright © 2011–2013, Texas Instruments Incorporated



# **TYPICAL CHARACTERISTICS**



Figure 1. Reference Voltage vs. Junction Temperature



Figure 3. Switching Frequency vs. Junction Temperature ( $f_{\text{SW}} = 300 \text{ kHz}$ )



Figure 5. Shutdown Current vs. Junction Temperature



Figure 2. Switching Frequency vs. Junction Temperature ( $f_{SW} = 100 \text{ kHz}$ )



Figure 4. Switching Frequency vs. Junction Temperature ( $f_{SW} = 600 \text{ kHz}$ )



Figure 6. Operating Current vs. Junction Temperature







Figure 7. UVLO On Voltage vs. Junction Temperature



Figure 8. UVLO Hysteresis Current vs. Junction Temperature



Figure 9. VBP Turn-On Voltage vs. Junction Temperature



Figure 10. VBP UVLO Hysteresis Voltage



Figure 11. Soft-Start Source Current vs. Junction Temperature ( $V_{SS} > 0.5 \text{ V}$ )



Figure 12. Soft-Start Source Current vs. Junction Temperature ( $V_{SS}$  < 0.5 V)



# **TYPICAL CHARACTERISTICS (continued)**





Figure 13. ILIM Source Current vs. Junction Temperature

Figure 14. Soft-Start Initial Offset Voltage vs. Junction Temperature



Figure 15.  $V_{OV}/V_{UV}$  Power Good Threshold Voltage



#### APPLICATION INFORMATION

#### **FUNCTIONAL DESCRIPTION**

The TPS40170 is a synchronous PWM buck controller that accepts a wide range of input voltage from 4.5 V to 60 V and features voltage-mode control with input-voltage, feed-forward compensation. The switching frequency is programmable from 100 kHz to 600 kHz.

The TPS40170 has a complete set of system protections such as programmable UVLO, programmable overcurrent protection (OCP), selectable short-circuit protection (SCP) and thermal shutdown. The ENABLE pin allows for system shutdown in a low-current (1-µA typical) mode. The controller supports pre-biased outputs, provides an open-drain PGOOD signal, and has closed loop programmable soft-start, output voltage tracking and adaptive dead time control.

The TPS40170 provides accurate output voltage regulation via 1% specified accuracy.

Additionally, the controller implements a novel scheme of bidirectional synchronization with one controller acting as the master other downstream controllers acting as slaves, synchronized to the master in-phase or 180° out-of-phase. Slave controllers can be synchronized to an external clock within ±30% of the internal switching frequency.

# **LDO Linear Regulators and Enable**

The TPS40170 has two internal low-drop-out (LDO) linear regulators. One has a nominal output voltage of  $V_{VBP}$  and is present at the VBP pin. This is the voltage that is mainly used for the gate-driver output. The other linear regulator has an output voltage of  $V_{VDD}$  and is present at the VDD pin. This voltage can be used in external low-current logic circuitry. The maximum allowable current drawn from the VDD pin must not exceed 5 mA.

The TPS40170 has a dedicated device enable pin (ENABLE). This simplifies user level interface design because no multiplexed functions exist. If the ENABLE pin of the TPS40170 is higher than  $V_{EN}$ , then the LDO regulators are enabled. To ensure that the LDO regulators are disabled, the ENABLE pin must be pulled below  $V_{DIS}$ . By pulling the ENABLE pin below  $V_{DIS}$ , the device is completely disabled and the current consumption is very low (nominally, 1  $\mu$ A). Both LDO regulators are actively discharged when the ENABLE pin is pulled below  $V_{DIS}$ . A functionally equivalent circuit to the enable circuitry on the TPS40170 is shown in Figure 16.



Figure 16. TPS40170 ENABLE Functional Block

The ENABLE pin must not be allowed to float. If the ENABLE function is not needed for the design, then it is suggested that the ENABLE pin be pulled up to VIN by a high value resistor ensuring that the current into the ENABLE pin does not exceed 10  $\mu$ A. If it is not possible to meet this clamp current requirement, then it is suggested that a resistor divider from VIN to GND be used to connect to ENABLE pin. The resistor divider should be such that the ENABLE pin should be higher than V<sub>EN</sub> and lower than 8 V.



#### NOTE

To avoid potential erroneous behavior of the enable function, the ENABLE signal applied must have a minimum slew rate of 20 V/s.

# Input Undervoltage Lockout (UVLO)

The TPS40170 has both fixed and programmable input undervoltage lockout (UVLO). In order for the device to turn ON, all of the following conditions must be met:

- The ENABLE pin voltage must be greater than V<sub>EN</sub>
- The VBP voltage (at VBP pin) must be greater than V<sub>VBP(on)</sub>
- The UVLO pin must be greater than V<sub>UVLO</sub>

In order for the device to turn OFF, any one of the following conditions must be met:

- The ENABLE pin voltage must be less than V<sub>DIS</sub>
- The VBP voltage (at VBP pin) must be less than V<sub>VBP(off)</sub>
- The UVLO pin must be less than V<sub>UVLO</sub>

Programming the input UVLO can be accomplished using the UVLO pin. A resistor divider from the input voltage (VIN pin) to GND sets the UVLO level. Once the input voltage reaches a value that meets the  $V_{UVLO}$  level at the UVLO pin, then a small hysteresis current,  $I_{UVLO}$  at the UVLO pin is switched in. The programmable UVLO function is shown in Figure 17.



Figure 17. UVLO Functional Block Schematic

Copyright © 2011–2013, Texas Instruments Incorporated

(2)



# Equations for Programming the Input UVLO:

Components R1 and R2 represent external resistors for programming UVLO and hysteresis and can be calculated in Equation 1 and Equation 2 respectively.

$$R_{1} = \frac{V_{ON} - V_{OFF}}{I_{UVLO}}$$

$$R_{2} = R_{1} \times \frac{V_{UVLO}}{(V_{ON} - V_{UVLO})}$$
(1)

where

- V<sub>ON</sub> is the desired turn-on voltage of the converter
- V<sub>OFF</sub> is the desired turn-off voltage for the converter
- $I_{UVLO}$  is the hysteresis current generated by the device, 5.0  $\mu A$  (typ)

# NOTE

If the UVLO pin is connected to a voltage greater than 0.9 V, the programmable UVLO is disabled and the device defaults to an internal UVLO ( $V_{VBP(on)}$  and  $V_{VBP(off)}$ ). For example, the UVLO pin can be connected to VDD or the VBP pin to disable the programmable UVLO function.

A 1-nF ceramic by-pass capacitor must be connected between the UVLO pin and GND.

### Oscillator and Voltage Feed-Forward

TPS40170 implements an oscillator with input-voltage feed-forward compensation that enables instant response to input voltage changes. Figure 18 shows the oscillator timing diagram for the TPS40170. The resistor from the RT pin to GND sets the free running oscillator frequency. The voltage  $V_{RT}$  on the RT pin is made proportional to the input voltage (see Equation 3).

$$V_{RT} = \frac{V_{IN}}{K_{PWM}}$$

where

• 
$$K_{PMM} = 15$$
 (3)

The resistor at the RT pin sets the current in the RT pin. The proportional current charges an internal 100-pF oscillator capacitor. The ramp voltage on this capacitor is compared with the RT pin voltage,  $V_{RT}$ . Once the ramp voltage reaches  $V_{RT}$ , the oscillator capacitor is discharged. The ramp that is generated by the oscillator (which is proportional to the input voltage) acts as voltage feed-forward ramp to be used in the PWM comparator.

The time between the start of the discharging oscillator capacitor and the start of the next charging cycle is fixed at 170 ns (typical). During the fixed discharge time, the PWM output is maintained as OFF. This is the minimum OFF-time of the PWM output.





Figure 18. Feed-Forward Oscillator Timing Diagram

# Calculating the Timing Resistance ( $R_{RT}$ )

$$R_{RT} = \left(\frac{10^4}{f_{SW}}\right) - 2(k\Omega)$$

#### where

- f<sub>SW</sub> is the switching frequency in kHz
- $R_{RT}$  is the resistor connected from RT pin to GND in  $k\Omega$

### **NOTE**

The switching frequency can be adjusted between 100 kHz and 600 kHz. The maximum switching frequency before skipping pulses is determined by the input voltage, output voltage, FET resistances, DCR of the inductor, and the minimum on time of the TPS40170. Use Equation 5 to determine the maximum switching frequency. For further details, please see application note SLYT293.

$$f_{SW(max)} = \frac{V_{OUT(min)} + \left(I_{OUT(min)} \times \left(R_{DS2} + R_{LOAD}\right)\right)}{t_{ON(min)} \times \left(V_{IN(max)} - I_{OUT(min)} \times \left(R_{DS1} - R_{DS2}\right)\right)}$$

# where

- ullet  $f_{SW(max)}$  is the maximum switching frequency
- V<sub>OUT(min)</sub> is the minimum output voltage
- ullet  $V_{IN(max)}$  is the maximum input voltage
- I<sub>OUT(min)</sub> is the minimum output current
- R<sub>DS1</sub> is the high-side FET resistance
- R<sub>DS2</sub> is the low-side FET resistance

Copyright © 2011-2013, Texas Instruments Incorporated

and R<sub>LOAD</sub> is the inductor series resistance

(5)

(4)

Draduat Folder Li



# Overcurrent Protection and Short-Circuit Protection (OCP and SCP)

The TPS40170 has the capability to set a two-level overcurrent protection. The first level of overcurrent protection (OCP) is the normal overload setting based on low-side MOSFET voltage sensing. The second level of protection is the heavy overload setting such as short-circuit based on the high-side MOSFET voltage sensing. This protection takes effect immediately. The second level is termed short-circuit protection (SCP).

The OCP level is set by the ILIM pin voltage. A current ( $I_{\rm ILIM}$ ) is sourced into the ILIM pin from which a resistor  $R_{\rm ILIM}$  is connected to GND. Resistor  $R_{\rm ILIM}$  sets the first level of overcurrent limit. The OCP is based on the low-side FET voltage at the switch-node (SW pin) when the LDRV is ON after a blanking time, which is the product of inductor current and low-side FET turn-on resistance  $R_{\rm DS(on)}$ . The voltage is inverted and compared to ILIM pin voltage. If it is greater than the ILIM pin voltage, then a 3-bit counter inside the device increments the fault-count by 1 at the start of the next switching cycle. Alternatively, if it is less than the ILIM pin voltage, then the counter inside the device decrements the fault-count by 1. When the fault-count reaches 7, an overcurrent fault (OC\_FAULT) is declared and both the HDRV and LDRV are turned OFF. The resistor  $R_{\rm ILIM}$  can be calculated by the following Equation 6.

$$R_{ILIM} = \frac{I_{OC} \times R_{DS(on)}}{I_{ILIM}} = \frac{I_{OC} \times R_{DS(on)}}{9.0 \,\mu\text{A}} \tag{6}$$

The SCP level is set by a multiple of the ILIM pin voltage. The multiplier has three discrete values, 3, 7 or 15 times, which can be selected by respectively choosing a  $10-k\Omega$ , open circuit, or  $20-k\Omega$  resistor from LDRV pin to GND. This multiplier AOC information is translated during the  $t_{CAL}$  time, which starts after the enable and UVLO conditions are met.

The SCP is based on sensing the high-side FET voltage drop from  $V_{VIN}$  to  $V_{SW}$  when the HDRV is ON after a blanking time, which is product of inductor current and high-side FET turn-on resistance  $R_{DS(on)}$ . The voltage is compared to the product of multiplier and the ILIM pin voltage. If it exceeds the product, then the fault-count is immediately set to 7 and the OC\_FAULT is declared. The HDRV is terminated immediately without waiting for the duty cycle to end. When an OC\_FAULT is declared, both the HDRV and LDRV are turned OFF. The appropriate multiplier (A), can be selected using Equation 7.

$$A = \frac{I_{SC} \times R_{DS(on)HS}}{I_{OC} \times R_{DS(on)LS}}$$
(7)

Figure 19 shows the functional block of the two-level overcurrent protection.



Figure 19. OCP and SCP Protection Functional Block Diagram



#### **NOTE**

Both OCP and SCP are based on low-side and high-side MOSFET voltage sensing at the SW node. Excessive ringing on the SW node can have negative impact on the accuracy of OCP and SCP. Adding an R-C snubber from the SW node to GND helps minimize the potential impact.

# Soft-Start and Fault-Logic

A capacitor from the SS pin to GND defines the SS time,  $t_{SS}$ . The TPS40170 enters into soft-start immediately after completion of the overcurrent calibration. The SS pin goes through the device's internal level-shifter circuit before reaching one of the positive inputs of the error amplifier. The SS pin must reach approximately 0.65 V before the input to the error amplifier begins to rise above 0 V. To charge the SS pin from 0 V to 0.65 V faster, at the beginning of the soft-start in addition to the normal charging current, (11.6  $\mu$ A, typ.), an extra charging current (40.4  $\mu$ A, typ.) is switched-in to the SS pin. As the SS capacitor reaches 0.5 V, the extra charging current is turned off and only the normal charging current remains. Figure 20 shows the soft-start function block.



Figure 20. Soft-Start Schematic Block

As the SS pin voltage approaches 0.65 V, the positive input to the error amplifier begins to rise (see Figure 21). The output of the error amplifier (the COMP pin) starts rising. The rate of rise of the COMP voltage is mainly limited by the feedback loop compensation network. Once  $V_{COMP}$  reaches the valley of the PWM ramp, the switching begins. The output is regulated to the error amplifier input through the FB pin in the feedback loop. Once the FB pin reaches the 600-mV reference voltage, the feedback node is regulated to the reference voltage,  $V_{RFF}$ . The SS pin continues to rise and is clamped to VDD.



The SS pin is discharged through an internal switch during the following conditions:

- Input (VIN) undervoltage lock out UVLO pin less than V<sub>UVLO</sub>
- Overcurrent protection calibration time (t<sub>CAL</sub>)
- VBP less than threshold voltage (V<sub>BP(off)</sub>)

Because it is discharged through an internal switch, the discharging time is relatively fast compared with the discharging time during the fault restart which is discussed in the Soft-start During Overcurrent Fault section.



Figure 21. Soft-Start Waveforms

#### **NOTE**

# Referring to Figure 21

- (1) VREF dominates the positive input of the error amplifier
- (2) SS\_EAMP dominates the positive input of the error amplifier

For  $0 < V_{SS\_EAMP} < V_{REF}$ 

$$V_{OUT} = V_{SS(EAMP)} \times \frac{(R1 + R2)}{R2}$$
(8)

For  $V_{SS EAMP} > V_{REF}$ 

$$V_{OUT} = V_{REF} \times \frac{(R1 + R2)}{R2}$$
(9)



# Soft-Start During Overcurrent Fault

The soft-start block also has a role to controls the fault-logic timing. If an overcurrent fault (OC\_FAULT) is declared, the soft-start capacitor is discharged internally through the device by a small current  $I_{SS(sink)}$  (1.05  $\mu$ A, typ.). Once the SS pin capacitor is discharged to below  $V_{SS(flt,low)}$  (300 mV, typ.), the soft-start capacitor begins charging again. If the fault is persistent, a fault is declared which is determined by the overcurrent protection state machine. If the soft-start capacitor is below  $V_{SS(flt,high)}$  (2.5 V, typ.), then the soft-start capacitor continues to charge until it reaches  $V_{SS(flt,high)}$  before a discharge cycle is initiated. This ensures that the re-start time-interval is always constant. Figure 22 shows the re-start timing.



Figure 22. Overcurrent Fault Restart Timing

#### NOTE

For the feedback to be regulated to the SS\_EAMP voltage, the TRK pin must be pulled up high directly or through a resistor to VDD.

# **Equations for Soft-Start and Restart Time**

The soft-start time ( $t_{SS}$ ) is defined as the time taken for the internal SS\_EAMP node to go from 0 V to the 0.6 V  $V_{REF}$  voltage. The SS\_EAMP starts rising as the SS pin goes beyond 0.65 V. The offset voltage between the SS and the SS\_EAMP starts increasing as the SS pin voltage starts rising. Figure 21, shows that the SS time can be defined as the time taken for the SS pin voltage to change by 1.05 V (see Equation 10).

The restart time ( $t_{RS}$ ) is defined in Equation 11 as the time taken for the soft-start capacitor ( $C_{SS}$ ) to discharge from 2.5 V to 0.3 V and to then recharge up to 2.5 V.

$$C_{SS} = \frac{t_{SS}}{0.09}$$

$$t_{RS} \approx 2.28 \times C_{SS}$$
(10)

#### where

- C<sub>SS</sub> is the soft-start capacitance in nF
- t<sub>SS</sub> is the soft-start time in ms
- t<sub>RS</sub> is the re-start time in ms (11)

#### NOTE

During soft-start ( $V_{SS}$  < 2.5 V), the overcurrent protection limit is 1.5 times normal overcurrent protection limit. This allows higher output capacitance to fully charge without activating overcurrent protection.



### **Over-Temperature Fault**

Figure 23 shows the over-temperature protection scheme. If the junction temperature of the device reaches the thermal shutdown limit of t<sub>SD(set)</sub> (165°C, typ) and SS charging is completed, an over-temperature FAULT is declared. The soft-start capacitor begins to be discharged. During soft-start discharging period, the PWM switching is terminated; therefore both HDRV and LDRV are driven low, turning off both MOSFETs.

The soft-start capacitor begins to charge and over-temperature fault is reset whenever the soft-start capacitor is discharged below  $V_{SS(flt,low)}$  (300 mV, typ.). During each restart cycle, PWM switching is turned on. When SS is fully charged, PWM switching is terminated. These restarts repeat until the temperature of the device has fallen below the thermal reset level,  $t_{SD(reset)}$  (135°C typ). PWM switching continues and system returns to normal regulation.



Figure 23. Over-Temperature Fault Restart Timing

The soft-start timing during over-temperature fault is the same as the soft-start timing during overcurrent fault. See the *Equations for Soft-Start and Re-Start Time* section.



# **Frequency Synchronization**

The TPS40170 has three modes.

- Master mode: In this mode the master/slave selector pin, (M/S) is connected to VIN. The SYNC pin emits a
  stream of pulses at the same frequency as the PWM switching frequency. The pulse stream at the SYNC pin
  is of 50% duty cycle and the same amplitude as V<sub>VBP</sub>. Also, the falling edge of the voltage on SYNC pin is
  synchronized with the rising edge of the HDRV.
- Slave-180° mode: In this mode the M/S pin is connected to GND. The SYNC pin of the TPS40170 accepts a synchronization clock signal, and the HDRV is synchronized with the rising edge of the incoming synchronization clock.
- Slave-0° mode: In this mode, the M/S pin is left open. The SYNC pin of the TPS40170 accepts a synchronization clock signal, and the HDRV is synchronized with the falling edge of the incoming synchronization clock.

The two slave modes can be synchronized to an external clock through the SYNC pin. They are shown in Figure 24. The synchronization frequency should be within ±30% of its programmed free running frequency.



Figure 24. Frequency Synchronization Waveforms in Different Modes



TPS40170 provides a smooth transition for the SYNC clock signal loss at slave mode. In slave mode, a synchronization clock signal is provided externally through the SYNC pin to the device. The switching frequency is synchronized to the external SYNC clock signal. If for some reason the external clock signal is missing, the device switching frequency is automatically overridden by a transition frequency which is 0.7 times its programmed free running frequency. This transition time is approximately 20 µs. After that, the device switching frequency is changed to its programmed free running frequency. Figure 25 shows this process.



Figure 25. Transition for SYNC Clock Signal Missing (for Slave-180 Mode)

#### NOTE

When the device is operating in the master mode with duty ratio around 50%, PWM jittering may occur. Always configure the device into the slave mode by either connecting the M/S pin to GND or leaving it floating if master mode is not used.

When external SYNC clock signal is used for synchronization, limit maximum slew rate of the clock signal to 10 V/ $\mu$ s to avoid potential PWM jittering and connect the SYNC pin to the external clock signal via a 5 k $\Omega$  resistor.



### **Tracking**

The TRK pin is used for output voltage tracking. The output voltage is regulated so that the FB pin equals the lowest of the internal reference voltage ( $V_{REF}$ ) or the level-shifted SS pin voltage ( $SS_{EAMP}$ ) or the TRK pin voltage. Once the TRK pin goes above the reference voltage, then the output voltage is no longer governed by the TRK pin, but it is governed by the reference voltage.

If the voltage tracking function is used, then it should be noted that the SS pin capacitor must remain connected as the SS pin and is also used for FAULT timing. For proper tracking using the TRK pin, the tracking voltage should be allowed to rise only after  $SS_{EAMP}$  has exceeded  $V_{REF}$ , so that there is no possibility of the TRK pin voltage being higher than the  $SS_{EAMP}$  voltage. From Figure 21, for  $SS_{EAMP} = 0.6$  V, the SS pin voltage is typically 1.7 V.

The maximum slew rate on the TRK pin should be determined by the output capacitance and feedback loop bandwidth. A higher slew rate can possibly trip overcurrent protection.

Figure 26 shows the tracking functional block. For  $SS_{EAMP}$  voltages greater than TRK pin voltage, the  $V_{OUT}$  is given by Equation 12 and Equation 13.

For  $0 V < V_{TRK} < V_{REF}$ 

$$V_{OUT} = V_{TRK} \times \frac{\left(R1 + R2\right)}{R2}$$
 (12)

For  $V_{TRK} > V_{RFF}$ 

$$V_{OUT} = V_{REF} \times \frac{(R1 + R2)}{R2}$$
 (13)



Figure 26. Tracking Functional Block

There are three potential applications for the tracking function.

- · simultaneous voltage tracking
- ratiometric voltage tracking
- sequential startup mode

Copyright © 2011–2013, Texas Instruments Incorporated



The tracking function configurations and waveforms are shown in Figure 27, Figure 29, and Figure 31 respectively.

In simultaneous voltage tracking shown in Figure 27, tracking signals, VTRK1 and VTRK2, of two modules, POL1 and POL2, start up at the same time and their output voltages VOUT1initial and VOUT2initial are approximately the same during initial startup. Since VTRK1 and VTRK2 are less than  $V_{REF}$  (0.6 V, typ), Equation 12 is used. As a result, components selection should meet Equation 14.

$$\left(\frac{\left(R_{1}+R_{2}\right)}{R_{1}}\right) \times V_{TRK1} = \left(\frac{\left(R_{3}+R_{4}\right)}{R_{3}}\right) \times V_{TRK2} \Rightarrow \frac{R_{5}}{R_{6}} = \left(\frac{\left(\frac{R_{1}}{\left(R_{1}+R_{2}\right)}\right)}{\left(\frac{R_{3}}{\left(R_{3}+R_{4}\right)}\right)} - 1\right) \tag{14}$$

After the lower output voltage setting reaches output voltage  $V_{OUT1}$  set point, where  $V_{TRK1}$  increases above  $V_{REF}$ , the output voltage of the other one ( $V_{OUT2}$ ) continues increasing until it reaches its own set point, where  $V_{TRK2}$  increases above  $V_{REF}$ . At that time, Equation 13 is used. As a result, the resistor settings should meet Equation 15 and Equation 16.

$$V_{OUT1} = \left(\frac{\left(R_1 + R_2\right)}{R_1}\right) \times V_{REF}$$
(15)

$$V_{OUT2} = \left(\frac{\left(R_3 + R_4\right)}{R_3}\right) \times V_{REF} \tag{16}$$

Equation 14 can be simplified into Equation 17 by replacing with Equation 15 and Equation 16

$$\left(\frac{\mathsf{R}_{5}}{\mathsf{R}_{6}}\right) = \left(\left(\frac{\mathsf{V}_{\mathsf{OUT2}}}{\mathsf{V}_{\mathsf{OUT1}}}\right) - 1\right)$$
(17)

If 5-V V<sub>OUT2</sub> and 2.5-V V<sub>OUT1</sub> are required, according to Equation 15, Equation 16 and Equation 17, the selected components can be as following:

- $R_5 = R_6 = R_4 = R_2 = 10 \text{ k}\Omega$
- R<sub>1</sub> = 3.16 kΩ
- $R_3 = 1.37 \text{ k}\Omega$



Figure 27. Simultaneous Voltage Tracking Schematic



Figure 28. Simultaneous Voltage Tracking Waveform

Submit Documentation Feedback

Copyright © 2011–2013, Texas Instruments Incorporated



In ratiometric voltage tracking shown in Figure 29, the two tracking voltages, VTRK1 and VTRK2, for two modules, POL1 and POL2, are the same. Their output voltage, VOUT1 and VOUT2, are different with different voltage divider R2/R1 and R4/R3. VOUT1 and VOUT2 increase proportionally and reach their output voltage set points at about the same time.





Figure 29. Ratiometric Voltage Tracking Schematic Figure 30. Ratiometric Voltage Tracking Waveform



Sequential startup is shown in Figure 31. During start-up of the first module, POL1, its PGOOD1 is pulled to low. Since PGOOD1 is connected to soft-start SS2 of the second module, POL2, is not able to charge its soft-start capacitor. After output voltage VOUT1 of POL1 reaches its setting point, PGOOD1 is released. POL2 starts charging its soft-start capacitor. Finally, output voltage V<sub>OUT2</sub> of POL2 reaches its setting point.





Figure 31. Sequential Start-Up Schematic

Figure 32. Sequential Start-Up Waveform

#### **NOTE**

The TRK pin has high impedance, so it is a noise sensitive terminal. If the tracking function is used, a small R-C filter is recommended at the TRK pin to filter out high-frequency noise.

If the tracking function is not used, the TRK pin must be pulled up directly or through a resistor (with a value between 10 k $\Omega$  and 100 k $\Omega$ ) to VDD.



### **Adaptive Drivers**

The drivers for the external high-side and low-side MOSFETs are capable of driving a gate-to-source voltage,  $V_{VBP}$ . The LDRV driver for the low-side MOSFET switches between VBP and PGND, while the HDRV driver for the high-side MOSFET is referenced to SW and switches between BOOT and SW. The drivers have non-overlapping timing that is governed by an adaptive delay circuit to minimize body diode conduction in the synchronous rectifier.

### Start-Up Into Pre-Biased Output

The TPS40170 contains a circuit to prevent current from being pulled out of the output during startup in case the output is pre-biased. When the soft-start commands a voltage higher than the pre-bias level (internal soft-start becomes greater than feedback voltage  $[V_{VFB}]$ ), the controller slowly activates synchronous rectification by starting the first LDRV pulses with a narrow on-time (see Figure 33), where:

- V<sub>IN</sub> = 5 V
- V<sub>OUT</sub> = 3.3 V
- V<sub>PRF</sub> = 1.4 V
- $f_{SW} = 300 \text{ kHz}$
- L = 0.6 µH

It then increments the on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-bias output, and ensures that the output voltage (V<sub>OUT</sub>) starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased startup to normal mode operation with minimal disturbance to the output voltage. The time from the start of switching until the low-side MOSFET is turned on for the full (1-D) interval is between approximately 20 and 40 clock cycles.



Figure 33. Start-Up Switching Waveform During Pre-Biased Condition

If the output is pre-biased to a voltage higher than the voltage commanded by the reference, then the PWM switching does not start.



#### **NOTE**

When output is pre-biased at  $V_{\text{PREBIAS}}$ , that voltage also applies to the SW node during start-up. When the pre-bias circuitry commands the first few high-side pulses before the first low-side pulse is initiated, the gate voltage for the high-side MOSFET is as described in Equation 18. Alternatively, If pre-bias level is high, it is possible that SCP can be tripped due to high turn-on resistance of the high-side MOSFET with low gate voltage. Once tripped, the device resets and then attempts to re-start. The device may not be able to start up until output is discharged to a lower voltage level by either an active load or through feedback resistors.

In the case of a a high pre-bias level, a low gate-threshold voltage rated device is recommended for the high-side MOSFET and increasing the SCP level also helps alleviate the problem.

$$V_{GATE(hs)} = (V_{BP} - V_{DFWD} - V_{PRE-BIAS})$$

#### where

- V<sub>GATE(hs)</sub> is the gate voltage for the high-side MOSFET
- V<sub>BP</sub> is the BP regulator output
- V<sub>DEWD</sub> is bootstrap diode forward voltage

(18)



# **Power Good (PGOOD)**

The TPS40170 provides an indication that the output voltage of the converter is within the specified limits of the regulation as measured at the FB pin. The PGOOD pin is an open-drain signal and pulls low when any condition exists that would indicate that the output of the supply might be out of regulation. These conditions include:

- V<sub>VFB</sub> is not within the PGOOD threshold limits.
- Soft-start is active, i.e., SS pin voltage is below V<sub>SS.FLT.HIGH</sub> limit.
- An undervoltage condition exists for the device.
- An overcurrent or short-circuit fault is detected.
- An over-temperature fault is detected.

Figure 34 shows a situation where no fault is detected during the startup, (the normal PGOOD situation). It shows that PGOOD goes high  $t_{PGD}$  (20  $\mu$ s, typ.) after all the conditions (listed above) are met.



Figure 34. PGOOD Signal

When there is no power to the device, PGOOD is not able to pull close to GND if an auxiliary supply is used for the power good indication. In this case, a built-in resistor connected from drain to gate on the PGOOD pull-down device allows the PGOOD pin to operate like as a diode to GND.

# **PGND** and AGND

#### NOTE

TPS40170 provides separate signal ground (AGND) and power ground (PGND) pins. PGND is primarily used for gate driver ground return. AGND is an internal logic signal ground return. These two ground signals are internally loosely connected by two anti-parallel diodes. PGND and AGND must be electrically connected externally.

# **Bootstrap Capacitor**

A bootstrap capacitor with a value between 0.1  $\mu$ F and 0.22  $\mu$ F must be placed between the BOOT pin and the SW pin. It should be 10 times higher than MOSFET gate capacitance.



# **Bypass and Filtering**

In an integrated circuit, supply bypassing is important for jitter-free operation. To decrease noise in the converter, ceramic bypass capacitors must be placed as close to the package as possible.

- 1. VIN to GND: use 0.1 µF ceramic capacitor.
- 2. BP to GND: use 1 µF to 10 µF ceramic capacitor. It should be 10 times higher than bootstrap capacitance
- 3. VDD to GND: use 0.1 µF to 1 µF ceramic capacitor

# **Design Hints**

# **Bootstrap Resistor**

A small resistor in series with the bootstrap capacitor reduces the turn-on speed of the high-side MOSFET, thereby reducing the rising edge ringing of the SW node and reduces short through induced by dv/dt. A bootstrap resistor value that is too large delays the turn-on time of the high-side switch and may trigger an apparent SCP fault. See DESIGN EXAMPLE.

### **SW Node Snubber Capacitor**

Observable voltage ringing at the SW node is caused by fast switching edges and parasitic inductance and capacitance. If the ringing results in excessive voltage on the SW node, or erratic operation of the converter, an R-C snubber may be used to dampen the ringing and ensure proper operation over the full load range. See design example.

#### **Input Resistor**

The TPS40170 has a wide input voltage range which allows for the device input to share power source with power stage input. Power stage switching noise may pollute the device power source if the layout is not adequate in minimizing noise. It may trigger short-circuit fault. If so, adding a small resistor between the device input and power stage input is recommended. This resistor composites an R-C filter with the device input capacitor and filter out the switching noise from power stage. See design example.

#### **LDRV Gate Capacitor**

Power device selection is important for proper switching operation. If the low-side MOSFET has low gate capacitance Cgs (if Cgs<Cgd), there is a risk of short-through induced by high dv/dt at switching node (See reference[1]) during high-side turned-on. If this happens, add a small capacitance between LDRV and GND. See design example.

Product Folder Links : TPS40170

Copyright © 2011-2013, Texas Instruments Incorporated



#### **DESIGN EXAMPLE**

#### Introduction

The wide input TPS40170 controller can function in a very wide range of applications. This example describes the design process for a very wide input (10 V to 60 V) to regulated 5-V output at a load current of 6 A. The schematic shown in Figure 38 is configured for the design parameters provided in Table 1.

**Table 1. Design Example Parameters** 

|                         | PARAMETER                        | TEST CONDITIONS                                | MIN | NOM | MAX  | UNIT            |
|-------------------------|----------------------------------|------------------------------------------------|-----|-----|------|-----------------|
| V <sub>IN</sub>         | Input voltage                    |                                                | 10  |     | 60   | V               |
| V <sub>IN(ripple)</sub> | Input ripple                     | I <sub>OUT</sub> = 6 A                         |     |     | 0.5  | <b>V</b>        |
| V <sub>OUT</sub>        | Output voltage                   | 0 A ≤ I <sub>OUT</sub> ≤ 20 A                  | 4.8 | 5.0 | 5.2  | V               |
|                         | Line regulation                  | 10 V ≤ V <sub>IN</sub> ≤ 60 V                  |     |     | 0.5% |                 |
|                         | Load regulation                  | 0 A ≤ I <sub>OUT</sub> ≤ 6 A                   |     |     | 0.5% |                 |
| V <sub>RIPPLE</sub>     | Output ripple                    | I <sub>OUT</sub> = 6 A                         |     |     | 100  | mV              |
| V <sub>OVER</sub>       | Output overshoot                 | ΔI <sub>OUT</sub> = 2.5 A                      |     | 250 |      | mV              |
| V <sub>UNDER</sub>      | Output undershoot                | $\Delta I_{OUT} = -2.5 A$                      |     | 250 |      | mV              |
| I <sub>OUT</sub>        | Output current                   | 10 V ≤ V <sub>IN</sub> ≤ 60 V                  | 0   |     | 6    | Α               |
| t <sub>SS</sub>         | Soft-start time                  | V <sub>IN</sub> = 24 V                         |     | 4   |      | ms              |
| I <sub>SCP</sub>        | Short circuit current trip point |                                                | 8   |     |      | Α               |
| η                       | Efficiency                       | V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 6 A |     | 94% |      |                 |
| $f_{SW}$                | Switching frequency              |                                                |     | 300 |      | kHz             |
|                         | Size                             |                                                |     |     | 1.5  | in <sup>2</sup> |

# **Design Procedure**

#### Select A Switching Frequency

To maintain acceptable efficiency and meet minimum on-time requirements, a 300 kHz switching frequency is selected.

# Inductor Selection (L1).

Synchronous buck power inductors are typically sized for approximately 20-40% peak-to-peak ripple current (I<sub>RIPPLE</sub>) Given this target ripple current, the required inductor size can be calculated in Equation 19.

$$L \approx \frac{V_{IN(max)} - V_{OUT}}{0.3 \times I_{OUT}} \times \frac{V_{OUT}}{V_{IN(max)}} \times \frac{1}{f_{SW}} = \frac{60 \, V - 5 \, V}{0.3 \times 6 \, A} \times \frac{5 \, V}{60 \, V} \times \frac{1}{300 \, kHz} = 8.5 \, \mu H \tag{19}$$

Selecting a standard 8.2  $\mu$ H inductor value, solving for  $I_{RIPPLE}$  =1.86 A.

The RMS current through the inductor is approximated by Equation 20.

$$I_{L(rms)} = \sqrt{\left(I_{L(avg)}\right)^2 + I_{12}^{\prime} \times \left(I_{RIPPLE}\right)^2} = \sqrt{\left(I_{OUT}\right)^2 + I_{12}^{\prime} \times \left(I_{RIPPLE}\right)^2} = \sqrt{\left(6\right)^2 + I_{12}^{\prime} \times \left(1.86\right)^2} = 6.02 A$$
(20)

#### **Output Capacitor Selection (C9)**

The selection of the output capacitor is typically driven by the output transient response. The Equation 21 and Equation 22 overestimate the voltage deviation to account for delays in the loop bandwidth and can be used to determine the required output capacitance:

$$V_{OVER} < \frac{I_{TRAN}}{C_{OUT}} \times \Delta T = \frac{I_{TRAN}}{C_{OUT}} \times \frac{I_{TRAN} \times L}{V_{OUT}} = \frac{\left(I_{TRAN}\right)^2 \times L}{V_{OUT} \times C_{OUT}}$$
(21)



$$V_{UNDER} < \frac{I_{TRAN}}{C_{OUT}} \times \Delta T = \frac{I_{TRAN}}{C_{OUT}} \times \frac{I_{TRAN} \times L}{(V_{IN} - V_{OUT})} = \frac{(I_{TRAN})^2 \times L}{(V_{IN} - V_{OUT}) \times C_{OUT}}$$
(22)

If  $V_{IN(min)} > 2 \text{ x } V_{OUT}$ , use overshoot to calculate minimum output capacitance. If  $V_{IN(min)} < 2 \text{ x } V_{OUT}$ , use undershoot to calculate minimum output capacitance.

$$C_{OUT(min)} = \frac{(I_{TRAN(max)})^2 \times L}{V_{OUT} \times V_{OVER}} = \frac{(3)^2 \times 8.2 \,\mu\text{H}}{5 \times 250 \,\text{mV}} = 59 \,\mu\text{F}$$
(23)

With a minimum capacitance, the maximum allowable ESR is determined by the maximum ripple voltage and is approximated Equation 24.

$$ESR_{MAX} = \frac{V_{RIPPLE(tot)} - V_{RIPPLE(cap)}}{I_{RIPPLE}} = \frac{V_{RIPPLE(tot)} - \left(\frac{I_{RIPPLE}}{8 \times C_{OUT} \times f_{SW}}\right)}{I_{RIPPLE}} = \frac{100 \, \text{mV} - \left(\frac{1.86 \, \text{A}}{8 \times 59 \, \mu \text{F} \times 300 \, \text{kHz}}\right)}{1.86 \, \text{A}} = 47 \, \text{m}\Omega$$

$$(24)$$

Two 1210, 22- $\mu$ F, 16-V X7R ceramic capacitors plus two 0805 10- $\mu$ F, 16-V X7R ceramic capacitors are selected to provide more than 59  $\mu$ F of minimum capacitance (including tolerance and DC bias derating) and less than 47 m $\Omega$  of ESR (parallel ESR of approximately 4 m $\Omega$ ).

# **Peak Current Rating of Inductor**

With output capacitance, it is possible to calculate the charge current during start-up and determine the minimum saturation current rating for the inductor. The start-up charging current is approximated in Equation 25.

$$I_{CHARGE} = \frac{V_{OUT} \times C_{OUT}}{t_{SS}} = \frac{5 V \times \left(2 \times 22 \,\mu\text{F} + 2 \times 10 \,\mu\text{F}\right)}{4 \,\text{ms}} = 0.08 \,\text{A} \tag{25}$$

$$I_{L(peak)} = I_{OUT(max)} + (\frac{1}{2} \times I_{RIPPLE}) + I_{CHARGE} = 6 \text{ A} + \frac{1}{2} \times 1.86 \text{ A} + 0.08 \text{ A} = 7.01 \text{A}$$
(26)

An IHLP5050FDER8R2M01 8.2  $\mu$ H is selected. This 10-A, 16-m $\Omega$  inductor exceeds the minimum inductor ratings in a 13 mm  $\times$  13 mm package.

### Input Capacitor Selection (C1, C6)

The input voltage ripple is divided between capacitance and ESR. For this design VRIPPLE(cap) = 400mV and VRIPPLE(ESR) = 100mV. The minimum capacitance and maximum ESR are estimated by:

$$C_{IN(min)} = \frac{I_{LOAD} \times V_{OUT}}{V_{RIPPLE(cap)} \times V_{IN} \times f_{SW}} = \frac{6 \, A \times 5 \, V}{400 \, mV \times 10 \, V \times 300 \, kHz} = 25 \, \mu F \tag{27}$$

$$ESR_{MAX} = \frac{V_{RIPPLE(esr)}}{I_{LOAD} + \frac{1}{2} \times I_{RIPPLE}} = \frac{100 \,\text{mV}}{6.93 \text{A}} = 14.4 \,\text{m}\Omega \tag{28}$$

The RMS current in the input capacitors is estimated in Equation 29.

$$I_{RMS(cin)} = I_{LOAD} \times \sqrt{D \times (1-D)} = 6 A \times \sqrt{0.5 \times (1-0.5)} = 3.0 A$$
 (29)

To achieve these values, four 1210, 2.2-μF, 100 V, X7R ceramic capacitors plus a 120-μF electrolytic capacitor are combined at the input. This provides a smaller size and overall cost than 10 ceramic input capacitors or an electrolytic capacitor with the ESR required.

#### **Table 2. Inductor Summary**

|                      | PARAMETER                        |      |    |  |
|----------------------|----------------------------------|------|----|--|
| L                    | Inductance                       | 8.2  | μH |  |
| I <sub>L(rms)</sub>  | RMS current (thermal rating)     | 6.02 | Α  |  |
| I <sub>L(peak)</sub> | Peak current (saturation rating) | 7.01 | Α  |  |



# **MOSFET Switch Selection (Q1, Q2)**

Using the J/K method for MOSFET optimization, apply Equation 30 through Equation 33.

High-side gate (Q1):

$$J = (10)^{-9} \times \left( \frac{V_{IN} \times I_{OUT}}{I_{DRIVE}} + \frac{Q_G}{Q_{SW}} \times V_{DRIVE} \right) \times f_{SW} \quad (W/nC)$$
(30)

$$K = (10)^{-3} \left( (I_{OUT})^2 + \frac{1}{12} \times (I_{P-P})^2 \right) \times \left( \frac{V_{OUT}}{V_{IN}} \right) \left( \frac{W_{M\Omega}}{V_{M\Omega}} \right)$$
(31)

Low-side gate (Q2):

$$K = (10)^{-3} \left( (I_{OUT})^2 + \frac{1}{12} \times (I_{P-P})^2 \right) \times \left( 1 - \frac{V_{OUT}}{V_{IN}} \right) \left( \frac{W}{m\Omega} \right)$$
(32)

$$J = 10^{-9} \left( \frac{V_{FD} \times I_{OUT}}{I_{DRIVE}} + \frac{Q_{G}}{Q_{SW}} \times V_{DRIVE} \right) \times f_{SW} \left( \frac{W}{nC} \right)$$
(33)

Optimizing for 300 kHz, 24-V input, 5-V output at 6 A, calculate ratios of 5.9 m $\Omega$ /nC and 0.5 m $\Omega$ /nC for the high-side and low-side FETS respectively. BSC110N06NS2 (Ratio 1.2) and BSC076N06NS3 (Ratio 0.69) MOSFETS are selected.

# **Timing Resistor (R7)**

The switching frequency is programmed by the current through  $R_{RT}$  to GND. The  $R_{RT}$  value is calculated using Equation 34.

$$R_{RT} = \frac{(10)^4}{f_{SW}} - 2k\Omega = \frac{(10)^4}{300 \, \text{kHz}} - 2 = 31.3 \, \text{k}\Omega \approx 31.6 \, \text{k}\Omega$$
(34)

# **UVLO Programming Resistors (R2, R6)**

The UVLO hysteresis level is programmed by R2 using Equation 35.

$$R_{UVLO(hys)} = \frac{V_{UVLO(on)} - V_{UVLO(off)}}{I_{UVLO}} = \frac{9V - 8V}{5.0 \,\mu\text{A}} = 200 \,\text{k}\Omega \tag{35}$$

#### **Boot-Strap Capacitor (C7)**

To ensure proper charging of the high-side FET gate, limit the ripple voltage on the boost capacitor to less than 250 mV.

$$C_{BOOST} = \frac{Q_{G1}}{V_{BOOT(ripple)}} = \frac{25 \text{ nC}}{250 \text{ mV}} = 100 \text{ nF}$$
(37)

# VIN Bypass Capacitor (C18)

Place a capacitor with a value of 1.0  $\mu$ F. Select a capacitor with a value between 0.1  $\mu$ F and 1.0  $\mu$ F, X5R or better ceramic bypass capacitor for VIN as specified in RECOMMENDED OPERATING CONDITIONS . For this design a 1.0- $\mu$ F, 100 V, X7R capacitor has been selected.

#### **VBP Bypass Capacitor (C19)**

Select a capacitor with a value between 1.0  $\mu$ F and 10  $\mu$ F, X5R or better ceramic bypass capacitor for BP as specified in RECOMMENDED OPERATING CONDITIONS. For this design a 4.7- $\mu$ F, 16 V capacitor has been selected.



# SS Timing Capacitor (C15)

The soft-start capacitor provides smooth ramp of the error amplifier reference voltage for controlled start-up. The soft-start capacitor is selected by using Equation 38.

$$C_{SS} = \frac{t_{SS}}{0.09} = \frac{4ms}{0.09} = 44nF \approx 47nF$$
(38)

### ILIM Resistor (R9, C17)

The TPS40170 use the negative drop across the low-side FET at the end of the "OFF" time to measure the inductor current. Allowing for 30% over the minimum current limit for transient recovery and 20% rise in R<sub>DS(on)Q2</sub> for self-heating of the MOSFET, the voltage drop across the low-side FET at current limit is given by Equation 39.

$$V_{OC} = ((1.3 \times I_{OCP(min)}) + (\frac{1}{2} \times I_{RIPPLE})) \times 1.25 \times R_{DS(on)G2} = (1.3 \times 8 \text{ A} + \frac{1}{2} \times 1.86 \text{ A}) \times 1.25 \times 7.6 \text{ m}\Omega = 107.6 \text{ mV}$$
(39)

The internal current limit temperature coefficient helps compensate for the MOSFET R<sub>DS(on)</sub> temperature coefficient, so the current limit programming resistor is selected by Equation 40.

$$R_{ILIM} = \frac{V_{OC}}{I_{OCSET(min)}} = \frac{107.6 \,\text{mV}}{9.0 \,\mu\text{A}} = 12.0 \,\text{k}\Omega \approx 12.1 \,\text{k}\Omega$$
 (40)

A 1000-pF capacitor is placed in parallel to improve noise immunity of the current limit set-point.

# SCP Multiplier Selection (R5)

The TPS40170 controller uses a multiplier ( $A_{OC}$ ) to translate the low-side over-current protection into a high-side  $R_{DS(on)}$  pulse-by-pulse short circuit protection. Ensure that Equation 41 is true.

$$A_{OC} > \frac{I_{OCP(min)} + \left(\frac{1}{2} \times I_{RIPPLE}\right)}{I_{OCP(min)} + \left(\frac{1}{2} \times I_{RIPPLE}\right)} \times \frac{R_{DS(on)Q1}}{R_{DS(on)Q2}} = \frac{8A + \frac{1}{2} \times 1.86A}{8A + \frac{1}{2} \times 1.86A} \times \frac{11 \, m\Omega}{7.6 \, m\Omega} = 1.45 \tag{41}$$

 $A_{OC}$  = 3 is selected as the next greater  $A_{OC}$ . The value of R5 is set to 10 k $\Omega$ .

## Feedback Divider (R10, R11)

The TPS40170 controller uses a full operational amplifier with an internally fixed 0.6-V reference. The value of R11 is selected between 10 k $\Omega$  and 50 k $\Omega$  for a balance of feedback current and noise immunity. With the value of R11 set to 20 k $\Omega$ , the output voltage is programmed with a resistor divider given by Equation 42.

$$R10 = \frac{V_{FB} \times R11}{\left(V_{OUT} - V_{FB}\right)} = \frac{0.600 \, V \times 20.0 \, k\Omega}{\left(5.0 \, V - 0.600 \, V\right)} = 2.73 \, k\Omega \approx 2.74 \, k\Omega \tag{42}$$

# Compensation: (R4, R13, C13, C14, C21)

Using the TPS40k Loop Stability Tool for a 60 kHz bandwidth and a 50° phase margin with an R11 value of 20.0 k $\Omega$ , the following values are obtained. The tool is available from the TI website, Literature Number SLUC263.

- C21 = C1 = 1500 pF
- C13 = C2 = 8200 pF
- C14 = C3 = 220 pF
- R13 = R2 = 511  $\Omega$
- $R4 = R3 = 3.83 \text{ k}\Omega$



# **Typical Performance Characteristics**

Figure 35 shows a 10 V to 60 V to 5.0 V @ 6 A efficiency graph for this design. Figure 36 shows a 24-V to 5.0-V @ 6 A loop response where  $V_{IN}=24V$  and  $I_{OUT}=6A$ , yielding 58 kHz bandwidth, 51° phase margin. Figure 37 shows the output ripple 20 mV/div, 2  $\mu$ s/div, 20 MHz bandwidth.





Figure 35. Efficiency vs. Load Current

Figure 36. Loop Response



Figure 37. Output Ripple Waveform

Copyright © 2011-2013, Texas Instruments Incorporated Product Folder Links: TPS40170



# **Schematic**



Figure 38. Design Example Application



### **List of Materials**

**Table 3. Design Example List of Materials** 

| REFERENCE DESIGNATOR QTY VALUE |      | VALUE          | DESCRIPTION                                                      | SIZE                                     | PART NUMBER   | MANUF                |  |
|--------------------------------|------|----------------|------------------------------------------------------------------|------------------------------------------|---------------|----------------------|--|
| C1                             | 4    | 2.2 μF         | Capacitor, Ceramic, 100 V, X7R, 15%                              | 1210                                     | Std           | Std                  |  |
| C6                             | 1    | 120 µF         | Capacitor, Aluminum, 63 V, 20%, KZE 0.315" KZE63VB121M10X16LL    |                                          |               |                      |  |
| C7                             | 1    | 0.1 μF         | Capacitor, Ceramic, 50 V, X7R, 15% 603 Std                       |                                          |               |                      |  |
| C9                             | 2 ea | 22 μF<br>10 μF | Capacitor, Ceramic, 16 V, X7R, 15%                               | Capacitor, Ceramic, 16 V, X7R, 15% 1210  |               |                      |  |
| C13                            | 1    | 8200 pF        | Capacitor, Ceramic, 50 V, X7R, 15%                               | 603                                      | Std           | Std                  |  |
| C14                            | 1    | 220 pF         | Capacitor, Ceramic, 50 V, X7R, 15%                               | 603                                      | Std           | Std                  |  |
| C15                            | 1    | 47 nF          | Capacitor, Ceramic, 50 V, X7R, 15%                               | 603                                      | Std           | Std                  |  |
| C16                            | 1    | 1 μF           | Capacitor, 1 6V, X7R, 15%                                        | 603                                      | Std           | Std                  |  |
| C17                            | 1    | 1000 pF        | Capacitor, Ceramic, 50 V, X7R, 15%                               | Std                                      | Std           |                      |  |
| C18                            | 1    | 1 µF           | Capacitor, Ceramic, 100 V, X7R, 15%                              | Ceramic, 100 V, X7R, 15% 1206 Std        |               |                      |  |
| C19                            | 1    | 4.7 μF         | Capacitor, Ceramic, 16 V, X5R, 15%                               | 805                                      | Std           | Std                  |  |
| C21                            | 1    | 1500 pF        | Capacitor, Ceramic, 50 V, X7R, 15%                               | pacitor, Ceramic, 50 V, X7R, 15% 603 Std |               | Std                  |  |
| L1                             | 1    | 8.2 µH         | Inductor, SMT, 10 A, 16 mΩ 0.51" <sup>2</sup> IHLP5050FDER8R2M01 |                                          |               |                      |  |
| Q1                             | 1    |                | MOSFET, N-channel, 60 V, 50 A, 11 mΩ                             |                                          | BSC110N06NS3G | Infineon             |  |
| Q2                             | 1    |                | MOSFET, N-channel, 60 V, 50 A, 7.6 mΩ                            |                                          | BSC076N06NS3G | Infineon             |  |
| R10                            | 1    | 2.74 kΩ        | Resistor, Chip, 1/16W, 1%                                        | 603                                      | Std           | R603                 |  |
| R4                             | 1    | 3.83 kΩ        | Resistor, Chip, 1/16W, 1%                                        | 603                                      | Std           | R603                 |  |
| R5                             | 1    | 10.0 kΩ        | Resistor, Chip, 1/16W, 1%                                        | 603                                      | Std           | R603                 |  |
| R9                             | 1    | 12.1 kΩ        | Resistor, Chip, 1/16W, 1%                                        | 603                                      | Std           | R603                 |  |
| R11                            | 1    | 20.0 kΩ        | Resistor, Chip, 1/16W, 1%                                        | 603                                      | Std           | R603                 |  |
| R6                             | 1    | 22.1 kΩ        | Resistor, Chip, 1/16W, 1%                                        | 603                                      | Std           | R603                 |  |
| R7                             | 1    | 31.6 kΩ        | Resistor, Chip, 1/16W, 1%                                        | 603                                      | Std           | R603                 |  |
| R2                             | 1    | 200 kΩ         | Resistor, Chip, 1/16W, 1%                                        | 603                                      | Std           | R603                 |  |
| R13                            | 1    | 511 kΩ         | Resistor, Chip, 1/16W, 1%                                        | 603                                      | Std           | R603                 |  |
| U1                             |      |                | IC, 4.5 V - 60 V wide input sync. PWM buck controller            |                                          | TPS40170RGY   | Texas<br>Instruments |  |

Product Folder Links : TPS40170



#### **Layout Recommendations**

Figure 39 illustrates an example layout. For the controller, it is important to carefully connect noise sensitive signals such as RT, SS, FB, and comp as close to the IC as possible and connect to AGND as shown. The PowerPad should be connected to any internal PCB ground planes using multiple vias directly under the IC. The AGND and PGND should be connected at a single point.

When using high-performance FETs such as NexFET™ from Texas Instruments, careful attention to the layout is required. Minimize the distance between positive node of the input ceramic capacitor and the drain pin of the control (high-side) FET. Minimize the distance between the negative node of the input ceramic capacitor and the source pin of the syncronization (low-side) FET. Becasue of the large gate drive, smaller gate charge, and faster turn-on times of the high-performance FETs, it is recommended to use a minimum of 4, 10 -µF ceramic input capacitors such as TDK #C3216X5R1A106M. Ensure the layout allows a continuous flow of the power planes.

The layout of the HPA578 EVM is shown in Figure 39 through Figure 42 for reference.



Figure 39. Top Copper, Viewed From Top

Submit Documentation Feedback





Figure 40. Bottom Copper, Viewed From Bottom





Figure 41. Internal Layer 1, Viewed From Top

40





Figure 42. Internal Layer 2, Viewed From Top



#### **ADDITIONAL REFERENCES**

1. Steve Mappus, *DV/DT Immunity Improved in Synchronous Buck Converters*. July, 2005, Power Electronics Technology.

### **RELATED DEVICES**

The following devices have characteristics similar to the TPS40170 and may be of interest.

| DEVICE   | DESCRIPTION                            | TI LITERATURE<br>NUMBER |
|----------|----------------------------------------|-------------------------|
| TPS40057 | Wide Input Synchronous Buck Controller | SLUS593                 |

### **REVISION HISTORY**

| Cł | nanges from Original (MARCH 2011) to Revision A                                                                           | Page           |
|----|---------------------------------------------------------------------------------------------------------------------------|----------------|
| •  | Deleted Ordering Information table. Replaced with Package Option Addenda inserted after the last page of this data sheet. |                |
| •  | Added clarity to Figure 20                                                                                                | 1 <sup>-</sup> |
| •  | Added significant clarity to and corrected typographic errors in DESIGN EXAMPLE                                           | 3              |

Product Folder Links: TPS40170



### PACKAGE OPTION ADDENDUM

30-Jul-2013

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device |        | Package Type | Package<br>Drawing | Pins | Package<br>Qty |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty            | (2)                        |                  | (3)                 |              | (4/5)          |         |
| TPS40170RGYR     | ACTIVE | VQFN         | RGY                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 40170          | Samples |
| TPS40170RGYT     | ACTIVE | VQFN         | RGY                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 40170          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

30-Jul-2013

#### OTHER QUALIFIED VERSIONS OF TPS40170:

Automotive: TPS40170-Q1

● Enhanced Product: TPS40170-EP

#### NOTE: Qualified Version Definitions:

- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

### TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

### \*All dimensions are nominal

| 7 til dillionolollo alo nollilla |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS40170RGYR                     | VQFN            | RGY                | 20 | 3000 | 330.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |
| TPS40170RGYT                     | VQFN            | RGY                | 20 | 250  | 180.0                    | 12.4                     | 3.8        | 4.8        | 1.6        | 8.0        | 12.0      | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS40170RGYR | VQFN         | RGY             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS40170RGYT | VQFN         | RGY             | 20   | 250  | 210.0       | 185.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature.
- G. Package complies to JEDEC MO-241 variation BA.



## RGY (R-PVQFN-N20)

#### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206353-4/0 11/11

NOTE: All linear dimensions are in millimeters



# RGY (R-PVQFN-N20)

## PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>