

# Low-Power, Push-Button Controllers with Configurable Delay

Check for Samples: TPS3420, TPS3421, TPS3422

### FEATURES

- Very Small Package: 1.45-mm × 1-mm SON
- Operating Range: 1.6 V to 6.5 V
- Single (TPS3422) or Dual (TPS3420 and TPS3421) Push-Button Inputs
- Low Supply Current: 250 nA
- Two-State Logic, User-Selectable Input Delay:
  - For Example: 7.5 s and 0 s
  - Multiple Timing Options Available
- Fixed Timeout Pulse at RST (TPS3421 and TPS3422): 400 ms
  - Other Timing Options Available on Request
- Active Low, Open-Drain Output

## **APPLICATIONS**

- Smart Phones
- Tablets, Ultrabooks™
- Gaming Consoles
- Portable Consumer
- Navigation Devices
- Consumer Medical
- Toys

## DESCRIPTION

The TPS3420, TPS3421, and TPS3422 (TPS342x) are low-current, ultrasmall, push-button reset timers. These devices use a long timing setup delay to provide the intended system reset, and avoid resets from short push-button closures or key presses. This reset configuration also allows for differentiation between software interrupts and hard system resets.

The TPS3420 and TPS3421 monitor two inputs (PB1 and PB2) and output an active-low reset pulse signal (RST) when both inputs are low for the selected time delay. For the TPS3421, RST remains low for a factory-programmed fixed time. For the TPS3420, RST remains low until one of the PBx inputs is released. The need for a dedicated reset button is eliminated because two inputs are used to ensure reset. The TPS3422 monitors one input (PB1) and outputs an active-low reset pulse signal (RST) when PB1 is low for the selected time delay.

The TPS342x have an open-drain output that can be wire ORed with other open-drain devices. The TPS342x operate from 1.6 V to 6.5 V over the  $-40^{\circ}$ C to +125°C temperature range, and provide a precise, space-conscious micropower solution for system resetting needs.



NOTE: Connect TS to VCC or ground for different PB time delays. Connect one PB input to ground for use as a single channel.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Ultrabooks is a trademark of Intel Corporation.

All other trademarks are the property of their respective owners.

### TPS3420 TPS3421 TPS3422



SBVS211A-AUGUST 2012-REVISED MARCH 2013

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**

| PRODUCT                                        | DESCRIPTION                                                                                                                                                                                     |
|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS3421 <b>xyzzza</b><br>TPS3422 <b>xyzzza</b> | <ul> <li>x is the push-button timer option.</li> <li>y is the different reset timeout pulse option.</li> <li>zzz is the package designator.</li> <li>a is the tape or reel quantity.</li> </ul> |

#### **DEVICE FAMILY OPTIONS**

| DEVICE  | CHANNELS | INPUT                   | <b>RESET BEHAVIOR (DEASSERTION)</b> |
|---------|----------|-------------------------|-------------------------------------|
| TPS3420 | 2        | NMOS-based threshold    | Input (PBx) dependent               |
| TPS3421 | 2        | External pull-up to VCC | Fixed pulse                         |
| TPS3422 | 1        | Internal pull-up        | Fixed pulse                         |

#### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

Over operating free-air temperature range, unless otherwise noted.

|                            |                                    | VALUE                         | UNIT |
|----------------------------|------------------------------------|-------------------------------|------|
|                            | VCC                                | -0.3 to +7                    | V    |
| Voltage                    | RST                                | -0.3 to +7                    | V    |
| vollage                    | PB1, PB2                           | -0.3 to +7                    | V    |
|                            | тѕ                                 | –0.3 to V <sub>CC</sub> + 0.3 | V    |
| Current                    | RST pin                            | ±20                           | mA   |
| Temperature <sup>(2)</sup> | Operating junction, T <sub>J</sub> | -40 to +125                   | °C   |
| remperature                | Storage, T <sub>stg</sub>          | -65 to +150                   | °C   |
| Electrostatic discharge    | Human body model (HBM)             | 2                             | kV   |
| (ESD) ratings              | Charge device model (CDM)          | 500                           | V    |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute maximum- rated conditions for extended periods may affect device reliability.

(2) As a result of the low dissipated power in this device, it is assumed that  $T_J = T_A$ .

#### THERMAL INFORMATION

|                    | THERMAL METRIC <sup>(1)</sup>                | TPS3420<br>TPS3421<br>TPS3422 | UNITS   |
|--------------------|----------------------------------------------|-------------------------------|---------|
|                    |                                              | DRY (µSON)                    | entre - |
|                    |                                              | 6 PINS                        |         |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance       | 322.0                         |         |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance    | 1185.2                        |         |
| $\theta_{JB}$      | Junction-to-board thermal resistance         | 184.7                         | °C/W    |
| Ψ <sub>JT</sub>    | Junction-to-top characterization parameter   | 34.9                          | C/VV    |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter | 182.6                         |         |
| $\theta_{JCbot}$   | Junction-to-case (bottom) thermal resistance | 69.6                          |         |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## **ELECTRICAL CHARACTERISTICS**

All specifications are over the operating temperature range of  $-40^{\circ}C < T_{J} < +125^{\circ}C$  and  $1.6 \text{ V} \le \text{V}_{CC} \le 6.5 \text{ V}$ , unless otherwise noted. Typical values are at  $T_{J} = +25^{\circ}C$  and  $\text{V}_{CC} = 3.3 \text{ V}$ .

|                      | PARAMETE                                     | R                   | TEST CONDITIONS                                                                           | MIN                 | TYP | MAX                 | UNIT |
|----------------------|----------------------------------------------|---------------------|-------------------------------------------------------------------------------------------|---------------------|-----|---------------------|------|
| V <sub>CC</sub>      | Input supply rang                            | je                  |                                                                                           | 1.6                 |     | 6.5                 | V    |
|                      |                                              |                     | V <sub>CC</sub> = 3.3 V                                                                   |                     | 250 |                     | nA   |
|                      |                                              | TPS3421,<br>TPS3422 | $V_{CC} = 6.5 \text{ V}, -40^{\circ}\text{C} < \text{T}_{\text{J}} < +85^{\circ}\text{C}$ |                     |     | 1                   | μA   |
|                      | Supply current                               | 11 00 122           | V <sub>CC</sub> = 6.5 V                                                                   |                     |     | 3.3                 | μΑ   |
| I <sub>CC</sub>      | (standby)                                    |                     | $V_{CC} = 3.3 V$                                                                          |                     | 350 |                     | nA   |
|                      |                                              | TPS3420             | $V_{CC} = 6.5 \text{ V}, -40^{\circ}\text{C} < \text{T}_{\text{J}} < +85^{\circ}\text{C}$ |                     |     | 1.2                 | μA   |
|                      |                                              |                     | $V_{CC} = 6.5 V$                                                                          |                     |     | 3.4                 | μA   |
|                      | Supply current (active timer) <sup>(1)</sup> | TPS3420,<br>TPS3421 | PB1, PB2 = 0 V, V <sub>CC</sub> = 6.5 V                                                   |                     | 6   | 12                  | μA   |
|                      |                                              | TPS3422             | PB1, PB2 = 0 V, $V_{CC}$ = 6.5 V                                                          |                     | 106 | 136                 | μΑ   |
| V <sub>IH</sub>      | High-level input<br>voltage                  | TPS3421,<br>TPS3422 | PB1, PB2                                                                                  | 0.7 V <sub>CC</sub> |     |                     | V    |
|                      |                                              | TPS3420             | PB1, PB2                                                                                  | 0.85                |     |                     | V    |
| V <sub>IL</sub>      | Low-level input                              | TPS3421,<br>TPS3422 | PB1, PB2                                                                                  | 0                   |     | 0.3 V <sub>CC</sub> | V    |
|                      | voltage                                      | TPS3420             | PB1, PB2                                                                                  | 0                   |     | 0.3                 | V    |
| R <sub>PB1</sub>     | PB1 internal pull-<br>(TPS3422)              | up resistance       |                                                                                           |                     | 65  |                     | kΩ   |
| I <sub>PB</sub>      | Input current                                | TPS3420<br>TPS3421  | PB1, PB2 = 0 V or $V_{CC}$                                                                | -50                 |     | 50                  | nA   |
| FD                   | (PB1, PB2)                                   | TPS3422             | PB1, PB2 = V <sub>CC</sub>                                                                | -50                 |     | 50                  | nA   |
| V <sub>OL</sub>      | · · · · ·                                    |                     | $V_{CC} \ge 4.5 \text{ V}, \text{ I}_{\text{SINK}} = 8 \text{ mA}$                        |                     |     | 0.4                 | V    |
|                      | Low-level output                             | voltage             | $V_{CC} \ge 3.3 \text{ V}, \text{ I}_{\text{SINK}} = 5 \text{ mA}$                        |                     |     | 0.3                 | V    |
|                      |                                              |                     | $V_{CC} \ge 1.6 \text{ V}, \text{ I}_{\text{SINK}} = 3 \text{ mA}$                        |                     |     | 0.3                 | V    |
| I <sub>lkg(OD)</sub> | Open-drain outpu                             | ut leakage current  | High impedance, V $\overline{RST}$ = 6.5 V                                                | -0.35               |     | 0.35                | μA   |

(1) Includes current through pull-up resistor between input pin (PB1) and supply pin (VCC) for TPS3422.

### TIMING REQUIREMENTS

All specifications are over the operating temperature range of  $-40^{\circ}C < T_J < +125^{\circ}C$  and  $1.6 \text{ V} \le \text{V}_{CC} \le 6.5 \text{ V}$ , unless otherwise noted. Typical values are at  $T_J = +25^{\circ}C$  and  $\text{V}_{CC} = 3.3 \text{ V}$ .

|                    | PARAMETER                                                    | TEST CONDITIONS                      | MIN  | ТҮР  | MAX | UNIT |
|--------------------|--------------------------------------------------------------|--------------------------------------|------|------|-----|------|
|                    |                                                              |                                      | -20% |      | 20% |      |
| t <sub>timer</sub> |                                                              | TPS3420D: TS = GND                   | 6    | 7.5  | 9   | s    |
|                    | Push button timer <sup>(1)</sup>                             | TPS3420D: TS = VCC                   | 10   | 12.5 | 15  | s    |
|                    |                                                              | TPS3421Ey, TPS3422Ey: TS = GND       | 6    | 7.5  | 9   | s    |
|                    |                                                              | TPS3421Ey, TPS3422Ey: TS = VCC       |      | 0    |     | s    |
|                    |                                                              |                                      | -20% |      | 20% |      |
|                    | Depart pulse duration                                        | TPS3421xC                            | 64   | 80   | 96  | ms   |
| t <sub>rst</sub>   | Reset pulse duration                                         | TPS3421xG                            | 320  | 400  | 480 | ms   |
|                    |                                                              | TPS3422xG                            | 320  | 400  | 480 | ms   |
| t <sub>dd</sub>    | Detection delay (from input to $\overline{\text{RST}}^{(2)}$ | For 0-s t <sub>timer</sub> condition |      | 150  |     | μs   |
|                    | Start-up time <sup>(2)</sup>                                 | VCC rising                           |      | 300  |     | μs   |

(1) For devices with a 0-second delay while TS = VCC, this option is only for factory testing and is not intended for normal operation. In normal operation, the TS pin should be tied to GND.

(2) For devices with a 0-second delay when TS = VCC, reset asserts in t<sub>dd</sub> time when both PB inputs go low in this configuration. During start up, if the PB inputs are low, reset asserts after a start-up time delay. This value is specified by design.



### TIMING DIAGRAMS

#### **TIMING DIAGRAM: TPS3420**



(1) For the TPS3420, t<sub>rst</sub> is not a fixed time, but instead depends on one of the PB pins going high.

Figure 1. TPS3420 Timing Diagram

### **TIMING DIAGRAM: TPS3421**



Figure 2. TPS3421 Timing Diagram

### TIMING DIAGRAM: TPS3422







#### **PIN CONFIGURATION**

#### TPS3420, TPS3421: DRY PACKAGE 1.45-mm × 1-mm SON (TOP VIEW)



#### TPS3422: DRY PACKAGE 1.45-mm × 1-mm SON (TOP VIEW)

| RST | 1 | 6 | тѕт |
|-----|---|---|-----|
| GND | 2 | 5 | TS  |
| PB1 | 3 | 4 | vcc |
|     |   |   |     |

#### PIN DESCRIPTIONS

| PIN  | PIN NO.    |                                                                             |                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|------|------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME | TPS3420/21 | TPS3422                                                                     | DESCRIPTION                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| GND  | 2          | 2                                                                           | Ground                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| PB1  | 3          | 3                                                                           | Push-button input. PB1 and PB2 must be held low for greater than $t_{\text{timer}}$ time to assert the reset output.                                                                                                                                                                                                                    |  |  |  |  |  |
| PB2  | 6          | Second push-button input. PB1 and PB2 must be h<br>assert the reset output. | Second push-button input. PB1 and PB2 must be held low for greater than $t_{\text{timer}}$ time to assert the reset output.                                                                                                                                                                                                             |  |  |  |  |  |
| RST  | 1          | 1                                                                           | Active low, open-drain output. Reset is asserted (goes low) when both PB1 and PB2 are held low for longer than $t_{timer}$ time (only PB1 for TPS3422).<br>For TPS3420: Reset is deasserted when either PBx input goes high.<br>For TPS3421,TPS3422: Reset is deasserted after fixed time of $t_{rst}$ .                                |  |  |  |  |  |
| TS   | 5          | 5                                                                           | Time delay selection input. Connect to VCC or GND for different $t_{timer}$ selections. In normal operation, the TS pin state should not be changed because it is intended to be permanently connected to either GND or VCC. If switching the TS pin is required, it should be done during power off, or when either PBx input is high. |  |  |  |  |  |
| TST  | _          | 6                                                                           | Connect this pin to GND or VCC during normal device operation.                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| VCC  | VCC 4 4    |                                                                             | VCC 4 4 Supply voltage input. Connect a 1.6-V to 6.5-V supply to VCC to power the device.<br>analog design practice to place a 0.1-µF ceramic capacitor close to this pin.                                                                                                                                                              |  |  |  |  |  |

TEXAS INSTRUMENTS

www.ti.com

### FUNCTIONAL BLOCK DIAGRAMS



Figure 4. TPS3420 Block Diagram



Figure 5. TPS3421 Block Diagram



Figure 6. TPS3422 Block Diagram

6



TPS3420 TPS3421 TPS3422 SBVS211A – AUGUST 2012– REVISED MARCH 2013

#### www.ti.com

#### **TYPICAL CHARACTERISTICS**

At  $T_J$  = +25°C and  $V_{CC}$  = 3.3 V, unless otherwise noted.



TPS3420 TPS3421 TPS3422 SBVS211A-AUGUST 2012-REVISED MARCH 2013

TEXAS INSTRUMENTS

www.ti.com

## **TYPICAL CHARACTERISTICS (continued)**

At  $T_J$  = +25°C and  $V_{CC}$  = 3.3 V, unless otherwise noted.



Figure 13. OUTPUT VOLTAGE LOW vs OUTPUT SINK CURRENT ( $V_{CC}$  = 6.5 V)

8

Copyright © 2012–2013, Texas Instruments Incorporated



### DETAILED DESCRIPTION

### OVERVIEW

The TPS342x are a family of push-button reset devices with an extended setup period that prevents resets from occurring as a result of short-duration switch closures. See the Device Family Options table for details.

The TPS3420 is a dual-channel device with an output that asserts when both inputs (PB1 and PB2) are held low for the push-button timer duration, and deasserts when either input PBx is released.

The TPS3421 is a dual-channel device with an output that asserts when both inputs (PB1 and PB2) are held low for the push-button timer duration, and deasserts after the reset timeout duration.

TPS3422 is a single-channel device with an output that asserts when the PB1 input is held low for the pushbutton timer duration, and deasserts after the reset timeout duration.

The TPS342x family also has a TS pin that selects between two different push-button timing options by connecting the pin to either GND or  $V_{CC}$ .

#### **DEVICE INPUTS**

This section describes the input of the TPS342x devices.

#### TPS3420 Inputs (PB1, PB2)

The TPS3420 has two NMOS-based threshold inputs (PB1, PB2) with a  $V_{IH} \ge 0.85$  V, and a  $V_{IL} \le 0.3$  V. When input conditions are met (that is, when both inputs are simultaneously held low for the push-button timer period,  $t_{timer}$ ), the device asserts a reset low, as shown in Figure 1. Reset deassertion occurs when either input goes high. The reset pulse occurs only one time after each valid input condition. At least one input pin must be released (goes high) and then driven low for the  $t_{timer}$  period before RST asserts again. An application diagram is shown in Figure 14.



NOTE: Connect TS to VCC or ground for different PB time delays. Connect one PB input to ground for use as a single channel.

Figure 14. TPS3420 Application Diagram



SBVS211A - AUGUST 2012 - REVISED MARCH 2013



www.ti.com

#### TPS3421 Inputs (PB1, PB2)

The TPS3421 has two inputs: PB1 and PB2. External pull-up resistors to VCC are required to pull the input pins high, as shown in Figure 15. When input conditions are met (that is, when both inputs are held low simultaneously for the push-button timer period,  $t_{timer}$ ), the device asserts a single reset pulse of a fixed time ( $t_{rst}$ ); see Figure 2. Reset deassertion is independent of the inputs because  $t_{rst}$  is a fixed time pulse. A reset pulse occurs only one time after each valid input condition. At least one input pin must be released (go high) and then driven low for the  $t_{timer}$  duration before RST asserts again; see Figure 17.



NOTE: Connect TS to VCC or ground for different PB time delays. Connect one PB input to ground for use as a single channel.

Figure 15. TPS3421 Application Diagram

#### TPS3422 Input (PB1)

The TPS3422 has only one input: PB1. This input has an internal pull-up resistor to  $V_{CC}$ . When input conditions are met (that is, when the input is held low for the push-button timer period,  $t_{timer}$ ), the device asserts a single reset pulse of a fixed time ( $t_{rst}$ ); see Figure 3. Reset deassertion is independent of the input because  $t_{rst}$  is a fixed time pulse. A reset pulse occurs only one time after each valid input condition. The input pin must be released (go high) and then driven low for the  $t_{timer}$  period before RST asserts again. An application diagram is shown in Figure 16.



NOTE: Connect TS to VCC or ground for different PB time delays.

#### Figure 16. TPS3422 Application Diagram



### PUSH-BUTTON TIMER SELECTION (TS)

The TPS342x offer two different push-button timer options ( $t_{timer}$ ) for system flexibility with the use of TS pin. Connect the TS pin to either GND or VCC for two different timing options, as shown in Table 1.

|                 | PUSH-BUT | TON TIMER |             |
|-----------------|----------|-----------|-------------|
| PRODUCT         | TS = VCC | TS = GND  | RESET PULSE |
| TPS3420DDRYR/T  | 12.5 s   | 7.5 s     | N/A         |
| TPS3421EGDRYR/T | 0 s      | 7.5 s     | 400 ms      |
| TPS3422EGDRYR/T | 0 s      | 7.5 s     | 400 ms      |

During normal operation, the TS pin state should not be changed because TS is intended to be permanently connected to either ground or VCC. The state of the TS pin is checked during power-up and when either PBx input is high. Therefore, if a different timing option is desired, the state must be changed during power-off, or when either PBx input is high, in order to avoid false operation.

### OUTPUT (RST)

The TPS342x have an open-drain output. A pull-up resistor must be used to hold the line high when the output is in a high-impedance state (not asserted). By connecting a pull-up resistor to the proper voltage rail, the output can be connected to other devices at correct interface voltage levels. The TPS342x output can be pulled up to 6.5 V, independent of the device supply voltage. To ensure proper voltage levels, make sure to choose the correct pull-up resistor values. The pull-up resistor value is determined by  $V_{OL}$ , sink current capability, and output leakage current ( $I_{lkq(OD)}$ ). These values are specified in the Electrical Charactersitcs table.

The *Inputs (PB1, PB2)* section describes how the output is asserted or deasserted. See Figure 1 (TPS3420), Figure 2 (TPS3421), or Figure 3 (TPS3422) for a timing diagram that describes the relationship between the PB1 and PB2 inputs and the output. Figure 17 shows the TPS3421 reset timing.





Any change in input condition is detected after reset is deasserted. If input PB1 or PB2 has a pulse (low-to-high-to-low) during the  $t_{rst}$  period, the change is not recognized by the device. If input PB1 or PB2 go high during the  $t_{rst}$  period, the change is detected after reset is deasserted.



## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from the page numbers in the current version.

| Cł | Changes from Original (August 2012) to Revision A     Pag     Changed data sheet from product preview to production data |   |  |  |
|----|--------------------------------------------------------------------------------------------------------------------------|---|--|--|
| •  | Changed data sheet from product preview to production data                                                               | 1 |  |  |



14-May-2013

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|---------------|--------------|--------------------|---|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
| TPS3420DDRYR     | ACTIVE        | SON          | DRY                | 6 | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AD                | Samples |
| TPS3420DDRYT     | ACTIVE        | SON          | DRY                | 6 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AD                | Samples |
| TPS3421ECDRYR    | ACTIVE        | SON          | DRY                | 6 | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AB                | Samples |
| TPS3421ECDRYT    | ACTIVE        | SON          | DRY                | 6 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AB                | Samples |
| TPS3421EGDRYR    | ACTIVE        | SON          | DRY                | 6 | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AC                | Samples |
| TPS3421EGDRYT    | ACTIVE        | SON          | DRY                | 6 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AC                | Samples |
| TPS3422EGDRYR    | ACTIVE        | SON          | DRY                | 6 | 5000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AE                | Samples |
| TPS3422EGDRYT    | ACTIVE        | SON          | DRY                | 6 | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AE                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

14-May-2013

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS3420DDRYR                | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS3420DDRYT                | SON             | DRY                | 6 | 250  | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS3421ECDRYR               | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS3421ECDRYT               | SON             | DRY                | 6 | 250  | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS3421EGDRYR               | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS3421EGDRYT               | SON             | DRY                | 6 | 250  | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS3422EGDRYR               | SON             | DRY                | 6 | 5000 | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |
| TPS3422EGDRYT               | SON             | DRY                | 6 | 250  | 179.0                    | 8.4                      | 1.2        | 1.65       | 0.7        | 4.0        | 8.0       | Q1               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Oct-2013



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS3420DDRYR                | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |
| TPS3420DDRYT                | SON          | DRY             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS3421ECDRYR               | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |
| TPS3421ECDRYT               | SON          | DRY             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS3421EGDRYR               | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |
| TPS3421EGDRYT               | SON          | DRY             | 6    | 250  | 203.0       | 203.0      | 35.0        |
| TPS3422EGDRYR               | SON          | DRY             | 6    | 5000 | 203.0       | 203.0      | 35.0        |
| TPS3422EGDRYT               | SON          | DRY             | 6    | 250  | 203.0       | 203.0      | 35.0        |

# **MECHANICAL DATA**



- C. SON (Small Outline No-Lead) package configuration.
- $\Delta$  The exposed lead frame feature on side of package may or may not be present due to alternative lead frame designs.
- E. This package complies to JEDEC MO-287 variation UFAD.
- 🖄 See the additional figure in the Product Data Sheet for details regarding the pin 1 identifier shape.



DRY (R-PUSON-N6)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.
- E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters.
- F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening.

TEXAS INSTRUMENTS www.ti.com

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |  |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|--|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |  |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |  |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |  |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |  |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |  |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |  |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |  |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |  |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |  |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |  |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |  |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |  |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated