

SCPS233A - NOVEMBER 2011 - REVISED MARCH 2012

# LOW VOLTAGE 8-BIT I<sup>2</sup>C AND SMBus I/O EXPANDER WITH INTERRUPT OUTPUT AND CONFIGURATION REGISTERS

Check for Samples: TCA9554

## FEATURES

- I<sup>2</sup>C to Parallel Port Expander
- Open-Drain Active-Low Interrupt Output
- Operating Power-Supply Voltage Range of 1.65 V to 5.5 V
- 5-V Tolerant I/Os
- 400-kHz Fast I<sup>2</sup>C Bus
- Three Hardware Address Pins Allow up to Eight Devices on the I<sup>2</sup>C/SMBus
- Input/Output Configuration Register
- Polarity Inversion Register
- Internal Power-On Reset

- Power-Up With All Channels Configured as Inputs
- No Glitch on Power Up
- Latched Outputs With High-Current Drive Maximum Capability for Directly Driving LEDs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

PW PACKAGE (TOP VIEW)

| A0[  | 1 | $\cup$ | 16 | ]v <sub>cc</sub> |
|------|---|--------|----|------------------|
| A1 [ | 2 |        | 15 | SDA              |
| A2[  | 3 |        | 14 | SCL              |
| P0[  | 4 |        | 13 |                  |
| P1[  | 5 |        | 12 | ] P7             |
| P2[  | 6 |        | 11 | ] P6             |
| P3[  | 7 |        | 10 | ] P5             |
| GND[ | 8 |        | 9  | ] P4             |

## **DESCRIPTION/ORDERING INFORMATION**

This 8-bit I/O expander for the two-line bidirectional bus ( $I^2C$ ) is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation. It provides general-purpose remote I/O expansion for most microcontroller families via the  $I^2C$  interface [serial clock (SCL), serial data (SDA)].

The TCA9554 consists of one 8-bit Configuration (input or output selection), Input, Output, and Polarity Inversion (active high or active low) registers. At power on, the I/Os are configured as inputs with a weak pullup to  $V_{CC}$ . However, the system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the Input Port register can be inverted with the Polarity Inversion register. All registers can be read by the system master.

The system master can reset the TCA9554 in the event of a timeout or other improper operation by utilizing the power-on reset feature, which puts the registers in their default state and initializes the  $l^2C/SMB$ us state machine.

The TCA9554 open-drain interrupt (INT) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### SCPS233A - NOVEMBER 2011 - REVISED MARCH 2012



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. Thus, the TCA9554 can remain a simple slave device.

The device's outputs (latched) have high-current drive capability for directly driving LEDs and low current consumption.

Three hardware pins (A0, A1, and A2) are used to program and vary the fixed  $I^2C$  address and allow up to eight devices to share the same  $I^2C$  bus or SMBus.

The TCA9554 is pin-to-pin and I<sup>2</sup>C address compatible with the PCF8574A. However, software changes are required, due to the enhancements in the TCA9554 over the PCF8574A.

The TCA9554 and TCA9554A are identical except for their fixed  $I^2C$  address. This allows for up to 16 of these devices (8 of each) on the same  $I^2C/SMBus$ .

#### **ORDERING INFORMATION**

| T <sub>A</sub> | PACKA      | GE <sup>(1)</sup> (2) | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|-----------------------|-----------------------|------------------|
| -40°C to 85°C  | TSSOP – PW | Reel of 2000          | TCA9554PWR            | PW554            |

(1) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(2) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

| NC         | ).         | NAME            | DESCRIPTION                                                                                 |
|------------|------------|-----------------|---------------------------------------------------------------------------------------------|
| TSSOP (PW) | μQFN (RSV) | NAME            | DESCRIPTION                                                                                 |
| 1          | 15         | A0              | Address input. Connect directly to V <sub>CC</sub> or ground.                               |
| 2          | 16         | A1              | Address input. Connect directly to V <sub>CC</sub> or ground.                               |
| 3          | 1          | A2              | Address input. Connect directly to V <sub>CC</sub> or ground.                               |
| 4          | 2          | P0              | P-port input/output. Push-pull design structure. At power-on, P0 is configured as an input. |
| 5          | 3          | P1              | P-port input/output. Push-pull design structure. At power-on, P1 is configured as an input. |
| 6          | 4          | P2              | P-port input/output. Push-pull design structure. At power-on, P2 is configured as an input. |
| 7          | 5          | P3              | P-port input/output. Push-pull design structure. At power-on, P3 is configured as an input. |
| 8          | 6          | GND             | Ground                                                                                      |
| 9          | 7          | P4              | P-port input/output. Push-pull design structure. At power-on, P4 is configured as an input. |
| 10         | 8          | P5              | P-port input/output. Push-pull design structure. At power-on, P5 is configured as an input. |
| 11         | 9          | P6              | P-port input/output. Push-pull design structure. At power-on, P6 is configured as an input. |
| 12         | 10         | P7              | P-port input/output. Push-pull design structure. At power-on, P7 is configured as an input. |
| 13         | 11         | INT             | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor.                     |
| 14         | 12         | SCL             | Serial clock bus. Connect to V <sub>CC</sub> through a pullup resistor.                     |
| 15         | 13         | SDA             | Serial data bus. Connect to V <sub>CC</sub> through a pullup resistor.                      |
| 16         | 14         | V <sub>CC</sub> | Supply voltage                                                                              |

#### **Table 1. TERMINAL FUNCTIONS**





Figure 1. FUNCTIONAL BLOCK DIAGRAM

- A. Pin numbers shown are for the PW package.
- B. All I/Os are set to inputs at reset.



## Figure 2. SIMPLIFIED SCHEMATIC OF P0 TO P7

A. At power-on reset, all registers return to default values.

SCPS233A – NOVEMBER 2011 – REVISED MARCH 2012



## I/O Port

When an I/O is configured as an input, FETs Q1 and Q2 are off, which creates a high impedance input with a weak pullup (100 k $\Omega$  typ) to V<sub>CC</sub>. The input voltage may be raised above V<sub>CC</sub> to a maximum of 5.5 V.

If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the output port register. In this case, there are low impedance paths between the I/O pin and either  $V_{CC}$  or GND. The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation.

## I<sup>2</sup>C Interface

The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a positive supply through a pullup resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

I<sup>2</sup>C communication with this device is initiated by a master sending a Start condition, a high-to-low transition on the SDA input/output while the SCL input is high (see Figure 3). After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W).

After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/output during the high of the ACK-related clock pulse. The address inputs (A0–A2) of the slave device must not be changed between the Start and Stop conditions.

On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period, as changes in the data line at this time are interpreted as control commands (Start or Stop) (see Figure 4).

A Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high, is sent by the master (see Figure 3).

Any number of data bytes can be transferred from the transmitter to receiver between the Start and Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse so that the SDA line is stable low during the high pulse of the ACK-related clock period (see Figure 5). When a slave receiver is addressed, it must generate an ACK after each byte is received. Similarly, the master must generate an ACK after each byte that it receives from the slave transmitter. Setup and hold times must be met to ensure proper operation.

A master receiver will signal an end of data to the slave transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the slave. This is done by the master receiver by holding the SDA line high. In this event, the transmitter must release the data line to enable the master to generate a Stop condition.



Figure 3. Definition of Start and Stop Conditions



SCPS233A-NOVEMBER 2011-REVISED MARCH 2012





| Table | 2. | Interface | Definition |
|-------|----|-----------|------------|
|-------|----|-----------|------------|

| BYTE                           |         |    |    | BIT |    |    |    |         |
|--------------------------------|---------|----|----|-----|----|----|----|---------|
| DIIC                           | 7 (MSB) | 6  | 5  | 4   | 3  | 2  | 1  | 0 (LSB) |
| I <sup>2</sup> C slave address | L       | Н  | L  | L   | A2 | A1 | A0 | R/W     |
| Px I/O data bus                | P7      | P6 | P5 | P4  | P3 | P2 | P1 | P0      |

## **Device Address**

Figure 6 shows the address byte for the TCA9554.



Figure 6. TCA9554 Address

|    | INPUTS |    | I <sup>2</sup> C BUS SLAVE ADDRESS |  |  |  |  |  |  |  |  |  |
|----|--------|----|------------------------------------|--|--|--|--|--|--|--|--|--|
| A2 | A1     | A0 | FC BUS SLAVE ADDRESS               |  |  |  |  |  |  |  |  |  |
| L  | L      | L  | 32 (decimal), 20 (hexadecimal)     |  |  |  |  |  |  |  |  |  |
| L  | L      | Н  | 33 (decimal), 21 (hexadecimal)     |  |  |  |  |  |  |  |  |  |
| L  | Н      | L  | 34 (decimal), 22 (hexadecimal)     |  |  |  |  |  |  |  |  |  |
| L  | Н      | Н  | 35 (decimal), 23 (hexadecimal)     |  |  |  |  |  |  |  |  |  |
| Н  | L      | L  | 36 (decimal), 24 (hexadecimal)     |  |  |  |  |  |  |  |  |  |
| н  | L      | н  | 37 (decimal), 25 (hexadecimal)     |  |  |  |  |  |  |  |  |  |
| Н  | Н      | L  | 38 (decimal), 26 (hexadecimal)     |  |  |  |  |  |  |  |  |  |
| Н  | Н      | Н  | 39 (decimal), 27 (hexadecimal)     |  |  |  |  |  |  |  |  |  |

 Table 3. Address Reference

The last bit of the slave address defines the operation (read or write) to be performed. When it is high (1), a read is selected. A low (0) selects a write operation.

## **Control Register and Command Byte**

Following the successful acknowledgment of the address byte, the bus master sends a command byte that is stored in the control register in the TCA9554. Two bits of this command byte state the operation (read or write) and the internal register (input, output, polarity inversion or configuration) that will be affected. This register can be written or read through the l<sup>2</sup>C bus. The command byte is sent only during a write transmission.

Once a command byte has been sent, the register that was addressed continues to be accessed by reads until a new command byte has been sent.

| 0 | 0 | 0   | 0 | 0 | 0 | B1 | B0 |
|---|---|-----|---|---|---|----|----|
| Ŭ | Ů | , v | Ŭ | Ŭ | Ŭ |    |    |

Figure 7. Control Register Bits

| Table 4. Command Byte |
|-----------------------|
|-----------------------|

| CONTROL RE | EGISTER BITS | COMMAND BYTE | REGISTER           | PROTOCOL        | POWER-UP  |  |
|------------|--------------|--------------|--------------------|-----------------|-----------|--|
| B1         | B0           | (HEX)        | REGISTER           | PROTOCOL        | DEFAULT   |  |
| 0          | 0            | 0x00         | Input Port         | Read byte       | XXXX XXXX |  |
| 0          | 1            | 0x01         | Output Port        | Read/write byte | 1111 1111 |  |
| 1          | 0            | 0x02         | Polarity Inversion | Read/write byte | 0000 0000 |  |
| 1          | 1            | 0x03         | Configuration      | Read/write byte | 1111 1111 |  |

ISTRUMENTS

FXAS

6



TCA9554

www.ti.com

#### **Register Descriptions**

The Input Port register (register 0) reflects the incoming logic levels of the pins, regardless of whether the pin is defined as an input or an output by the Configuration register. It only acts on read operation. Writes to these registers have no effect. The default value, X, is determined by the externally applied logic level.

Before a read operation, a write transmission is sent with the command byte to let the I<sup>2</sup>C device know that the Input Port register will be accessed next.

#### Table 5. Register 0 (Input Port Register)

| BIT     | 17 | 16 | 15 | 14 | 13 | 12 | l1 | 10 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  |

The Output Port register (register 1) shows the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in this register have no effect on pins defined as inputs. In turn, reads from this register reflect the value that is in the flip-flop controlling the output selection, not the actual pin value.

#### Table 6. Register 1 (Output Port Register)

| BIT     | 07 | O6 | O5 | 04 | O3 | 02 | O1 | O0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

The Polarity Inversion register (register 2) allows polarity inversion of pins defined as inputs by the Configuration register. If a bit in this register is set (written with 1), the corresponding port pin polarity is inverted. If a bit in this register is cleared (written with a 0), the corresponding port pin original polarity is retained.

#### Table 7. Register 2 (Polarity Inversion Register)

| ſ | BIT     | N7 | N6 | N5 | N4 | N3 | N2 | N1 | N0 |
|---|---------|----|----|----|----|----|----|----|----|
|   | DEFAULT | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

The Configuration register (register 3) configures the directions of the I/O pins. If a bit in this register is set to 1, the corresponding port pin is enabled as an input with high impedance output driver. If a bit in this register is cleared to 0, the corresponding port pin is enabled as an output.

#### Table 8. Register 3 (Configuration Register)

| BIT     | C7 | C6 | C5 | C4 | C3 | C2 | C1 | C0 |
|---------|----|----|----|----|----|----|----|----|
| DEFAULT | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

#### **Power-On Reset**

When power (from 0 V) is applied to V<sub>CC</sub>, an internal power-on reset holds the TCA9554 in a reset condition until V<sub>CC</sub> has reached V<sub>POR</sub>. At that point, the reset condition is released and the TCA9554 registers and I<sup>2</sup>C/SMBus state machine will initialize to their default states. After that, V<sub>CC</sub> must be lowered to below 0.2 V and then back up to the operating voltage for a power-reset cycle.

SCPS233A –NOVEMBER 2011–REVISED MARCH 2012

www.ti.com

## Interrupt Output (INT)

An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time, t<sub>iv</sub>, the signal INT is valid. Resetting the interrupt circuit is achieved when data on the port is changed to the original setting; data is read from the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge (ACK) bit or not acknowledge (NACK) bit after the rising edge of the SCL signal. Interrupts that occur during the ACK or NACK clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and is transmitted as INT.

Reading from or writing to another device does not affect the interrupt circuit, and a pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur if the state of the pin does not match the contents of the Input Port register.

 $\overline{INT}$  has an open-drain structure and requires a pullup resistor to V<sub>CC</sub>.

## **Bus Transactions**

Data is exchanged between the master and TCA9554 through write and read commands.

### Writes

Data is transmitted to the TCA9554 by sending the device address and setting the least-significant bit to a logic 0 (see Figure 6 for device address). The command byte is sent after the address and determines which register receives the data that follows the command byte (see Figure 8 and Figure 9). There is no limitation on the number of data bytes sent in one write transmission.



Figure 8. Write to Output Port Register







TCA9554

#### Reads

www.ti.com

The bus master first must send the TCA9554 address with the least significant bit (LSB) set to a logic 0 (see Figure 6 for device address). The command byte is sent after the address and determines which register is accessed. After a restart, the device address is sent again, but this time the LSB is set to a logic 1. Data from the register defined by the command byte then is sent by the TCA9554 (see Figure 10 and Figure 11). After a restart, the value of the register defined by the command byte matches the register being accessed when the restart occurred. Data is clocked into the register on the rising edge of the ACK clock pulse. There is no limitation on the number of data bytes received in one read transmission, but when the final byte is received, the bus master must not acknowledge the data.



Figure 10. Read From Register



- A. This figure assumes the command byte has previously been programmed with 00h.
- B. Transfer of data can be stopped at any moment by a Stop condition.
- C. This figure eliminates the command byte transfer, a restart, and slave address call between the initial slave address call and actual data transfer from the P port. See Figure 10 for these details.

#### Figure 11. Read From Input Port Register

## Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                                            |                                | MIN  | MAX  | UNIT |
|------------------|--------------------------------------------|--------------------------------|------|------|------|
| $V_{CC}$         | Supply voltage range                       |                                | -0.5 | 6    | V    |
| VI               | Input voltage range <sup>(2)</sup>         |                                | -0.5 | 6    | V    |
| Vo               | Output voltage range <sup>(2)</sup>        |                                | -0.5 | 6    | V    |
| I <sub>IK</sub>  | Input clamp current                        | V <sub>1</sub> < 0             |      | -20  | mA   |
| I <sub>OK</sub>  | Output clamp current                       | V <sub>O</sub> < 0             |      | -20  | mA   |
| I <sub>IOK</sub> | Input/output clamp current                 | $V_O < 0$ or $V_O > V_{CC}$    |      | ±20  | mA   |
| I <sub>OL</sub>  | Continuous output low current              | $V_{O} = 0$ to $V_{CC}$        |      | 50   | mA   |
| I <sub>OH</sub>  | Continuous output high current             | $V_{O} = 0$ to $V_{CC}$        |      | -50  | mA   |
|                  | Continuous current through GND             | Continuous current through GND |      | -250 |      |
| ICC              | Continuous current through V <sub>CC</sub> |                                |      | 160  | mA   |
| $\theta_{JA}$    | Package thermal impedance <sup>(3)</sup>   | PW package                     |      | 108  | °C/W |
| T <sub>stg</sub> | Storage temperature range                  |                                | -65  | 150  | °C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

(3) The package thermal impedance is calculated in accordance with JESD 51-7.

## **Recommended Operating Conditions**

|                 |                                            |                                                |                                   | MIN                 | MAX                 | UNIT |
|-----------------|--------------------------------------------|------------------------------------------------|-----------------------------------|---------------------|---------------------|------|
| V <sub>CC</sub> | V <sub>CC</sub> Supply voltage             |                                                |                                   | 1.65                | 5.5                 | V    |
|                 |                                            | SCL, SDA                                       |                                   | $0.7 \times V_{CC}$ | 5.5                 |      |
| V <sub>IH</sub> | High-level input voltage                   |                                                | V <sub>CC</sub> = 1.65 V to 2.3 V | $0.7 \times V_{CC}$ | 5.5                 | V    |
|                 |                                            | A2–A0, P7–P0                                   | $V_{CC}$ = 2.3 V to 5.5 V         | 2                   | 5.5                 |      |
|                 | SCL, SDA                                   |                                                | -0.5                              | $0.3 \times V_{CC}$ |                     |      |
| VIL             | V <sub>IL</sub> Low-level input voltage A. |                                                | $V_{CC}$ = 1.65 V to 2.3 V        | -0.5                | $0.3 \times V_{CC}$ | V    |
|                 |                                            | A2–A0, P7–P0 $V_{CC} = 2.3 \text{ V to 5.5 V}$ | $V_{CC}$ = 2.3 V to 5.5 V         | -0.5                | 0.8                 |      |
| I <sub>OH</sub> | High-level output current                  | P7-P0                                          |                                   |                     | -10                 | mA   |
| I <sub>OL</sub> | Low-level output current                   | P7-P0                                          |                                   | 25                  | mA                  |      |
| T <sub>A</sub>  | Operating free-air temperature             | 9                                              |                                   | -40                 | 85                  | °C   |



**TCA9554** 

www.ti.com

### **Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                  | TEST CONDITIONS                                | V <sub>cc</sub> | MIN  | TYP <sup>(1)</sup> | MAX      | UNIT |
|------------------|------------------------------------------------------------|------------------------------------------------|-----------------|------|--------------------|----------|------|
| V <sub>IK</sub>  | Input diode clamp voltage                                  | I <sub>I</sub> = -18 mA                        | 1.65 V to 5.5 V | -1.2 |                    |          | V    |
| V <sub>POR</sub> | Power-on reset voltage                                     | $V_{I} = V_{CC}$ or GND, $I_{O} = 0$           | 1.65 V to 5.5 V |      | 1.5                | 1.65     | V    |
|                  |                                                            |                                                | 1.65 V          | 1.2  |                    |          |      |
|                  |                                                            |                                                | 2.3 V           | 1.8  |                    |          |      |
|                  |                                                            | I <sub>OH</sub> = -8 mA                        | 3 V             | 2.6  |                    |          |      |
|                  |                                                            |                                                | 4.5 V           | 3.1  |                    |          |      |
| .,               | $\mathbf{D}$ part high level output voltage $\binom{2}{2}$ |                                                | 4.75 V          | 4.1  |                    |          |      |
| V <sub>ОН</sub>  | P-port high-level output voltage <sup>(2)</sup>            |                                                | 1.65 V          | 1.1  |                    |          | V    |
|                  |                                                            |                                                | 2.3 V           | 1.7  |                    |          |      |
|                  |                                                            | I <sub>OH</sub> = -10 mA                       | 3 V             | 2.5  |                    |          |      |
|                  |                                                            |                                                | 4.5 V           | 3    |                    |          |      |
|                  |                                                            |                                                | 4.75 V          | 4    |                    |          |      |
|                  | SDA                                                        | V <sub>OL</sub> = 0.4 V                        | 1.65 V to 5.5 V | 3    | 8                  |          |      |
|                  |                                                            |                                                | 1.65 V          | 8    | 10                 |          |      |
|                  |                                                            |                                                | 2.3 V           | 8    | 10                 |          |      |
|                  |                                                            | V <sub>OL</sub> = 0.5 V                        | 3 V             | 8    | 14                 |          | - mA |
|                  |                                                            |                                                | 4.5 V           | 8    | 17                 |          |      |
|                  | P port <sup>(3)</sup>                                      |                                                | 4.75 V          | 8    | 35                 |          |      |
| OL               |                                                            |                                                | 1.65 V          | 10   | 13                 |          |      |
|                  |                                                            |                                                | 2.3 V           | 10   | 13                 |          |      |
|                  |                                                            | $V_{OL} = 0.7 V$                               | 3 V             | 10   | 19                 |          |      |
|                  |                                                            |                                                | 4.5 V           | 10   | 24                 |          |      |
|                  |                                                            |                                                | 4.75 V          | 10   | 45                 |          |      |
|                  | INT                                                        | V <sub>OL</sub> = 0.4 V                        | 1.65 V to 5.5 V | 3    | 10                 |          |      |
| I                | SCL, SDA<br>A2–A0                                          | V <sub>I</sub> = V <sub>CC</sub> or GND        | 1.65 V to 5.5 V |      |                    | ±1<br>±1 | μA   |
| I <sub>IH</sub>  | P port                                                     | $V_1 = V_{CC}$                                 | 1.65 V to 5.5 V |      |                    | 1        | μA   |
| IIL              | P port                                                     | V <sub>I</sub> = GND                           | 1.65 V to 5.5 V |      |                    | -100     | μA   |
|                  |                                                            |                                                | 5.5 V           |      | 104                | 175      |      |
|                  |                                                            | $V_{I} = V_{CC}, I_{O} = 0, I/O = inputs,$     | 3.6 V           |      | 50                 | 90       |      |
|                  |                                                            | f <sub>scl</sub> = 400 kHz, No load            | 2.7 V           |      | 20                 | 65       |      |
|                  |                                                            |                                                | 1.95 V          |      | 40                 | 45       |      |
|                  | Operating mode                                             |                                                | 5.5 V           |      | 60                 | 150      |      |
|                  |                                                            | $V_I = V_{CC}$ , $I_O = 0$ , $I/O = inputs$ ,  | 3.6 V           |      | 15                 | 40       |      |
|                  |                                                            | $f_{scl} = 100 \text{ kHz}$ , No load          | 2.7 V           |      | 8                  | 20       |      |
| 1                |                                                            |                                                | 1.95 V          |      | 20                 | 20       |      |
| I <sub>CC</sub>  |                                                            |                                                | 5.5 V           |      | 450                | 700      | μA   |
|                  |                                                            | $V_{I} = GND$ , $I_{O} = 0$ , $I/O = inputs$ , | 3.6 V           |      | 300                | 600      |      |
|                  |                                                            | f <sub>scl</sub> = 0 kHz, No load              | 2.7 V           |      | 225                | 500      |      |
|                  |                                                            |                                                | 1.95 V          |      | 225                | 500      | 1    |
|                  | Standby mode                                               |                                                | 5.5 V           |      | 2.8                | 3        |      |
|                  |                                                            | $V_I = V_{CC}$ , $I_O = 0$ , $I/O = inputs$ ,  | 3.6 V           |      | 1.6                | 1.8      |      |
|                  |                                                            | $f_{scl} = 0$ kHz, No load                     | 2.7 V           |      | 1.4                | 1.6      |      |
|                  |                                                            |                                                | 1.95 V          |      | 1.4                | 1.6      |      |

(1) All typical values are at nominal supply voltage (2.5-V, 3.3-V, or 5-V  $V_{CC}$ ) and  $T_A = 25^{\circ}C$ . (2) The total current sourced by all I/Os must be limited to 85 mA.

(3) Each I/O must be externally limited to a maximum of 25 mA, and the P port (P0 to P7) must be limited to a maximum current of 200 mA. SCPS233A -NOVEMBER 2011-REVISED MARCH 2012

www.ti.com

## **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                                         | PARAMETER                     | TEST CONDITIONS                                                    | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------------------------|-------------------------------|--------------------------------------------------------------------|-----------------|-----|--------------------|-----|------|
| ΔI <sub>CC</sub> Additional cur<br>mode | Additional current in standby | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND     | 1.65 V to 5.5 V |     |                    | 1.5 |      |
|                                         | mode                          | Every LED I/O at V <sub>I</sub> = 4.3 V; $f_{scl} = 0 \text{ kHz}$ | 5.5 V           | 1   |                    | mA  |      |
| CI                                      | SCL                           | $V_1 = V_{CC}$ or GND                                              | 1.65 V to 5.5 V |     | 4                  | 5   | pF   |
| C <sub>io</sub>                         | SDA                           |                                                                    |                 |     | 5.5                | 6.5 | ~ [  |
|                                         | P port                        | $V_{IO} = V_{CC} \text{ or } GND$                                  | 1.65 V to 5.5 V |     | 8                  | 9.5 | pF   |

## I<sup>2</sup>C Interface Timing Requirements

over operating free-air temperature range (unless otherwise noted) (see Figure 12)

|                       |                                                    |                                          |     | STANDARD MODE<br>I <sup>2</sup> C BUS |                                       | Ε   | UNIT |
|-----------------------|----------------------------------------------------|------------------------------------------|-----|---------------------------------------|---------------------------------------|-----|------|
|                       |                                                    |                                          | MIN | MAX                                   | MIN                                   | MAX |      |
| f <sub>scl</sub>      | I <sup>2</sup> C clock frequency                   |                                          |     | 100                                   | 0                                     | 400 | kHz  |
| t <sub>sch</sub>      | I <sup>2</sup> C clock high time                   |                                          | 4   |                                       | 0.6                                   |     | μs   |
| t <sub>scl</sub>      | I <sup>2</sup> C clock low time                    |                                          | 4.7 |                                       | 1.3                                   |     | μs   |
| t <sub>sp</sub>       | I <sup>2</sup> C spike time                        |                                          |     | 50                                    |                                       | 50  | ns   |
| t <sub>sds</sub>      | I <sup>2</sup> C serial-data setup time            |                                          | 250 |                                       | 100                                   |     | ns   |
| t <sub>sdh</sub>      | I <sup>2</sup> C serial-data hold time             |                                          |     |                                       | 0                                     |     | ns   |
| t <sub>icr</sub>      | I <sup>2</sup> C input rise time                   |                                          |     | 1000                                  | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns   |
| t <sub>icf</sub>      | I <sup>2</sup> C input fall time                   |                                          |     | 300                                   | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns   |
| t <sub>ocf</sub>      | I <sup>2</sup> C output fall time                  | 10-pF to 400-pF bus                      |     | 300                                   | 20 + 0.1C <sub>b</sub> <sup>(1)</sup> | 300 | ns   |
| t <sub>buf</sub>      | I <sup>2</sup> C bus free time between Stop and    | d Start                                  | 4.7 |                                       | 1.3                                   |     | μs   |
| t <sub>sts</sub>      | I <sup>2</sup> C Start or repeated Start condition | n setup                                  | 4.7 |                                       | 0.6                                   |     | μs   |
| t <sub>sth</sub>      | I <sup>2</sup> C Start or repeated Start condition | hold                                     | 4   |                                       | 0.6                                   |     | μs   |
| t <sub>sps</sub>      | I <sup>2</sup> C Stop condition setup              |                                          | 4   |                                       | 0.6                                   |     | μs   |
| t <sub>vd(data)</sub> | Valid data time                                    | SCL low to SDA output valid              | 300 |                                       | 50                                    |     | ns   |
| t <sub>vd(ack)</sub>  | Valid data time of ACK condition                   | ACK signal from SCL low to SDA (out) low | 0.3 | 3.45                                  | 0.1                                   | 0.9 | μs   |
| Cb                    | I <sup>2</sup> C bus capacitive load               | ·                                        |     | 400                                   |                                       | 400 | ns   |

(1)  $C_b = Total capacitive load of one bus in pF$ 

## Switching Characteristics

over operating free-air temperature range (unless otherwise noted) (see Figure 13 and Figure 14)

|                 | PARAMETER                  | FROM TO<br>(INPUT) (OUTPUT) |          | STANDARD MODE<br>I <sup>2</sup> C BUS | FAST MODE<br>I <sup>2</sup> C BUS | UNIT |
|-----------------|----------------------------|-----------------------------|----------|---------------------------------------|-----------------------------------|------|
|                 |                            | (INFUT)                     | (001201) | MIN MAX                               | MIN MAX                           |      |
| t <sub>iv</sub> | Interrupt valid time       | P port                      | INT      | 2                                     | 4                                 | μs   |
| t <sub>ir</sub> | Interrupt reset delay time | SCL                         | INT      | 4                                     | 4                                 | μs   |
| t <sub>pv</sub> | Output data valid          | SCL                         | P7-P0    | 200                                   | 200                               | ns   |
| t <sub>ps</sub> | Input data setup time      | P port                      | SCL      | 100                                   | 100                               | ns   |
| t <sub>ph</sub> | Input data hold time       | P port                      | SCL      | 1                                     | 1                                 | μs   |



85

8



Number of I/Os Held Low

V<sub>cc</sub> – Supply Voltage – V









SCPS233A -NOVEMBER 2011-REVISED MARCH 2012

www.ti.com

NSTRUMENTS

Texas





SCPS233A-NOVEMBER 2011-REVISED MARCH 2012

**TCA9554** 

### PARAMETER MEASUREMENT INFORMATION



#### SDA LOAD CONFIGURATION



| BYTE DESCRIPTION |                          |  |
|------------------|--------------------------|--|
| 1                | I <sup>2</sup> C address |  |
| 2, 3             | P-port data              |  |

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

## Figure 12. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms





**PARAMETER MEASUREMENT INFORMATION (continued)** 

- A.  $C_L$  includes probe and jig capacitance.
- B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.
- C. All parameters and waveforms are not applicable to all devices.

## Figure 13. Interrupt Load Circuit and Voltage Waveforms



#### SCPS233A-NOVEMBER 2011-REVISED MARCH 2012





#### READ MODE (R/W = 1)

- A.  $C_L$  includes probe and jig capacitance.
- B.  $t_{pv}$  is measured from 0.7 × V<sub>CC</sub> on SCL to 50% I/O pin output.
- C. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

## Figure 14. P-Port Load Circuit and Voltage Waveforms

SCPS233A -NOVEMBER 2011-REVISED MARCH 2012

www.ti.com



PARAMETER MEASUREMENT INFORMATION (continued)

A.  $C_L$  includes probe and jig capacitance.

B. All inputs are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>0</sub> = 50  $\Omega$ , t<sub>r</sub>/t<sub>f</sub>  $\leq$  30 ns.

C. All parameters and waveforms are not applicable to all devices.

## Figure 15. Reset Load Circuits and Voltage Waveforms



SCPS233A-NOVEMBER 2011-REVISED MARCH 2012

www.ti.com

## APPLICATION INFORMATION





- A. Device address is configured as 0100000 for this example.
- B. P0, P2, and P3 are configured as outputs.
- C. P1, P4, and P5 are configured as inputs.
- D. P6 and P7 are not used and have internal 100-k $\Omega$  pullup resistors to protect them from floating.

#### Figure 16. Typical Application



SCPS233A-NOVEMBER 2011-REVISED MARCH 2012

## Minimizing I<sub>cc</sub> When I/Os Control LEDs

When the I/Os are used to control LEDs, they are normally connected to  $V_{CC}$  through a resistor as shown in Figure 16. Because the LED acts as a diode, when the LED is off, the I/O  $V_{IN}$  is about 1.2 V less than  $V_{CC}$ . The supply current,  $I_{CC}$ , increases as  $V_{IN}$  becomes lower than  $V_{CC}$  and is specified as  $\Delta I_{CC}$  in *Electrical Characteristics*.

For battery-powered applications, it is essential that the voltage of I/O pins is greater than or equal to  $V_{CC}$  when the LED is off to minimize current consumption. Figure 17 shows a high-value resistor in parallel with the LED. Figure 18 shows  $V_{CC}$  less than the LED supply voltage by at least 1.2 V. Both of these methods maintain the I/O  $V_{IN}$  at or above  $V_{CC}$  and prevents additional supply-current consumption when the LED is off.



Figure 17. High-Value Resistor in Parallel With the LED



Figure 18. Device Supplied by a Lower Voltage

#### **Power-On Reset Requirements**

In the event of a glitch or data corruption, TCA9554 can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in Figure 19 and Figure 20.







SCPS233A - NOVEMBER 2011 - REVISED MARCH 2012



Figure 20.  $V_{CC}$  is Lowered Below the POR Threshold, Then Ramped Back Up to  $V_{CC}$ 

Table 9 specifies the performance of the power-on reset feature for TCA9554 for both types of power-on reset.

| PARAMETER                 |                                                                                                               |               |       | TYP | MAX   | UNIT |
|---------------------------|---------------------------------------------------------------------------------------------------------------|---------------|-------|-----|-------|------|
| V <sub>CC_FT</sub>        | Fall rate                                                                                                     | See Figure 19 | 1     |     | 100   | ms   |
| V <sub>CC_RT</sub>        | Rise rate                                                                                                     | See Figure 19 | 0.01  |     | 100   | ms   |
| V <sub>CC_TRR_GND</sub>   | Time to re-ramp (when V <sub>CC</sub> drops to GND)                                                           | See Figure 19 | 40    |     |       | μs   |
| V <sub>CC_TRR_POR50</sub> | Time to re-ramp (when $V_{CC}$ drops to $V_{POR\_MIN} - 50$ mV)                                               | See Figure 20 | 40    |     |       | μs   |
| V <sub>CC_GH</sub>        | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$ | See Figure 21 |       |     | 1.2   | V    |
| V <sub>CC_GW</sub>        | Glitch width that will not cause a functional disruption when $V_{CCX\_GH} = 0.5 \times V_{CCx}$              | See Figure 21 |       |     | 10    | μs   |
| V <sub>PORF</sub>         | Voltage trip point of POR on falling V <sub>CC</sub>                                                          |               | 0.767 |     | 1.144 | V    |
| V <sub>PORR</sub>         | Voltage trip point of POR on rising V <sub>CC</sub>                                                           |               | 1.033 |     | 1.428 | V    |

(1)  $T_A = -40^{\circ}C$  to 85°C (unless otherwise noted)

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 21 and Table 9 provide more information on how to measure these specifications.



## Figure 21. Glitch Width and Glitch Height

 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the V<sub>CC</sub> being lowered to or from 0. Figure 22 and Table 9 provide more details on this specification.





Figure 22. V<sub>POR</sub>



SCPS233A-NOVEMBER 2011-REVISED MARCH 2012

## **REVISION HISTORY**

| Changes from Original (November 2011) to Revision A | Page |
|-----------------------------------------------------|------|
|                                                     |      |

| • U | Jpdated part number in DESCRIPTION/ORDERING INFORMATION section. | 2 |
|-----|------------------------------------------------------------------|---|
|-----|------------------------------------------------------------------|---|



20-May-2013

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4/5)          |         |
| TCA9554PWR       | ACTIVE | TSSOP        | PW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PW554          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

### REEL DIMENSIONS

TEXAS INSTRUMENTS





TAPE AND REEL INFORMATION

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

| *All dimensions are nominal |         |         |      |     |      |   |
|-----------------------------|---------|---------|------|-----|------|---|
| Device                      | Package | Package | Pins | SPQ | Reel | I |

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCA9554PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCA9554PWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



## PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated