# CC2543, CC2544, CC2545 System-on-Chip Solution for 2.4-GHz Applications

## **User's Guide**



Literature Number: SWRU283B March 2012–Revised March 2013



## **Contents**

| Prefa | ce     |         |                             | 13 |
|-------|--------|---------|-----------------------------|----|
| 1     | Introd | duction |                             | 16 |
|       | 1.1    | Overvi  | ew                          | 17 |
|       |        | 1.1.1   | CPU and Memory              | 20 |
|       |        | 1.1.2   | Clocks and Power Management | 20 |
|       |        | 1.1.3   | Peripherals                 | 20 |
|       |        | 1.1.4   | Radio                       | 22 |
|       | 1.2    | Applica | ations                      | 22 |
| 2     | 8051   | CPU     |                             | 23 |
|       | 2.1    |         | CPU Introduction            |    |
|       | 2.2    | Memo    | ry                          | 24 |
|       |        | 2.2.1   | Memory Map                  |    |
|       |        | 2.2.2   | CPU Memory Space            | 26 |
|       |        | 2.2.3   | Physical Memory             | 26 |
|       |        | 2.2.4   | XDATA Memory Access         | 32 |
|       |        | 2.2.5   | •                           |    |
|       | 2.3    |         | Registers                   | 32 |
|       |        | 2.3.1   |                             |    |
|       |        | 2.3.2   | Registers R0–R7             |    |
|       |        | 2.3.3   | Program Status Word         |    |
|       |        | 2.3.4   | Accumulator                 |    |
|       |        | 2.3.5   | B Register                  |    |
|       | ~ /    | 2.3.6   | Stack Pointer               |    |
|       | 2.4    |         | tion Set Summary            |    |
|       | 2.5    |         | pts                         |    |
|       |        | 2.5.1   | Interrupt Masking           |    |
|       |        | 2.5.2   | Interrupt Processing        |    |
| _     |        | 2.5.3   |                             |    |
| 3     |        | -       | face                        |    |
|       | 3.1    | 0       | Mode                        |    |
|       | 3.2    | 0       | Communication               |    |
|       | 3.3    |         | Commands                    |    |
|       |        | 3.3.1   | Debug Configuration         |    |
|       |        | 3.3.2   | Debug Status                |    |
|       |        | 3.3.3   | Hardware Breakpoints        |    |
|       | 3.4    |         | Programming                 | 55 |
|       | 0 5    | 3.4.1   |                             |    |
|       | 3.5    | 0       | Interface and Power Mode    |    |
|       | 3.6    | •       | ers                         |    |
| 4     | Powe   |         | agement and Clocks          | 58 |
|       | 4.1    |         | Management Introduction     |    |
|       |        | 4.1.1   | Active and Idle Modes       |    |
|       |        | 4.1.2   | PM1                         |    |
|       |        | 4.1.3   | PM2 (N/A for CC2544)        | 60 |

| www.t | i.com  |                                                                                        |    |
|-------|--------|----------------------------------------------------------------------------------------|----|
|       |        | 4.1.4 PM3 (N/A for CC2544)                                                             | 60 |
|       | 4.2    | Power-Management Control                                                               |    |
|       | 4.3    | Power-Management Registers                                                             |    |
|       | 4.4    | Oscillators and Clocks                                                                 |    |
|       |        | 4.4.1 Oscillators                                                                      | 63 |
|       |        | 4.4.2 System Clock                                                                     | 64 |
|       |        | 4.4.3 32-kHz Oscillators                                                               |    |
|       |        | 4.4.4 Oscillator and Clock Registers                                                   |    |
|       | 4.5    | Timer Tick Generation                                                                  |    |
|       | 4.6    | Data Retention                                                                         |    |
| 5     | Reset  |                                                                                        | 67 |
|       | 5.1    | Power-On Reset and Brownout Detector                                                   | 68 |
|       | 5.2    | Clock-Loss Detector                                                                    |    |
| 6     |        | Controller                                                                             |    |
| 0     | 6.1    | Flash Memory Organization                                                              |    |
|       | 6.2    | Flash Write                                                                            |    |
|       | 0.2    | 6.2.1 Flash-Write Procedure                                                            |    |
|       |        |                                                                                        |    |
|       |        | <ul><li>6.2.2 Writing Multiple Times to a Word</li><li>6.2.3 DMA Flash Write</li></ul> |    |
|       |        |                                                                                        |    |
|       | 0.0    | 6.2.4 CPU Flash Write                                                                  |    |
|       | 6.3    | Flash Page Erase                                                                       |    |
|       |        | 6.3.1 Performing Flash Erase From Flash Memory                                         |    |
|       | 6.4    | Flash DMA Trigger                                                                      |    |
|       | 6.5    | Flash Controller Registers                                                             |    |
| 7     | I/O Po | orts - CC2543                                                                          |    |
|       | 7.1    | Unused I/O Pins                                                                        |    |
|       | 7.2    | Low I/O Supply Voltage                                                                 |    |
|       | 7.3    | General Purpose I/O                                                                    |    |
|       | 7.4    | General Purpose I/O Interrupts                                                         |    |
|       | 7.5    | General Purpose I/O DMA                                                                |    |
|       | 7.6    | Peripheral I/O                                                                         |    |
|       |        | 7.6.1 Timer 1                                                                          |    |
|       |        | 7.6.2 Timer 3                                                                          | 78 |
|       |        | 7.6.3 Timer 4                                                                          | 78 |
|       |        | 7.6.4 USART 0                                                                          | 78 |
|       |        | 7.6.5 ADC                                                                              | 79 |
|       | 7.7    | Debug Interface                                                                        | 79 |
|       | 7.8    | Radio Test Output Signals                                                              | 79 |
|       | 7.9    | Power-Down Signal MUX                                                                  | 79 |
|       | 7.10   | I/O Registers                                                                          | 79 |
| 8     | I/O Po | orts - CC2544                                                                          | 87 |
|       | 8.1    | Unused I/O pins                                                                        | 88 |
|       | 8.2    | Low I/O Supply Voltage                                                                 | 88 |
|       | 8.3    | General Purpose I/O                                                                    | 88 |
|       | 8.4    | General Purpose I/O Interrupts                                                         | 88 |
|       | 8.5    | General Purpose I/O DMA                                                                | 89 |
|       | 8.6    | Peripheral I/O                                                                         | 89 |
|       |        | 8.6.1 Timer 1                                                                          | 91 |
|       |        | 8.6.2 Timer 3                                                                          | 91 |
|       |        | 8.6.3 Timer 4                                                                          | 91 |
|       |        | 8.6.4 USART 0                                                                          | 91 |
|       | 8.7    | Debug Interface                                                                        | 91 |

|    |       | www.ti                                  | i.com |
|----|-------|-----------------------------------------|-------|
|    | 8.8   | Radio Test Output Signals               | . 91  |
|    | 8.9   | I/O Registers                           | . 92  |
| 9  | I/O P | orts – CC2545                           | . 99  |
|    | 9.1   | Unused I/O Pins                         | 100   |
|    | 9.2   | Low I/O Supply Voltage                  | 100   |
|    | 9.3   | General Purpose I/O                     | 100   |
|    | 9.4   | General Purpose I/O Interrupts          | 100   |
|    | 9.5   | General Purpose I/O DMA                 | 101   |
|    | 9.6   | Peripheral I/O                          | 101   |
|    |       | 9.6.1 Timer 1                           | 102   |
|    |       | 9.6.2 Timer 3                           | 102   |
|    |       | 9.6.3 Timer 4                           | 102   |
|    |       | 9.6.4 USART 0                           | 102   |
|    |       | 9.6.5 ADC                               | 103   |
|    | 9.7   | Debug Interface                         | 103   |
|    | 9.8   | Radio Test Output Signals               | 103   |
|    | 9.9   | Power Down Signal MUX                   | 103   |
|    | 9.10  | I/O Registers                           | 103   |
| 10 | DMA   | Controller                              | 112   |
|    | 10.1  | DMA Operation                           |       |
|    | 10.2  | DMA Configuration Parameters            |       |
|    | 10.2  | 10.2.1 Source Address                   |       |
|    |       | 10.2.2 Destination Address              |       |
|    |       | 10.2.3 Transfer Count                   |       |
|    |       | 10.2.4 VLEN Setting                     |       |
|    |       | 10.2.5 Trigger Event                    |       |
|    |       | 10.2.6 Source and Destination Increment |       |
|    |       | 10.2.7 DMA Transfer Mode                |       |
|    |       | 10.2.8 DMA Priority                     |       |
|    |       | 10.2.9 Byte or Word Transfers           |       |
|    |       | 10.2.10 Interrupt Mask                  |       |
|    |       | 10.2.11 Mode 8 Setting                  | 117   |
|    | 10.3  | DMA Configuration Setup                 | 117   |
|    | 10.4  | Stopping DMA Transfers                  | 117   |
|    | 10.5  | DMA Interrupts                          | 118   |
|    | 10.6  | DMA Configuration Data Structure        | 118   |
|    | 10.7  | DMA Memory Access                       | 118   |
|    | 10.8  | DMA Registers                           | 122   |
| 11 | Time  | r 1 (16-Bit Timer)                      | 123   |
|    | 11.1  | 16-Bit Counter                          |       |
|    | 11.2  | Timer 1 Operation                       |       |
|    | 11.3  | Free-Running Mode                       |       |
|    | 11.4  | Modulo Mode                             |       |
|    | 11.5  | Up/Down Mode                            | 125   |
|    | 11.6  | Channel-Mode Control                    |       |
|    | 11.7  | Input Capture Mode                      | 126   |
|    | 11.8  | Output Compare Mode                     |       |
|    | 11.9  | IR Signal Generation and Learning       |       |
|    |       | 11.9.1 Introduction                     |       |
|    |       | 11.9.2 Modulated Codes                  | 131   |
|    |       | 11.9.3 Non-Modulated Codes              | 132   |
|    |       | 11.9.4 Learning                         | 133   |
|    |       | 11.9.5 Other Considerations             | 133   |

|    | 11.10 | Timer 1 Interrupts                      | 133 |
|----|-------|-----------------------------------------|-----|
|    | 11.11 | Timer 1 DMA Triggers                    | 133 |
|    | 11.12 | Timer 1 Registers                       | 134 |
|    | 11.13 | Accessing Timer 1 Registers as Array    | 139 |
| 12 | Timor | 3 and Timer 4 (8-Bit Timers)            |     |
| 12 | 12.1  | 8-Bit Timer Counter                     |     |
|    | 12.1  | Timer 3/Timer 4 Mode Control            |     |
|    | 12.2  | 12.2.1 Free-Running Mode                |     |
|    |       | 12.2.1 Pree-Rulling Mode                |     |
|    |       |                                         |     |
|    |       | 12.2.3 Modulo Mode                      |     |
|    |       | 12.2.4 Up/Down Mode                     |     |
|    | 12.3  | Channel Mode Control                    |     |
|    | 12.4  | Input Capture Mode                      |     |
|    | 12.5  | Output Compare Mode                     |     |
|    | 12.6  | Timer 3 and Timer 4 Interrupts          |     |
|    | 12.7  | Timer 3 and Timer 4 DMA Triggers        | 143 |
|    | 12.8  | Timer 3 and Timer 4 Registers           | 143 |
| 13 | Sleep | Timer                                   | 148 |
| -  | 13.1  | General                                 |     |
|    | 13.2  | Timer Compare                           |     |
|    | 13.3  | Timer Capture                           |     |
|    | 13.4  | Sleep Timer Registers                   |     |
|    |       |                                         |     |
| 14 | ADC   |                                         |     |
|    | 14.1  | ADC Introduction                        |     |
|    | 14.2  | ADC Operation                           |     |
|    |       | 14.2.1 ADC Inputs                       |     |
|    |       | 14.2.2 ADC Conversion Sequences         |     |
|    |       | 14.2.3 Single ADC Conversion            | 154 |
|    |       | 14.2.4 ADC Operating Modes              | 154 |
|    |       | 14.2.5 ADC Conversion Results           | 155 |
|    |       | 14.2.6 ADC Reference Voltage            | 155 |
|    |       | 14.2.7 ADC Conversion Timing            | 155 |
|    |       | 14.2.8 ADC Interrupts                   | 155 |
|    |       | 14.2.9 ADC DMA Triggers                 |     |
|    |       | 14.2.10 ADC Registers                   |     |
| 45 | Dend  |                                         |     |
| 15 |       | om-Number Generator                     |     |
|    | 15.1  | Introduction                            |     |
|    | 15.2  | Random-Number-Generator Operation       |     |
|    |       | 15.2.1 Pseudorandom Sequence Generation |     |
|    |       | 15.2.2 Seeding                          |     |
|    |       | 15.2.3 CRC16                            |     |
|    | 15.3  | Random-Number-Generator Registers       | 160 |
| 16 | AES ( | Coprocessor                             | 162 |
|    | 16.1  | AES Operation                           |     |
|    | 16.2  | key and IV                              |     |
|    | 16.3  | Padding of Input Data                   |     |
|    | 16.4  | Interface to CPU                        |     |
|    | 16.5  | Modes of Operation                      |     |
|    | 16.6  | CBC-MAC                                 |     |
|    | 16.7  | CCM Mode                                |     |
|    | 16.8  | AES Interrupts                          |     |
|    |       |                                         |     |
|    | 16.9  | AES DMA Triggers                        | 001 |

|    | 16.10            | AES Re               | egisters                                              | 166 |
|----|------------------|----------------------|-------------------------------------------------------|-----|
| 17 | Watel            | iT pobe              |                                                       | 168 |
| ., | 17.1             | •                    | og Mode                                               |     |
|    | 17.2             |                      | lode                                                  |     |
|    | 17.3             |                      | og Timer Register                                     |     |
| 40 | -                |                      |                                                       |     |
| 18 |                  |                      | A                                                     |     |
|    | 18.1             |                      |                                                       |     |
|    |                  | 18.1.1               | UART Transmit                                         |     |
|    |                  |                      |                                                       |     |
|    |                  | 18.1.3               | UART Hardware Flow Control                            |     |
|    | 10.0             |                      | UART Character Format                                 |     |
|    | 18.2             |                      |                                                       |     |
|    |                  | 18.2.1               |                                                       |     |
|    | 40.0             |                      | SPI Slave Operation                                   |     |
|    | 18.3             |                      | ave-Select Pin                                        |     |
|    | 18.4             |                      | ate Generation                                        |     |
|    | 18.5             |                      | Flushing                                              |     |
|    | 18.6             |                      | Interrupts                                            |     |
|    | 18.7             |                      | DMA Triggers                                          |     |
|    | 18.8             |                      | Registers                                             |     |
| 19 |                  | •                    | parator                                               |     |
|    | 19.1             |                      | tion                                                  |     |
|    | 19.2             | Registe              | r                                                     | 179 |
| 20 | I <sup>2</sup> C |                      |                                                       | 181 |
|    | 20.1             | Operati              | on                                                    | 182 |
|    |                  | 20.1.1               | I <sup>2</sup> C Initialization and Reset             | 183 |
|    |                  | 20.1.2               | I <sup>2</sup> C Serial Data                          | 183 |
|    |                  | 20.1.3               | I <sup>2</sup> C Addressing Modes                     | 184 |
|    |                  | 20.1.4               | I <sup>2</sup> C Module Operating Modes               | 184 |
|    |                  | 20.1.5               | I <sup>2</sup> C Clock Generation and Synchronization | 190 |
|    |                  | 20.1.6               | Bus Error                                             | 191 |
|    |                  | 20.1.7               | I <sup>2</sup> C Interrupt                            | 191 |
|    |                  | 20.1.8               | I <sup>2</sup> C Pins                                 | 191 |
|    | 20.2             | I <sup>2</sup> C Reg | isters                                                | 191 |
| 21 | USB (            | Control              | ler                                                   | 193 |
|    | 21.1             |                      | roduction                                             |     |
|    | 21.2             |                      | nable                                                 |     |
|    | 21.3             |                      | USB PLL                                               |     |
|    | 21.4             |                      | errupts                                               |     |
|    | 21.5             |                      | nt 0                                                  |     |
|    | 21.6             | -                    | nt-0 Interrupts                                       |     |
|    | -                | 21.6.1               | Error Conditions                                      |     |
|    |                  | 21.6.2               | SETUP Transactions (IDLE State)                       |     |
|    |                  |                      | IN Transactions (TX State)                            |     |
|    |                  |                      | OUT Transactions (RX State)                           |     |
|    | 21.7             |                      | nts 1–5                                               |     |
|    |                  | 21.7.1               | FIFO Management                                       |     |
|    |                  | 21.7.2               | Double Buffering                                      |     |
|    |                  |                      | FIFO Access                                           |     |
|    |                  | 21.7.4               | Endpoint 1–5 interrupts                               |     |
|    |                  | 21.7.5               | Bulk/Interrupt IN Endpoint                            |     |
|    |                  | 21.7.6               | Isochronous IN Endpoint                               |     |
|    |                  |                      |                                                       |     |

| www.t | i.com |                                                |     |
|-------|-------|------------------------------------------------|-----|
|       |       | 21.7.7 Bulk/Interrupt OUT Endpoint 2           | 200 |
|       |       | 21.7.8 Isochronous OUT Endpoint 2              | 201 |
|       | 21.8  | DMA                                            | 201 |
|       | 21.9  | USB Reset 2                                    | 201 |
|       | 21.10 | Suspend and Resume 2                           | 201 |
|       | 21.11 | Remote Wake-Up 2                               | 202 |
|       | 21.12 | USB Registers 2                                | 202 |
| 22    | Timer | 2 (Radio Timer) 2                              | 209 |
|       | 22.1  | Timer Operation                                |     |
|       |       | 22.1.1 General                                 |     |
|       |       | 22.1.2 Up Counter                              |     |
|       |       | 22.1.3 Timer Overflow                          |     |
|       |       |                                                | 210 |
|       |       |                                                | 210 |
|       |       | ·                                              | 210 |
|       |       |                                                | 211 |
|       |       | 22.1.8 Overflow-Count Overflow                 |     |
|       |       | 22.1.9 Overflow-Count Compare                  |     |
|       |       | 22.1.10 Long Compare                           |     |
|       |       | 22.1.11 Capture Input                          |     |
|       | 22.2  | Interrupts                                     |     |
|       | 22.3  | Event Outputs (DMA Trigger and Radio Events)   |     |
|       | 22.4  | Timer Start/Stop Synchronization (CC2545 Only) |     |
|       |       | 22.4.1 General                                 |     |
|       |       | 22.4.2 Timer Synchronous Stop 2                |     |
|       |       | 22.4.3 Timer Synchronous Start                 |     |
|       | 22.5  | Timer 2 Registers                              |     |
| 23    |       |                                                |     |
| 23    | 23.1  | RF Core                                        |     |
|       | 23.1  | Interrupts                                     |     |
|       | 20.2  | 23.2.1 Interrupt Registers                     |     |
|       | 23.3  | RF Core Data Memory                            |     |
|       | 20.0  | 23.3.1 FIFOs                                   |     |
|       |       | 23.3.2 DMA                                     |     |
|       |       |                                                | 226 |
|       |       |                                                | 232 |
|       | 23.4  |                                                | 232 |
|       | 20.4  |                                                | 232 |
|       |       | 23.4.2 CC2500 Compatible PN9 Whitening         | -   |
|       |       | 23.4.3 CRC                                     |     |
|       |       | 23.4.4 Co-Processor Mode                       |     |
|       | 23.5  |                                                | 236 |
|       | 23.6  |                                                | 237 |
|       | 23.7  |                                                | 237 |
|       | 23.8  | Packet Format                                  |     |
|       | 20.0  | 23.8.1 Rx FIFO Packet Organization             |     |
|       |       | 23.8.2 Tx FIFO Packet Organization             |     |
|       |       |                                                | 241 |
|       | 23.9  |                                                | 242 |
|       | 20.0  |                                                | 243 |
|       |       | •                                              | 243 |
|       |       | 23.9.3 RF Test Commands                        | -   |
|       | 23 10 | Random Number Generation                       |     |
|       | _0.10 |                                                |     |



| www.ti.o | com |
|----------|-----|
|----------|-----|

|    | 23.11  | Packet Sniffing                                  | 259        |
|----|--------|--------------------------------------------------|------------|
|    | 23.12  | Registers                                        |            |
|    |        | 23.12.1 Register Overview                        |            |
|    |        | 23.12.2 Register Settings Update                 | 261        |
|    |        | 23.12.3 SFR Register Descriptions                | 262        |
| 24 | Voltag | ge Regulator                                     | <b>281</b> |
| Α  | Abbre  | eviations                                        | <b>282</b> |
| В  | Additi | ional Information                                | 284        |
|    | B.1    | Texas Instruments Low-Power RF Web Site          | 285        |
|    | B.2    | Low-Power RF Online Community                    | 285        |
|    | B.3    | Texas Instruments Low-Power RF Developer Network |            |
|    | B.4    | Low-Power RF eNewsletter                         | 285        |
| С  | Refer  | ences                                            | <b>286</b> |



### List of Figures

| 1-1.  | CC2543 Block Diagram                                                        | 17        |
|-------|-----------------------------------------------------------------------------|-----------|
| 1-2.  | CC2544 Block Diagram                                                        | 18        |
| 1-3.  | CC2545 Block Diagram                                                        | 19        |
| 2-1.  | XDATA Memory Space (Showing SFR and DATA Mapping)                           | 25        |
| 2-2.  | CODE Memory Space - 32KB                                                    | 25        |
| 2-3.  | CODE Memory Space for Running Code From SRAM - 32KB                         |           |
| 2-4.  | Interrupt Overview                                                          | 40        |
| 3-1.  | External Debug Interface Timing                                             | 48        |
| 3-2.  | Transmission of One Byte                                                    | 49        |
| 3-3.  | Typical Command Sequence—No Extra Wait for Response                         | <b>50</b> |
| 3-4.  | Typical Command Sequence. Wait for Response                                 | 51        |
| 3-5.  | Burst Write Command (First 2 Bytes)                                         | 52        |
| 4-1.  | Clock System Overview                                                       | 63        |
| 6-1.  | Flash Write Using DMA                                                       | 72        |
| 10-1. | DMA Operation                                                               | 114       |
| 10-2. | Variable Length (VLEN) Transfer Options                                     | 116       |
| 11-1. | Free-Running Mode                                                           | 124       |
| 11-2. | Modulo Mode                                                                 | 125       |
| 11-3. | Up/Down Mode                                                                | 125       |
| 11-4. | Output Compare Modes, Timer Free-Running Mode                               | 128       |
| 11-5. | Output Compare Modes, Timer Modulo Mode                                     | 129       |
| 11-6. | Output Compare Modes, Timer Up/Down Mode                                    | 130       |
| 11-7. | Block Diagram of Timers in IR-Generation Mode                               | 132       |
| 11-8. | Modulated Waveform Example                                                  | 132       |
| 11-9. | IR Learning Board Diagram                                                   | 133       |
| 13-1. | Sleep Timer Capture (Example Using Rising Edge on P0_0)                     | 150       |
| 14-1. | ADC Block Diagram                                                           | 153       |
| 15-1. | Basic Structure of the Random-Number Generator                              | 160       |
| 16-1. | Message Authentication Phase Block B0                                       | 164       |
| 16-2. | Authentication Flag Byte                                                    | 164       |
| 16-3. | Message Encryption Phase Block                                              | 165       |
| 16-4. | Encryption Flag Byte                                                        | 165       |
| 19-1. | Analog Comparator                                                           | 179       |
| 20-1. | Block Diagram of the I <sup>2</sup> C Module                                | 182       |
| 20-2. | I <sup>2</sup> C Bus Connection Diagram                                     | 183       |
| 20-3. | I <sup>2</sup> C Module Data Transfer                                       | 183       |
| 20-4. | Bit Transfer on I <sup>2</sup> C Bus                                        | 184       |
| 20-5. | I <sup>2</sup> C Module 7-Bit Addressing Format                             | 184       |
| 20-6. | I <sup>2</sup> C Module Addressing Format With Repeated START Condition     | 184       |
| 20-7. | Arbitration Procedure Between Two Master Transmitters                       | 190       |
| 20-8. | Synchronization of Two I <sup>2</sup> C Clock Generators During Arbitration | 191       |
| 21-1. | USB Controller Block Diagram                                                | 194       |
| 21-2. | IN/OUT FIFOs                                                                | 198       |
| 23-1. | Mapping of Radio Memory to MCU XDATA Memory Space                           | 222       |
| 23-2. | FIFO Pointers                                                               | 222       |
| 23-3. | PN7 Whitening                                                               | 233       |
| 23-4. | CC2500 Compatible Whitening                                                 | 234       |
|       |                                                                             |           |



| 23-5.  | CRC Module                                 | 235 |
|--------|--------------------------------------------|-----|
| 23-6.  | Air Interface Packet Format for Basic Mode | 238 |
| 23-7.  | Air Interface Packet Format for Auto Mode  | 238 |
| 23-8.  | Bits of 9-Bit Header                       | 239 |
| 23-9.  | Bits of 10-Bit Header                      | 239 |
| 23-10. | Structures of Packets in the Rx FIFO       | 240 |
| 23-11. | Structure of Packets in the Tx FIFO        | 241 |
| 23-12. | Timing of Packets in Rx Tasks              | 256 |
| 23-13. | Timing of Packets in Tx Tasks              | 257 |
| 23-14. | Complete Appended Packet                   | 260 |
|        |                                            |     |



#### List of Tables

| 2-1  | SFR Overview                                                                          | . 27 |
|------|---------------------------------------------------------------------------------------|------|
| 2-2  | . Overview of XREG Registers                                                          | 31   |
| 2-3  | Instruction Set Summary                                                               | . 35 |
| 2-4  | . Instructions That Affect Flag Settings                                              | 38   |
| 2-5  | . Interrupts Overview                                                                 | . 39 |
| 2-6  | Priority Level Setting                                                                | 45   |
| 2-7  | . Interrupt Priority Groups                                                           | 45   |
| 2-8  | . Interrupt Polling Sequence                                                          | 46   |
| 3-1  | . Debug Commands                                                                      | 51   |
| 3-2  | . Debug Configuration                                                                 | 53   |
| 3-3  | . Debug Status                                                                        | 53   |
| 3-4  | . Relation Between PCON_IDLE and PM_ACTIVE                                            | . 54 |
| 3-5  | . Flash Lock-Protection Bit Structure Definition                                      | 55   |
| 4-1  | . Power Modes                                                                         | 59   |
| 6-1  | . Example Write Sequence                                                              | 71   |
| 7-1  | . Peripheral I/O Mapping CC2543                                                       | 77   |
| 8-1  | . I/O Port Configurations                                                             | 89   |
| 8-2  | . I/O Port Configuration - Example                                                    | 90   |
| 8-3  | . I/O Port Configurations - Example                                                   | 90   |
| 9-1  | Peripheral I/O Mapping CC2545                                                         | 101  |
| 10-  | 1. DMA Trigger Sources CC2544                                                         | 118  |
| 10-2 | 2. DMA Trigger Sources CC2543/45                                                      | 119  |
| 10-3 | 3. DMA Configuration Data Structure                                                   | 120  |
| 11-  | 1. Initial Compare Output Values (Compare Mode)                                       | 127  |
| 11-: | 2. Frequency Error Calculation for 38-kHz Carrier                                     | 131  |
| 12-  | 1. Initial Compare Output Values (Compare Mode)                                       | 142  |
| 18-  | 1. Commonly Used Baud-Rate Settings for 32 MHz System Clock                           | 175  |
| 19-  | 1. Comprator Output Values According to Change in Input Values                        | 179  |
| 20-  | 1. Slave Transmitter Mode                                                             | 185  |
| 20-2 | 2. Slave Receiver Mode                                                                | 186  |
| 20-3 | 3. Master Transmitter Mode                                                            | 188  |
| 20-  | 4. Master Receiver Mode                                                               | 189  |
| 20-  |                                                                                       | 191  |
| 20-  | 6. Clock Rates Defined at 32 MHz                                                      | 192  |
| 21-  | 1. USB Interrupt Flags Interrupt-Enable Mask Registers                                | 195  |
| 21-  | 2. FIFO Sizes for EP 1–5                                                              | 198  |
| 22-  | 1. Internal Registers                                                                 | 215  |
| 23-  | 1. Radio RAM Pages                                                                    | 221  |
| 23-  | 2. Commands to FIFO via RFST Register                                                 | 224  |
| 23-  | 3. Access to FIFO Registers                                                           | 225  |
| 23-  | 4. RAM-Based Registers                                                                | 226  |
| 23-  | 5. Address Structure for Auto Mode                                                    | 230  |
| 23-  | 6. Address Structure for Basic Mode                                                   | 231  |
| 23-  | 7. RAM-Based Registers in RAM Page 5                                                  | 232  |
| 23-  | 8. Register Settings for Different CRCs                                               | 235  |
| 23-  | 9. Register Settings for Some Commonly Used CRCs, Assuming Initialization With All 1s | 236  |
| 23-  | 10. Supported Modulation Formats, Data Rates, and Deviations                          | 237  |
|      |                                                                                       |      |



| 23-11. | Segments for Holding ACK Payload for Each Address Entry                               | 241 |
|--------|---------------------------------------------------------------------------------------|-----|
| 23-12. | Commands From MCU to LL Engine via RFST Register                                      | 243 |
| 23-13. | Timer 2 Capture Settings                                                              | 244 |
| 23-14. | End-of-Task Causes                                                                    | 245 |
| 23-15. | Recommended RAM Register Settings for Start Tone                                      | 247 |
| 23-16. | Interrupt and Counter Operation for Received Messages                                 | 248 |
| 23-17. | Interrupt and Counter Operation for Received Messages                                 | 249 |
| 23-18. | End of Receive Tasks                                                                  | 250 |
| 23-19. | Interrupt and Counter Operation for Received ACK Packets                              | 253 |
| 23-20. | End-of-Transmit Tasks                                                                 | 254 |
| 23-21. | Additional Reasons for End-of-Transmit on Clear-Channel Tasks                         | 255 |
| 23-22. | Packet Sniffer Modes of Operation                                                     | 259 |
| 23-23. | XREG Register Overview                                                                | 260 |
| 23-24. | Registers That Should Be Updated From Their Default Value, Bit Rates 1 Mbps and Lower | 261 |
| 23-25. | Registers That Should Be Updated From Their Default Value, Bit Rate 2 Mbps            | 262 |
|        |                                                                                       |     |



## **Read This First**

#### **About This Manual**

This User's Guide presents a set of RF SoCs suitable for applications in the proprietary 2.4 GHz RF market, namely the CC2543 and CC2544 and CC2545.

These devices can be used in any application but are tailored for wireless HID applications. The CC2544 is tailored for the USB dongles, the CC2543 for peripheral devices such as wireless mouse applications and the CC2545 wireless keyboard applications.

The single-chip RF transceiver and MCU, supports data rates up to 2Mbps, and has extensive baseband automation, including auto-acknowledgement and address decoding. It provides excellent link budget with programmable output power up to +4dBm, which enables long range without external front-ends. CC2543/44/45 is suitable for systems targeting compliance with worldwide radio frequency regulations; ETSI EN 300 328 and EN 300 440 class 2 (Europe), FCC CFR47 Part 15 (US) and ARIB STD-T66 (Japan).

The CC2543 and CC2544 come in 32-pin, 5 × 5 mm QFN package and the CC2545 comes in a 48-pin, 7 × 7 mm QFN package. The on-chip voltage regulator supports a wide range of supply voltages, and the CC2544 even has a USB 5V to 3.3V regulator. The on-chip MCU is the High-Performance and Low-Power 8051 Microcontroller with Code Prefetch. It has up to 32kB of flash program memory and up to 2kB of SRAM, and it has hardware debug support.

The CC2544 has full speed USB support with 6 endpoints, separate 1kB FIFO memory, internal pull-up and 5V to 3.3V regulator.

The CC2543, 44, 45 devices comes with a powerful two-channel DMA which reduces the need of the MCU operating in active mode, hence significantly improves power consumption. In addition they have one 16-bit and two 8-bit timers which, together with 20mA drive strength on selected general purpose I/O pins, enable IR generation and reception. They also have a 40-bit radio timer used by the Link Layer Engine.

NOTE: Parameters given in the text, like flash sizes, RAM sizes, and so on, do not apply to all devices and different releases. See the data sheet for the respective device and release; also see data sheet for a full list of features and specifications.

#### **Related Documentation From Texas Instruments**

Related documentation can be found in Appendix C.

#### FCC Warning

This equipment generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.



#### If You Need Assistance

#### If You Need Assistance

All technical support is channeled through the TI Product Information Centers (PIC) - <u>www.ti.com/support</u>. To send an E-mail request, enter your contact information, along with your request at the following link – <u>PIC request form</u>.

Also visit the Low Power RF section of the TI E2E Community (<u>www.ti.com/lprf-forum</u>), where the user can easily get in touch with other users and find FAQs, Design Notes, Application Notes, Videos, and so on.

#### Glossary

Abbreviations used in this user guide can be found in Appendix A.

#### Devices

The CC254x System-on-Chip solution family consists of several devices. The following table provides a device overview and points out the differences regarding memory sizes and peripherals. For a complete feature list of any of the devices, see the corresponding data sheet (Appendix C).

Legend:

FLASH\_SIZE – The size of the flash

SRAM\_SIZE – The size of the SRAM

#### CC254x Family Overview

|                       | CC2543       | CC2544       | CC2545       |
|-----------------------|--------------|--------------|--------------|
| FLASH_SIZE            | 32 KB        | 32 KB        | 32 KB        |
| SRAM_SIZE             | 1 KB         | 2 KB         | 1 KB         |
| USB                   | Not included | Included     | Not included |
| ADC                   | Included     | Not included | Included     |
| Power modes           | PM1/PM2/PM3  | PM1          | PM1/PM2/PM3  |
| l <sup>2</sup> C      | Included     | Not included | Included     |
| Analog comparator     | Included     | Not included | Included     |
| 32kHz XTAL oscillator | Not included | Not included | Included     |



#### **Register Conventions**

Each SFR and XREG register is described in a separate table, where each table title contains the following information in the format indicated:

For SFR registers: REGISTER NAME (SFR address) – register description For XREG registers: REGISTER NAME (XDATA address) – register description

Each table has five columns to describe the different register fields as described in the following:

Column 1 - Bit: Denotes which bits of the register are described/addressed in the specific row

Column 2 - Name: Specific name of the register field

Column 3 - Reset: Reset/initial value of the register field

Column 4 – R/W: Key indicating the accessibility of the bits in the field (see for more details)

Column 5 – Description: More details about the register field, and often a description of the functions of the different values

In the register descriptions, each register field is shown with a symbol (R/W) indicating the access mode of the register field. The register values are always given in binary notation unless prefixed by 0x, which indicates hexadecimal notation.

#### **Register Bit Conventions**

| SYMBOL | ACCESS MODE                                            |
|--------|--------------------------------------------------------|
| R/W    | Read/write                                             |
| R      | Read-only                                              |
| R0     | Read as 0                                              |
| R1     | Read as 1                                              |
| W      | Write-only                                             |
| W0     | Write as 0                                             |
| W1     | Write as 1                                             |
| H0     | Hardware clear                                         |
| H1     | Hardware set                                           |
| R*     | The value read may be different from the value written |

Register Conventions



## Introduction

Page

As mentioned in the preface, the CC254x device family provides solutions for a wide range of applications. In order to help the user to develop these applications, this user's guide focuses on the usage of the different building blocks of the CC254x device family. For detailed device descriptions, complete feature lists, and performance numbers, see the device-specific data sheet (Appendix C).

In order to help the user to develop applications, this user's guide focuses on the usage of the different building blocks of the CC254x devices. For detailed device descriptions, complete feature lists, and performance numbers, see the device-specific data sheet (Appendix C).

In order to provide easy access to relevant information, the following subsections guide the reader to the different chapters in this guide.

#### Topic

 1.1
 Overview
 17

 1.2
 Applications
 22

#### 1.1 Overview

The block diagrams in Figure 1-1, Figure 1-2 and Figure 1-3 show the different building blocks of the CC2543, 44, 45 devices.















Figure 1-3. CC2545 Block Diagram

The modules can be roughly divided into one of three categories: CPU and memory related modules; modules related to peripherals, clocks, and power management; and radio-related modules.



#### 1.1.1 CPU and Memory

The **8051 CPU core** is a single-cycle 8051-compatible core. It has three different memory access buses (SFR, DATA, and CODE/XDATA) with single-cycle access to SFR, DATA, and the main SRAM. It also includes a debug interface and an 18-input extended interrupt unit. The detailed functionality of the CPU and the memory is addressed in Chapter 2.

The **interrupt controller** services a total of 18 interrupt sources, divided into six interrupt groups, each of which is associated with one of four interrupt priorities. Any interrupt service request is serviced also when the device is in idle mode by going back to active mode. Some interrupts can also wake up the device from sleep mode (when in sleep mode, the device is in low-power mode PM1); see Chapter 4 for more details.

The **memory arbiter** is at the heart of the system, as it connects the CPU and DMA controller with the physical memories and all peripherals through the SFR bus. The memory arbiter has four memory access points, access of which can map to one of three physical memories: SRAM, flash memory, and XREG/SFR registers. It is responsible for performing arbitration and sequencing between simultaneous memory accesses to the same physical memory.

The **1 KB / 2 KB SRAM** maps to the DATA memory space and to parts of the XDATA memory spaces. The SRAM is an ultralow-power SRAM that retains its contents in all power modes. This is an important feature for low-power applications.

The **32 KB flash block** provides in-circuit programmable non-volatile program memory for the device, and maps into the CODE and XDATA memory spaces. In addition to holding program code and constants, the non-volatile memory allows the application to save data that must be preserved such that it is available after restarting the device. Using this feature one can, for example, use saved network-specific data to avoid the need for a full start-up and network find-and-join process.

#### 1.1.2 Clocks and Power Management

The digital core and peripherals are powered by a 1.8-V low-dropout **voltage regulator** (Chapter 24). Additionally, the device contains a power-management functionality that allows the use of a low-power modes PM1, PM2, and PM3 (the CC2544 has PM1 only) for low-power applications with a long battery life (see Chapter 4 for more details). Five different **reset** sources exist to reset the device; see Chapter 5 for more details.

#### 1.1.3 Peripherals

The CC254x includes many different peripherals that allow the application designer to develop advanced applications. Not all peripherals are present on all devices. See for a listing of which peripherals are present on the device.

The **debug interface** (Chapter 3) implements a proprietary two-wire serial interface that is used for incircuit debugging. Through this debug interface, it is possible to perform an erasure of the entire flash memory, control which oscillators are enabled, stop and start execution of the user program, execute supplied instructions on the 8051 core, set code breakpoints, and single-step through instructions in the code. Using these techniques, it is possible to perform in-circuit debugging and external flash programming elegantly.

The device contains flash memory for storage of program code. The flash memory is programmable from the user software and through the debug interface (as mentioned previously). The **flash controller** (Chapter 6) handles writing and erasing the embedded flash memory. The flash controller allows pagewise erasure and 4-bytewise programming.

The **I/O controller** (Chapter 8) is responsible for all general-purpose I/O pins. The CPU can configure whether peripheral modules control certain pins or whether they are under software control, and if so, whether each pin is configured as an input or output and if a pullup or pulldown resistor in the pad is connected. CPU interrupts can be enabled on each pin individually. Each peripheral that connects to the I/O pins can choose between I/O pin locations to ensure flexibility in various applications.



A versatile two-channel **DMA controller** (Chapter 10) is available in the system, accesses memory using the XDATA memory space, and thus has access to all physical memories. Each channel (trigger, priority, transfer mode, addressing mode, source and destination pointers, and transfer count) is configured with DMA descriptors anywhere in memory. Many of the hardware peripherals (AES core, flash controller, USART, timers) achieve highly efficient operation by using the DMA controller for data transfers between SFR or XREG addresses and flash/SRAM.

**Timer 1** (Chapter 11) is a 16-bit timer with timer/counter/PWM functionality. It has a programmable prescaler, a 16-bit period value, and five individually programmable counter/capture channels, each with a 16-bit compare value. Each of the counter/capture channels can be used as a PWM output or to capture the timing of edges on input signals. It can also be configured in IR generation mode, where it counts Timer 3 periods and the output is ANDed with the output of Timer 3 to generate modulated consumer IR signals with minimal CPU interaction (see Section 11.9).

**Timer 2 (Radio Timer)** (Chapter 22) is specially designed for supporting time-slotted protocol in software. The timer has a configurable timer period and a 24-bit overflow counter that can be used to keep track of the number of periods that have transpired. A 40-bit capture register is also used to record the exact time at which a start or end time of OTA packets is received/transmitted or the exact time at which transmission ends, as well as two 16-bit output compare registers and two 24-bit overflow compare registers that can send start or stop events at specific times to the radio modules.

**Timer 3 and Timer 4** (Chapter 12) are 8-bit timers with timer/counter/PWM functionality. They have a programmable prescaler, an 8-bit period value, and one programmable counter channel with an 8-bit compare value. Each of the counter channels can be used as a PWM output.

The **Sleep Timer** (Chapter 13) is an ultralow-power timer that counts 32-kHz crystal oscillator or 32-kHz RC oscillator periods. The Sleep Timer runs continuously in all operating modes except power mode 3 (PM3). Typical applications of this timer are as a real-time counter or as a wake-up timer for coming out of power mode 1 (PM1). CC2543 and CC2545 also have PM2 and would typically use this sleep timer to exit from PM2.

The **ADC** (Chapter 14) (CC2543/45 only) supports 7 bits (30 kHz bandwidth) to 12 bits (4 kHz bandwidth) of resolution. DC and audio conversions with up to eight input channels (Port 0) are possible. The inputs can be selected as single-ended or differential. The reference voltage can be internal, AVDD, or a single-ended or differential external signal. The ADC also has a temperature-sensor input channel. The ADC can automate the process of periodic sampling or conversion over a sequence of channels.

The **random-number generator** (Chapter 15) uses a 16-bit LFSR to generate pseudo-random numbers, which can be read by the CPU or used directly by the command strobe processor. It can be seeded with random data from noise in the radio ADC.

The **AES coprocessor** (Chapter 16) allows the user to encrypt and decrypt data using the AES algorithm with 128-bit keys. The AES core also supports ECB, CBC, CFB, OFB, CTR and CBC-MAC, as well as hardware support for CCM.

A built-in **Watchdog Timer** (Chapter 17) allows the device to reset itself in case the firmware hangs. When enabled by software, the Watchdog Timer must be cleared periodically; otherwise, it resets the device when it times out. It can alternatively be configured for use as a general 32-kHz timer.

**USART 0** (Chapter 18) is configurable as either a SPI master/slave or a UART. It provides double buffering on both RX and TX and hardware flow control, and is thus well suited to high-throughput full-duplex applications. Each has its own high-precision baud-rate generator, thus leaving the ordinary timers free for other uses.

The **I**<sup>2</sup>**C** module (Chapter 20) (CC2543/45 only) provides a digital peripheral connection with two pins and supports both master and slave operation.

The **USB 2.0 controller** (Chapter 21) (CC2544 only) operates at Full-Speed, 12-Mbps transfer rate. The controller has five bidirectional endpoints in addition to control endpoint 0. The endpoints support Bulk, Interrupt, and Isochronous operation for implementation of a wide range of applications. The 1024 bytes of dedicated, flexible FIFO memory combined with DMA access ensures that a minimum of CPU involvement is needed for USB communication.



#### Applications

The ultralow-power **analog comparator** (Chapter 19) (CC2543/45 only) enables applications to wake up from PM2 or PM3 based on an analog signal. Both inputs are brought out to pins; the reference voltage must be provided externally. The comparator output is mapped into the digital I/O port and can be treated by the MCU as a regular digital input.

#### 1.1.4 Radio

The single-chip RF transceiver and MCU supports data rates up to 2 Mbps and has extensive baseband automation, including auto-acknowledgment and address decoding. The RF Core controls the analog radio modules and the RF transceiver state. In addition, it provides an interface between the MCU and the radio which makes it possible to issue commands, read status, and automate and sequence radio events. It has 1 KB of dedicated RAM with holds the two transmit and receive FIFOs, each of size 128 bytes.

#### 1.2 Applications

As shown in the overview (Section 1.1), this user's guide focuses on the functionality of the different modules that are available to build different types of applications based on the CC2543/44/45 devices. When looking at the complete application development process, additional information is useful. However, as this information and help is not device-specific (that is, not unique for the CC2543/44/45 devices), see the additional information sources in the following paragraphs.

The first step is to set up the development environment (HW, tools, and so forth) by purchasing a **development kit** (see the device-specific product Web site to find links to the relevant development kits). The development kits come with an out-of-the-box demo and information on how to set up the development environment; install required drivers (done easily by installing the <u>SmartRF Studio</u>), set up the compiler tool chain, and so on. As soon as one has installed the development environment, one is ready to start the application development.

For the hardware layout design of the user-specific HW, the designer can find reference designs on the different product pages (Section B.1). By copying these designs, the designer achieves optimal performance. The developed HW can then be tested easily using the SmartRF Studio software.

In case the final system should not have the expected performance, it is recommended to try out the developed software on the development kit hardware and see how it works there. To check the user-specific HW, it is a good first step to use SmartRF Studio software to compare the development kit performance versus the user-specific HW using the same settings.

The user can also find additional information and help by joining the **Low-Power RF Online Community** (Section B.2) and by subscribing to the **Low-Power RF eNewsletter** (Section B.4).

To contact a third-party to help with development or to use modules, check out the Texas Instruments **Low-Power RF Developer Network** (Section B.3).



## 8051 CPU

Page

The System-on-Chip solution is based on an enhanced 8051 core. More details regarding the core, memory map, instruction set, and interrupts are described in the following subsections.

#### Topic

| 2.1 | 8051 CPU Introduction   | 24 |
|-----|-------------------------|----|
| 2.2 | Memory                  | 24 |
| 2.3 | CPU Registers           | 32 |
| 2.4 | Instruction Set Summary | 35 |
| 2.5 | Interrupts              | 38 |
|     | •                       |    |



#### 2.1 8051 CPU Introduction

The enhanced 8051 core uses the standard 8051 instruction set. Instructions execute faster than the standard 8051 due to the following:

- One clock per instruction cycle is used as opposed to 12 clocks per instruction cycle in the standard 8051.
- Wasted bus states are eliminated.

Because an instruction cycle is aligned with memory fetch when possible, most of the single-byte instructions are performed in a single clock cycle. In addition to the speed improvement, the enhanced 8051 core also includes architectural enhancements:

- A second data pointer
- An extended 18-source interrupt unit

The 8051 core is object-code-compatible with the industry-standard 8051 microcontroller. That is, object code compiled with an industry-standard 8051 compiler or assembler executes on the 8051 core and is functionally equivalent. However, because the 8051 core uses a different instruction timing than many other 8051 variants, existing code with timing loops may require modification. Also, because the peripheral units such as timers and serial ports differ from those on other 8051 cores, code which includes instructions using the peripheral-unit SFRs does not work correctly.

Flash prefetching is not enabled by default, but improves CPU performance by up to 33%. This is at the expense of slightly increased power consumption, but in most cases improves energy consumption as it is faster. Flash prefetching can be enabled in the FCTL register.

#### 2.2 Memory

The 8051 CPU architecture has four different memory spaces. The 8051 has separate memory spaces for program memory and data memory. The 8051 memory spaces are the following (see Section 2.2.1 and Section 2.2.2 for details):

CODE. A read-only memory space for program memory. This memory space addresses 64 KB.

**DATA**. A read/write data memory space that can be directly or indirectly accessed by a single-cycle CPU instruction. This memory space addresses 256 bytes. The lower 128 bytes of the DATA memory space can be addressed either directly or indirectly, the upper 128 bytes only indirectly.

**XDATA**. A read/write data memory space, access to which usually requires 4–5 CPU instruction cycles. This memory space addresses 64 KB. Access to XDATA memory is also slower than DATA access, as the CODE and XDATA memory spaces share a common bus on the CPU core, and instruction prefetch from CODE can thus not be performed in parallel with XDATA accesses.

**SFR**. A read/write register memory space which can be directly accessed by a single CPU instruction. This memory space consists of 128 bytes. For SFR registers whose address is divisible by eight, each bit is also individually addressable.

The four different memory spaces are distinct in the 8051 architecture, but are partly overlapping in the device to ease DMA transfers and hardware debugger operation.

How the different memory spaces are mapped onto the three physical memories (flash program memory, SRAM, and memory-mapped registers) is described in Section 2.2.1 and Section 2.2.2.

#### 2.2.1 Memory Map

The memory map differs from the standard 8051 memory map in two important aspects, as described in the following paragraphs.

First, in order to allow the DMA controller access to all physical memory and thus allow DMA transfers between the different 8051 memory spaces, parts of SFR and the DATA memory space are mapped into the XDATA memory space.

Second, two alternative schemes for CODE memory space mapping can be used. The first scheme is the standard 8051 mapping where only the program memory (that is, flash memory) is mapped to CODE memory space. This mapping is the default after a device reset.



The second scheme is used for executing code from SRAM. In this mode, the SRAM is mapped into the region of 0x8000 through ( $0x8000 + SRAM_SIZE - 1$ ). The map is shown in and Figure 2-3. Executing code from SRAM improves performance and reduces power consumption.

The upper 32 KB of XDATA is a read-only area called XBANK. This area is typically used to store additional constant data.

Details about mapping of all 8051 memory spaces are given in Section 2.2.2.

The memory map showing how the different physical memories are mapped into the CPU memory spaces is given in Figure 2-1 through Figure 2-3. The number of available flash banks depends on the flash size option.



Figure 2-1. XDATA Memory Space (Showing SFR and DATA Mapping)



Memory



#### 2.2.2 CPU Memory Space

**XDATA memory space.** The XDATA memory map is given in Figure 2-1.

The SRAM is mapped into address range of 0x0000 through (SRAM\_SIZE - 1).

The XREG area is mapped into the 1 KB address range (0x6000–0x63FF). These registers are additional registers, effectively extending the SFR register space. Some peripheral registers and most of the radio control and data registers are mapped in here.

The SFR registers are mapped into address range (0x7080–0x70FF).

The flash information page (2 KB) is mapped into the address range (0x7800–0x7FFF). This is a read-only area and contains various information about the device.

The upper 32 KB of the XDATA memory space (0x8000–0xFFFF) is read-only flash code (XBANK).

The mapping of flash memory, SRAM, and registers to XDATA allows the DMA controller and the CPU access to all the physical memories in a single unified address space.

Writing to unimplemented areas in the memory map (shaded in the figure) has no effect. Reading from unimplemented areas returns 0x00. Writes to read-only regions, that is, flash areas, are ignored.

**CODE memory space.** The CODE memory space is 32 KB (0x0000–0x7FFF) as shown in /Figure 2-2. The area is always mapped to the lower 32 KB of the physical flash memory. Reads from the 0x8000–0xFFFF region return 0x00 on these devices.

To allow program execution from SRAM, it is possible to map the available SRAM into the lower range of the bank area from 0x8000 through ( $0x8000 + SRAM_SIZE - 1$ ). Set the MEMCTR.XMAP bit to enable this feature.

**DATA memory space.** The 8-bit address range of DATA memory is mapped into the upper 256 bytes of the SRAM, that is, the address range from (SRAM\_SIZE – 256) through (SRAM\_SIZE – 1).

**SFR memory space.** The 128-entry hardware register area is accessed through this memory space. The SFR registers are also accessible through the XDATA address space at the address range (0x7080–0x70FF). Some CPU-specific SFR registers reside inside the CPU core and can only be accessed using the SFR memory space and not through the duplicate mapping into XDATA memory space. These specific SFR registers are listed in *SFR Registers*.

#### 2.2.3 Physical Memory

**RAM**. All devices contain static RAM. At power on, the content of RAM is undefined. RAM content is retained in all power modes.



**Flash Memory.** The on-chip flash memory is primarily intended to hold program code and constant data. The flash memory has the following features:

- Page size: 1 KB
- Flash-page erase time: 20 ms
- Flash-chip (mass) erase time: 20 ms
- Flash write time (4 bytes): 20 µs
- Data retention (at room temperature): 100 years
- Program/erase endurance: 20,000 cycles

The flash memory is organized as a set of 1 KB pages. The 16 bytes of the upper available page contain page-lock bits and the debug-lock bit. There is one lock bit for each page, except the lock-bit page which is implicitly locked when not in debug mode. When the lock bit for a page is 0, it is impossible to erase/write that page. When the debug lock bit is 0, most of the commands on the debug interface are ignored. The primary purpose of the debug lock bit is to protect the contents of the flash against read-out. The Flash Controller is used to write and erase the contents of the flash memory.

When the CPU reads instructions and constants from flash memory, it fetches the instructions through a cache. Four bytes of instructions and four bytes of constant data are cached, at 4-byte boundaries. That is, when the CPU reads from address 0x00F1 for example, bytes 0x00F0–0x00F3 are cached. A separate prefetch unit is capable of prefetching 4 additional bytes of instructions. The cache is provided mainly to reduce power consumption by reducing the amount of time the flash memory is accessed. The cache may be disabled with the FCTL.CM[1:0] register bits. Doing so increases power consuption and is not recommended. The execution time from flash is not cycle-accurate when using the default cache mode and the cache mode with prefetch, that is, one cannot determine exactly the number of clock cycles a set of instructions takes. To obtain cycle-accurate execution, enable the real-time cache mode and ensure all DMA transfers have low priority. The prefetch mode improves performance by up to 33%, at the expense of increased power consumption due to wasted flash reads. Typically, performance improves by 15%–20%. Total energy, however, may decrease (depending on the application) due to fewer wasted clock cycles waiting for the flash to return instructions/data. This is very application-dependent and requires the use of power modes to be effective.

The Information Page is a 2 KB read-only region that stores various device information.

**SFR Registers.** The special function registers (SFRs) control several of the features of the 8051 CPU core and/or peripherals. Many of the 8051 core SFRs are identical to the standard 8051 SFRs. However, there are additional SFRs that control features that are not available in the standard 8051. The additional SFRs are used to interface with the peripheral units and RF transceiver.

Table 2-1 shows the addresses of all SFRs in the device. The 8051 internal SFRs are shown with gray background, whereas the other SFRs are the SFRs specific to the device.

| NOTE: | All internal SFRs (shown with gray background in Table 2-1), can only be accessed through |
|-------|-------------------------------------------------------------------------------------------|
|       | SFR space, as these registers are not mapped into XDATA space. One exception is the port  |
|       | registers (P0, P1, P2 and P3) which are readable from XDATA.                              |

| Register<br>Name | SFR<br>Address | Module | Description                                 |
|------------------|----------------|--------|---------------------------------------------|
| ADCCON1          | 0xB4           | ADC    | ADC control 1 (not available on the CC2544) |
| ADCCON2          | 0xB5           | ADC    | ADC control 2 (not available on the CC2544) |
| ADCCON3          | 0xB6           | ADC    | ADC control 3 (not available on the CC2544) |
| ADCL             | 0xBA           | ADC    | ADC data low (not available on the CC2544)  |
| ADCH             | 0xBB           | ADC    | ADC data high (not available on the CC2544) |
| RNDL             | 0xBC           | ADC    | Random number generator data low            |
| RNDH             | 0xBD           | ADC    | Random number generator data high           |
| ENCDI            | 0xB1           | AES    | Encryption/decryption input data            |

Table 2-1. SFR Overview

Table 2-1. SFR Overview (continued)

| Register<br>Name | SFR<br>Address | Module | Description                                                                                |
|------------------|----------------|--------|--------------------------------------------------------------------------------------------|
| ENCDO            | 0xB2           | AES    | Encryption/decryption output data                                                          |
| ENCCS            | 0xB3           | AES    | Encryption/decryption control and status                                                   |
| P0               | 0x80           | CPU    | Port 0. Readable from XDATA (0x7080)                                                       |
| SP               | 0x81           | CPU    | Stack pointer                                                                              |
| DPL0             | 0x82           | CPU    | Data pointer 0 low byte                                                                    |
| DPH0             | 0x83           | CPU    | Data pointer 0 high byte                                                                   |
| DPL1             | 0x84           | CPU    | Data pointer 1 low byte                                                                    |
| DPH1             | 0x85           | CPU    | Data pointer 0 high byte                                                                   |
| PCON             | 0x87           | CPU    | Power mode control                                                                         |
| TCON             | 0x88           | CPU    | Interrupt flags                                                                            |
| P1               | 0x90           | CPU    | Port 1. Readable from XDATA (0x7090)                                                       |
| DPS              | 0x92           | CPU    | Data pointer select                                                                        |
| SOCON            | 0x98           | CPU    | Interrupt flags 2                                                                          |
| IEN2             | 0x9A           | CPU    | Interrupt enable 2                                                                         |
| S1CON            | 0x9B           | CPU    | Interrupt flags 3                                                                          |
| P2               | 0xA0           | CPU    | Port 2. Readable from XDATA (0x70A0) (not available on the CC2544)                         |
| IEN0             | 0xA8           | CPU    | Interrupt enable 0                                                                         |
| IP0              | 0xA9           | CPU    | Interrupt priority 0                                                                       |
| IEN1             | 0xB8           | CPU    | Interrupt enable 1                                                                         |
| IP1              | 0xB9           | CPU    | Interrupt priority 1                                                                       |
| IRCON            | 0xC0           | CPU    | Interrupt flags 4                                                                          |
| PSW              | 0xD0           | CPU    | Program status Word                                                                        |
| ACC              | 0xE0           | CPU    | Accumulator                                                                                |
| IRCON2           | 0xE8           | CPU    | Interrupt flags 5                                                                          |
| В                | 0xF0           | CPU    | B register                                                                                 |
| P3               | 0xB0           | CPU    | Port 3. Readable from XDATA (0x70B0) (only available on the CC2545)                        |
| DMAIRQ           | 0xD1           | DMA    | DMA interrupt flag                                                                         |
| DMA1CFGL         | 0xD2           | DMA    | DMA channel 1 configuration address low                                                    |
| DMA1CFGH         | 0xD3           | DMA    | DMA channel 1 configuration address high                                                   |
| DMA0CFGL         | 0xD4           | DMA    | DMA channel 0 configuration address low                                                    |
| DMA0CFGH         | 0xD5           | DMA    | DMA channel 0 configuration address high                                                   |
| DMAARM           | 0xD6           | DMA    | DMA channel armed                                                                          |
| DMAREQ           | 0xD7           | DMA    | DMA channel start request and status                                                       |
| —                | 0xAA           | —      | Reserved                                                                                   |
| —                | 0x8E           | —      | Reserved                                                                                   |
| _                | 0x99           | -      | Reserved                                                                                   |
| —                | 0xB7           | -      | Reserved                                                                                   |
| —                | 0xC8           | —      | Reserved                                                                                   |
|                  |                | IOC    | See Chapter 7/Chapter 8/Chapter 9 for I/O registers on CC2543/44/45 devices, respectively. |
| MPAGE            | 0x93           | MEMORY | Memory page select                                                                         |
| MEMCTR           | 0xC7           | MEMORY | Memory system control                                                                      |
| RFIRQF1          | 0x91           | RF     | RF interrupt flags MSB                                                                     |
| RFD              | 0xD9           | RF     | RF data                                                                                    |
| RFST             | 0xE1           | RF     | RF command strobe                                                                          |
| RFIRQF0          | 0xE9           | RF     | RF interrupt flags LSB                                                                     |

Table 2-1. SFR Overview (continued)

| Register<br>Name | SFR<br>Address | Module  | Description                                  |
|------------------|----------------|---------|----------------------------------------------|
| RFERRF           | 0xBF           | RF      | RF error interrupt flags                     |
| ST0              | 0x95           | ST      | Sleep Timer 0                                |
| ST1              | 0x96           | ST      | Sleep Timer 1                                |
| ST2              | 0x97           | ST      | Sleep Timer 2                                |
| STLOAD           | 0xAD           | ST      | Sleep-timer load status                      |
| SLEEPCMD         | 0xBE           | PMC     | Sleep-mode control command                   |
| SLEEPSTA         | 0x9D           | PMC     | Sleep-mode control status                    |
| CLKCONCMD        | 0xC6           | PMC     | Clock control command                        |
| CLKCONSTA        | 0x9E           | PMC     | Clock control status                         |
| T1CC0L           | 0xDA           | Timer 1 | Timer 1 channel 0 capture/compare value low  |
| T1CC0H           | 0xDB           | Timer 1 | Timer 1 channel 0 capture/compare value high |
| T1CC1L           | 0xDC           | Timer 1 | Timer 1 channel 1 capture/compare value low  |
| T1CC1H           | 0xDD           | Timer 1 | Timer 1 channel 1 capture/compare value high |
| T1CC2L           | 0xDE           | Timer 1 | Timer 1 channel 2 capture/compare value low  |
| T1CC2H           | 0xDF           | Timer 1 | Timer 1 channel 2 capture/compare value high |
| T1CNTL           | 0xE2           | Timer 1 | Timer 1 counter low                          |
| T1CNTH           | 0xE3           | Timer 1 | Timer 1 counter high                         |
| T1CTL            | 0xE4           | Timer 1 | Timer 1 control and status                   |
| T1CCTL0          | 0xE5           | Timer 1 | Timer 1 channel 0 capture/compare control    |
| T1CCTL1          | 0xE6           | Timer 1 | Timer 1 channel 1 capture/compare control    |
| T1CCTL2          | 0xE7           | Timer 1 | Timer 1 channel 2 capture/compare control    |
| T1STAT           | 0xAF           | Timer 1 | Timer 1 status                               |
| T2CTRL           | 0x94           | Timer 2 | Timer 2 control                              |
| T2EVTCFG         | 0x9C           | Timer 2 | Timer 2 event configuration                  |
| T2IRQF           | 0xA1           | Timer 2 | Timer 2 interrupt flags                      |
| T2M0             | 0xA2           | Timer 2 | Timer 2 multiplexed register 0               |
| T2M1             | 0xA3           | Timer 2 | Timer 2 multiplexed register 1               |
| T2MOVF0          | 0xA4           | Timer 2 | Timer 2 multiplexed overflow register 0      |
| T2MOVF1          | 0xA5           | Timer 2 | Timer 2 multiplexed overflow register 1      |
| T2MOVF2          | 0xA6           | Timer 2 | Timer 2 multiplexed overflow register 2      |
| T2IRQM           | 0xA7           | Timer 2 | Timer 2 interrupt mask                       |
| T2MSEL           | 0xC3           | Timer 2 | Timer 2 multiplex select                     |
| T3CNT            | 0xCA           | Timer 3 | Timer 3 counter                              |
| T3CTL            | 0xCB           | Timer 3 | Timer 3 control                              |
| T3CCTL0          | 0xCC           | Timer 3 | Timer 3 channel 0 compare control            |
| T3CC0            | 0xCD           | Timer 3 | Timer 3 channel 0 compare value              |
| T3CCTL1          | 0xCE           | Timer 3 | Timer 3 channel 1 compare control            |
| T3CC1            | 0xCF           | Timer 3 | Timer 3 channel 1 compare value              |
| T4CNT            | 0xEA           | Timer 4 | Timer 4 counter                              |
| T4CTL            | 0xEB           | Timer 4 | Timer 4 control                              |
| T4CCTL0          | 0xEC           | Timer 4 | Timer 4 channel 0 compare control            |
| T4CC0            | 0xED           | Timer 4 | Timer 4 channel 0 compare value              |
| T4CCTL1          | 0xEE           | Timer 4 | Timer 4 channel 1 compare control            |
| T4CC1            | 0xEF           | Timer 4 | Timer 4 channel 1 compare value              |
| TIMIF            | 0xD8           |         | Timers 1/3/4 joint interrupt mask/flags      |
| UOCSR            | 0x86           | USART 0 | USART 0 control and status                   |
| UODBUF           | 0xC1           | USART 0 | USART 0 receive/transmit data buffer         |

| Register<br>Name | SFR<br>Address | Module  | Description               |
|------------------|----------------|---------|---------------------------|
| U0BAUD           | 0xC2           | USART 0 | USART 0 baud-rate control |
| U0UCR            | 0xC4           | USART 0 | USART 0 UART control      |
| U0GCR            | 0xC5           | USART 0 | USART 0 generic control   |
| WDCTL            | 0xC9           | WDT     | Watchdog Timer control    |

Table 2-1. SFR Overview (continued)



**XREG Registers**. The XREG registers are additional registers in the XDATA memory space. These registers are mainly used for radio configuration and control. For more details regarding each register, see the corresponding module/peripheral chapter. Table 2-2 gives a descriptive overview of the register address space.

| XDATA Address | Register Name | Description                                                                            |
|---------------|---------------|----------------------------------------------------------------------------------------|
| 0x6000-0x61FF | —             | Radio registers (see Table 23-4 for complete list)                                     |
| 0x6200-0x622B | —             | USB registers (see Section 21.12 for complete list)                                    |
| 0x6230        | I2CCFG        | I <sup>2</sup> C control (not available on the CC2544)                                 |
| 0x6231        | I2CSTAT       | I <sup>2</sup> C status (not available on the CC2544)                                  |
| 0x6232        | I2CDATA       | I <sup>2</sup> C data (not available on the CC2544)                                    |
| 0x6233        | I2CADDR       | I <sup>2</sup> C own slave address (not available on the CC2544)                       |
| 0x6243        | OBSSEL0       | Observation output control register 0                                                  |
| 0x6244        | OBSSEL1       | Observation output control register 1                                                  |
| 0x6245        | OBSSEL2       | Observation output control register 2                                                  |
| 0x6246        | OBSSEL3       | Observation output control register 3                                                  |
| 0x6247        | OBSSEL4       | Observation output control register 4                                                  |
| 0x6248        | OBSSEL5       | Observation output control register 5                                                  |
| 0x6249        | CHVER         | Chip version                                                                           |
| 0x624A        | CHIPID        | Chip identification                                                                    |
| 0x624B        | TR0           | Test register 0                                                                        |
| 0x6260        | DBGDATA       | Debug interface write data                                                             |
| 0x6262        | SRCRC         | Sleep reset CRC (N/A for CC2544)                                                       |
| 0x6270        | FCTL          | Flash control                                                                          |
| 0x6271        | FADDRL        | Flash address low                                                                      |
| 0x6272        | FADDRH        | Flash address high                                                                     |
| 0x6273        | FWDATA        | Flash write data                                                                       |
| 0x6276        | CHIPINF00     | Chip information byte 0                                                                |
| 0x6277        | CHIPINF01     | Chip information byte 1                                                                |
| 0x6281        | IRCTL         | Timer 1 IR generation control                                                          |
| 0x6290        | CLD           | Clock-loss detection                                                                   |
| 0x62A0        | T1CCTL0       | Timer 1 channel 0 capture/compare control (additional XREG mapping of SFR register)    |
| 0x62A1        | T1CCTL1       | Timer 1 channel 1 capture/compare control (additional XREG mapping of SFR register)    |
| 0x62A2        | T1CCTL2       | Timer 1 channel 2 capture/compare control (additional XREG mapping of SFR register)    |
| 0x62A3        | T1CCTL3       | Timer 1 channel 3 capture/compare control                                              |
| 0x62A4        | T1CCTL4       | Timer 1 channel 4 capture/compare control                                              |
| 0x62A6        | T1CC0L        | Timer 1 channel 0 capture/compare value low (additional XREG mapping of SFR register)  |
| 0x62A7        | Т1СС0Н        | Timer 1 channel 0 capture/compare value high (additional XREG mapping of SFR register) |
| 0x62A8        | T1CC1L        | Timer 1 channel 1 capture/compare value low (additional XREG mapping of SFR register)  |
| 0x62A9        | T1CC1H        | Timer 1 channel 1 capture/compare value high (additional XREG mapping of SFR register) |
| 0x62AA        | T1CC2L        | Timer 1 channel 2 capture/compare value low (additional XREG mapping of SFR register)  |
| 0x62AB        | T1CC2H        | Timer 1 channel 2 capture/compare value high (additional XREG mapping of SFR register) |
| 0x62AC        | T1CC3L        | Timer 1 channel 3 capture/compare value low                                            |

|               |               | - · ·                                                              |
|---------------|---------------|--------------------------------------------------------------------|
| XDATA Address | Register Name | Description                                                        |
| 0x62AD        | T1CC3H        | Timer 1 channel 3 capture/compare value high                       |
| 0x62AE        | T1CC4L        | Timer 1 channel 4 capture/compare value low                        |
| 0x62AF        | T1CC4H        | Timer 1 channel 4 capture/compare value high                       |
| 0x62B0        | STCC          | Sleep Timer capture control                                        |
| 0x62B1        | STCS          | Sleep Timer capture status                                         |
| 0x62B2        | STCV0         | Sleep Timer capture value byte 0                                   |
| 0x62B3        | STCV1         | Sleep Timer capture value byte 1                                   |
| 0x62B4        | STCV2         | Sleep Timer capture value byte 2                                   |
| 0x62D0        | CMPCTL        | Analog comparator control and status (not available on the CC2544) |

Table 2-2. Overview of XREG Registers (continued)

#### 2.2.4 XDATA Memory Access

The **MPAGE** register is used during instructions MOVX A, @Ri and MOVX @Ri, A. MPAGE gives the 8 mostsignificant address bits, whereas the register Ri gives the 8 least-significant bits.

In some 8051 implementations, this type of XDATA access is performed using P2 to give the mostsignificant address bits. Existing software may therefore have to be adapted to make use of MPAGE instead of P2.

#### MPAGE (0x93) - Memory Page Select

| Bit | Name       | Reset | R/W | Description                                                 |
|-----|------------|-------|-----|-------------------------------------------------------------|
| 7:0 | MPAGE[7:0] | 0x00  | R/W | Memory page, high-order bits of address in MOVX instruction |

#### 2.2.5 Memory Arbiter

The memory arbiter handles CPU and DMA access to all physical memory except the CPU internal registers. When an access conflict between the CPU and DMA occurs, the memory arbiter stalls one of the bus masters so that the conflict is resolved.

The control register MEMCTR is used to control various aspects of the memory subsystem. The MEMCTR register is described as follows.

MEMCTR.XMAP must be set to enable program execution from RAM.

| Bit | Name | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                          |
|-----|------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | -    | 0000  | R0  | Reserved                                                                                                                                                                                                                                                                                                                                             |
| 3   | ХМАР | 0     | R/W | <ul> <li>XDATA map to code. When this bit is set, the SRAM XDATA region, from 0x0000 through (SRAM_SIZE – 1) is mapped into the CODE region from 0x8000 through (0x8000 + SRAM_SIZE – 1). This enables execution of program code from RAM.</li> <li>0: SRAM map into CODE feature disabled</li> <li>1: SRAM map into CODE feature enabled</li> </ul> |
| 2:0 | -    | 000   | R0  | Reserved                                                                                                                                                                                                                                                                                                                                             |

MEMCTR (0xC7) – Memory Arbiter Control

#### 2.3 CPU Registers

This section describes the internal registers found in the CPU.

#### 2.3.1 Data Pointers

Two data pointers, DPTR0 and DPTR1, exist to accelerate the movement of data blocks to/from memory. The data pointers are generally used to access CODE or XDATA space. For example: MOVC A, @A+DPTR

#### MOV A,@DPTR.

The data pointer select bit, bit 0 in the data pointer select register DPS, chooses which data pointer is the active one during execution of an instruction that uses the data pointer, for example, in one of the preceding instructions.

The data pointers are two bytes wide, consisting of the following SFRs:

- DPTR0–DPH0:DPL0
- DPTR1–DPH1:DPL1

#### DPH0 (0x83) - Data Pointer-0 High Byte

|     | · · ·     | • •   |     |                           |
|-----|-----------|-------|-----|---------------------------|
| Bit | Name      | Reset | R/W | Description               |
| 7:0 | DPH0[7:0] | 0x00  | R/W | Data pointer-0, high byte |

#### DPL0 (0x82) - Data Pointer-0 Low Byte

| Bit | Name      | Reset | R/W | Description              |
|-----|-----------|-------|-----|--------------------------|
| 7:0 | DPL0[7:0] | 0x00  | R/W | Data pointer-0, low byte |

#### DPH1 (0x85) – Data Pointer-1 High Byte

| Bit | Name      | Reset | R/W | Description               |
|-----|-----------|-------|-----|---------------------------|
| 7:0 | DPH1[7:0] | 0x00  | R/W | Data pointer-1, high byte |

#### DPL1 (0x84) – Data Pointer-1 Low Byte

| Bit | Name      | Reset | R/W | Description              |
|-----|-----------|-------|-----|--------------------------|
| 7:0 | DPL1[7:0] | 0x00  | R/W | Data pointer-1, low byte |

#### DPS (0x92) - Data-Pointer Select

| Bit | Name | Reset     | R/W | Description                                                               |
|-----|------|-----------|-----|---------------------------------------------------------------------------|
| 7:1 | -    | 0000 0000 | R0  | Reserved                                                                  |
| 0   | DPS  | 0         | R/W | Data pointer select. Selects active data pointer.<br>0: DPTR0<br>1: DPTR1 |

#### 2.3.2 Registers R0-R7

There are four register banks of eight registers each which are mapped in the DATA memory space at addresses 0x00-0x07, 0x08-0x0F, 0x10-0x17, and 0x18-0x1F. Each register bank contains the eight 8-bit registers R0-R7. The register bank to be used is selected through the program status word PSW.RS[1:0].

For CC2543/45 only, register bank 0 uses flip-flops internally for storing the values (SRAM is bypassed/unused), whereas banks 1–3 use SRAM for storage. This is done to save power. Typically, the current consumption goes down by approximately 200  $\mu$ A by using register bank 0 instead of register banks 1–3.

#### 2.3.3 Program Status Word

The program status word (PSW) contains several bits that show the current state of the CPU. The PSW is accessible as an SFR, and it is bit-addressable. The PSW is shown as follows and contains the carry flag, auxiliary carry flag for BCD operations, register-select bits, overflow flag, and parity flag. Two bits in the PSW are uncommitted and can be used as user-defined status flags.

**CPU** Registers



## CPU Registers

www.ti.com

| Bit | Name    | Reset | R/W | Description                                                                                                                                                                                                                                     |  |
|-----|---------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | СҮ      | 0     | R/W | Carry flag. Set to 1 when the last arithmetic operation resulted in a carry (during addition) or borrow (during subtraction); otherwise, cleared to 0 by all arithmetic operations.                                                             |  |
| 6   | AC      | 0     | R/W | Auxiliary carry flag for BCD operations. Set to 1 when the last arithmetic operation resulted in a carry into (during addition) or borrow from (during subtraction) the high order nibble, otherwise cleared to 0 by all arithmetic operations. |  |
| 5   | FO      | 0     | R/W | User-defined, bit-addressable                                                                                                                                                                                                                   |  |
| 4:3 | RS[1:0] | 00    | R/W | Register bank select bits. Selects which set of R7–R0 registers to use from four possible banks in DATA space.                                                                                                                                  |  |
|     |         |       |     | 00: Register bank 0, 0x00–0x07                                                                                                                                                                                                                  |  |
|     |         |       |     | 01: Register bank 1, 0x08–0x0F                                                                                                                                                                                                                  |  |
|     |         |       |     | 10: Register bank 2, 0x10–0x17                                                                                                                                                                                                                  |  |
|     |         |       |     | 11: Register bank 3, 0x18–0x1F                                                                                                                                                                                                                  |  |
| 2   | ov      | 0     | R/W | Overflow flag, set by arithmetic operations. Set to 1 when the last arithmetic operation is a carry (addition), borrow (subtraction), or overflow (multiply or divide). Otherwise, the bit is cleared to 0 by all arithmetic operations.        |  |
| 1   | Fl      | 0     | R/W | User-defined, bit-addressable                                                                                                                                                                                                                   |  |
| 0   | P       | 0     | R/W | Parity flag, parity of accumulator set by hardware to 1 if it contains an odd number of 1s; otherwise it is cleared to 0.                                                                                                                       |  |

#### 2.3.4 Accumulator

ACC is the accumulator. This is the source and destination of most arithmetic instructions, data transfers, and other instructions. The mnemonic for the accumulator (in instructions involving the accumulator) is A instead of ACC.

#### ACC (0xE0) – Accumulator

| Bit | Name     | Reset | R/W | Description |
|-----|----------|-------|-----|-------------|
| 7:0 | ACC[7:0] | 0x00  | R/W | Accumulator |

#### 2.3.5 B Register

The B register is used as the second 8-bit argument during execution of multiply and divide instructions. When not used for these purposes, it may be used as a scratchpad register to hold temporary data.

#### B (0xF0) - B Register

| Bit | Name   | Reset | R/W | Description                              |
|-----|--------|-------|-----|------------------------------------------|
| 7:0 | B[7:0] | 0x00  | R/W | B register. Used in MUL/DIV instructions |

#### 2.3.6 Stack Pointer

The stack resides in DATA memory space and grows upwards. The PUSH instruction first increments the stack pointer (SP) and then copies the byte into the stack. The SP is initialized to 0x07 after a reset, and it is incremented once to start from location 0x08, which is the first register (R0) of the second register bank. Thus, in order to use more than one register bank, the SP should be initialized to a different location not used for data storage.

#### SP (0x81) - Stack Pointer

| Bit | Name    | Reset | R/W | Description   |
|-----|---------|-------|-----|---------------|
| 7:0 | SP[7:0] | 0x07  | R/W | Stack pointer |



#### 2.4 Instruction Set Summary

The 8051 instruction set is summarized in Table 2-3. All mnemonics copyrighted © Intel Corporation, 1980.

The following conventions are used in the instruction set summary:

- Rn Register R7–R0 of the currently selected register bank
- Direct 8-bit internal data-location address. This can be DATA area (0x00–0x7F) or SFR area (0x80–0xFF).
- @Ri 8-bit internal data location, DATA area (0x00–0xFF) addressed indirectly through register R1 or R0
- #data 8-bit constant included in instruction
- #data16 16-bit constant included in instruction
- addr16 16-bit destination address. Used by LCALL and LJMP. A branch can be anywhere within the 32 KB CODE memory space.
- addr11 11-bit destination address. Used by ACALL and AJMP. The branch is within the same 2 KB page of program memory as the first byte of the following instruction.
- rel Signed (2s-complement) 8-bit offset byte. Used by SJMP and all conditional jumps. Range is –128 to 127 bytes relative to first byte of the following instruction.
- bit Direct addressed bit in DATA area or SFR

The instructions that affect CPU flag settings located in PSW are listed in Table 2-4. Note that operations on the PSW register or bits in PSW also affect the flag settings. Also note that the cycle count for many instructions assumes single-cycle access to the memory element being accessed, that is, the best-case situation. This is not always the case. Reads from flash may take 1–3 cycles, for example.

| Mnemonic      | Description                                 | Hex Opcode | Bytes | Cycles |
|---------------|---------------------------------------------|------------|-------|--------|
|               | ARITHMETIC OPERATIO                         | ONS        | r.    |        |
| ADD A,Rn      | Add register to accumulator                 | 28–2F      | 1     | 1      |
| ADD A,direct  | Add direct byte to accumulator              | 25         | 2     | 2      |
| ADD A,@Ri     | Add indirect RAM to accumulator             | 26–27      | 1     | 2      |
| ADD A,#data   | Add immediate data to accumulator           | 24         | 2     | 2      |
| ADDC A,Rn     | Add register to accumulator with carry flag | 38–3F      | 1     | 1      |
| ADDC A,direct | Add direct byte to A with carry flag        | 35         | 2     | 2      |
| ADDC A,@Ri    | Add indirect RAM to A with carry flag       | 36–37      | 1     | 2      |
| ADDC A,#data  | Add immediate data to A with carry flag     | 34         | 2     | 2      |
| SUBB A,Rn     | Subtract register from A with borrow        | 98–9F      | 1     | 1      |
| SUBB A,direct | Subtract direct byte from A with borrow     | 95         | 2     | 2      |
| SUBB A,@Ri    | Subtract indirect RAM from A with borrow    | 96–97      | 1     | 2      |
| SUBB A,#data  | Subtract immediate data from A with borrow  | 94         | 2     | 2      |
| INC A         | Increment accumulator                       | 04         | 1     | 1      |
| INC Rn        | Increment register                          | 08–0F      | 1     | 2      |
| INC direct    | Increment direct byte                       | 05         | 2     | 3      |
| INC @Ri       | Increment indirect RAM                      | 06–07      | 1     | 3      |
| INC DPTR      | Increment data pointer                      | A3         | 1     | 1      |
| DEC A         | Decrement accumulator                       | 14         | 1     | 1      |
| DEC Rn        | Decrement register                          | 18–1F      | 1     | 2      |
| DEC direct    | Decrement direct byte                       | 15         | 2     | 3      |
| DEC @Ri       | Decrement indirect RAM                      | 16–17      | 1     | 3      |
| MUL AB        | Multiply A and B                            | A4         | 1     | 5      |
| DIV A         | Divide A by B                               | 84         | 1     | 5      |
| DA A          | Decimal adjust accumulator                  | D4         | 1     | 1      |

#### Table 2-3. Instruction Set Summary

| Mnemonic             | Description                                    | Hex Opcode | Bytes | Cycles |
|----------------------|------------------------------------------------|------------|-------|--------|
|                      |                                                | •          | Dytes | Cycles |
| ANL A,Rn             | AND register to accumulator                    | 58–5F      | 1     | 1      |
| ANL A, direct        | AND direct byte to accumulator                 | 55         | 2     | 2      |
| ANL A,@Ri            | AND indirect RAM to accumulator                | 56-57      | 1     | 2      |
| ANL A,#data          | AND immediate data to accumulator              | 54         | 2     | 2      |
| ANL direct.A         | AND accumulator to direct byte                 | 52         | 2     | 3      |
| ANL direct.#data     | AND immediate data to direct byte              | 53         | 3     | 4      |
| ORL A,Rn             | OR register to accumulator                     | 48–4F      | 1     | 1      |
| ORL A,direct         | OR direct byte to accumulator                  | 45         | 2     | 2      |
| ORL A,@Ri            | OR indirect RAM to accumulator                 | 46-47      | 1     | 2      |
| ORL A,#data          | OR immediate data to accumulator               | 44         | 2     | 2      |
| ORL direct,A         | OR accumulator to direct byte                  | 42         | 2     | 3      |
| ORL direct,#data     | OR immediate data to direct byte               | 43         | 3     | 4      |
| XRL A,Rn             | Exclusive OR register to accumulator           | 68–6F      | 1     | 1      |
| XRL A,direct         | Exclusive OR direct byte to accumulator        | 65         | 2     | 2      |
| XRL A,@Ri            | Exclusive OR indirect RAM to accumulator       | 66–67      | 1     | 2      |
| XRL A,#data          | Exclusive OR immediate data to accumulator     | 64         | 2     | 2      |
| XRL direct,A         | Exclusive OR accumulator to direct byte        | 62         | 2     | 3      |
| XRL direct,#data     | Exclusive OR immediate data to direct byte     | 63         | 3     | 4      |
| CLR A                | Clear accumulator                              | E4         | 1     | 1      |
| CPL A                | Complement accumulator                         | F4         | 1     | 1      |
| RL A                 | Rotate accumulator left                        | 23         | 1     | 1      |
| RLC A                | Rotate accumulator left through carry          | 33         | 1     | 1      |
| RR A                 | Rotate accumulator right                       | 03         | 1     | 1      |
| RRC A                | Rotate accumulator right through carry         | 13         | 1     | 1      |
| SWAP A               | Swap nibbles within the accumulator            | C4         | 1     | 1      |
|                      | DATA TRANSFERS                                 |            | 1     | -1     |
| MOV A,Rn             | Move register to accumulator                   | E8–EF      | 1     | 1      |
| MOV A, direct        | Move direct byte to accumulator                | E5         | 2     | 2      |
| MOV A,@Ri            | Move indirect RAM to accumulator               | E6–E7      | 1     | 2      |
| MOV A,#data          | Move immediate data to accumulator             | 74         | 2     | 2      |
| MOV Rn,A             | Move accumulator to register                   | F8–FF      | 1     | 2      |
| MOV Rn,direct        | Move direct byte to register                   | A8–AF      | 2     | 4      |
| MOV Rn,#data         | Move immediate data to register                | 78–7F      | 2     | 2      |
| MOV direct,A         | Move accumulator to direct byte                | F5         | 2     | 3      |
| MOV direct,Rn        | Move register to direct byte                   | 88–8F      | 2     | 3      |
| MOV direct1, direct2 | Move direct byte to direct byte                | 85         | 3     | 4      |
| MOV direct,@Ri       | Move indirect RAM to direct byte               | 86–87      | 2     | 4      |
| MOV direct,#data     | Move immediate data to direct byte             | 75         | 3     | 3      |
| MOV @Ri,A            | Move accumulator to indirect RAM               | F6–F7      | 1     | 3      |
| MOV @Ri,direct       | Move direct byte to indirect RAM               | A6–A7      | 2     | 5      |
| MOV @Ri,#data        | Move immediate data to indirect RAM            | 76–77      | 2     | 3      |
| MOV DPTR,#data16     | Load data pointer with a 16-bit constant       | 90         | 3     | 3      |
| MOVC A,@A+DPTR       | Move code byte relative to DPTR to accumulator | 93         | 1     | 3      |
| MOVC A,@A+PC         | Move code byte relative to PC to accumulator   | 83         | 1     | 3      |
| MOVX A,@Ri           | Move external RAM (8-bit address) to A         | E2–E3      | 1     | 3      |
| MOVX A,@DPTR         | Move external RAM (16-bit address) to A        | EO         | 1     | 3      |

#### Table 2-3. Instruction Set Summary (continued)

| Mnemonic            | Description                                         | Hex Opcode | Bytes | Cycles |
|---------------------|-----------------------------------------------------|------------|-------|--------|
| MOVX @Ri,A          | Move A to external RAM (8-bit address)              | F2–F3      | 1     | 4      |
| MOVX @DPTR,A        | Move A to external RAM (16-bit address)             | F0         | 1     | 4      |
| PUSH direct         | Push direct byte onto stack                         | C0         | 2     | 4      |
| POP direct          | Pop direct byte from stack                          | D0         | 2     | 3      |
| XCH A,Rn            | Exchange register with accumulator                  | C8–CF      | 1     | 2      |
| XCH A, direct       | Exchange direct byte with accumulator               | C5         | 2     | 3      |
| XCH A,@Ri           | Exchange indirect RAM with accumulator              | C6–C7      | 1     | 3      |
| XCHD A,@Ri          | Exchange low-order nibble indirect. RAM with A      | D6–D7      | 1     | 3      |
|                     | PROGRAM BRANCHING                                   |            |       |        |
| ACALL addr11        | Absolute subroutine call                            | xxx11      | 2     | 6      |
| LCALL addr16        | Long subroutine call                                | 12         | 3     | 6      |
| RET                 | Return from subroutine                              | 22         | 1     | 4      |
| RETI                | Return from interrupt                               | 32         | 1     | 4      |
| AJMP addr11         | Absolute jump                                       | xxx01      | 2     | 3      |
| LJMP addr16         | Long jump                                           | 02         | 3     | 4      |
| SJMP rel            | Short jump (relative address)                       | 80         | 2     | 3      |
| JMP @A+DPTR         | Jump indirect relative to the DPTR                  | 73         | 1     | 2      |
| JZ rel              | Jump if accumulator is zero                         | 60         | 2     | 3      |
| JNZ rel             | Jump if accumulator is not zero                     | 70         | 2     | 3      |
| JC rel              | Jump if carry flag is set                           | 40         | 2     | 3      |
| JNC                 | Jump if carry flag is not set                       | 50         | 2     | 3      |
| JB bit,rel          | Jump if direct bit is set                           | 20         | 3     | 4      |
| JNB bit,rel         | Jump if direct bit is not set                       | 30         | 3     | 4      |
| JBC bit, direct rel | Jump if direct bit is set and clear bit             | 10         | 3     | 4      |
| CJNE A, direct rel  | Compare direct byte to A and jump if not equal      | B5         | 3     | 4      |
| CJNE A,#data rel    | Compare immediate to A and jump if not equal        | B4         | 3     | 4      |
| CJNE Rn,#data rel   | Compare immediate to reg. and jump if not equal     | B8–BF      | 3     | 4      |
| CJNE @Ri,#data rel  | Compare immediate to indirect and jump if not equal | B6–B7      | 3     | 4      |
| DJNZ Rn,rel         | Decrement register and jump if not zero             | D8–DF      | 1     | 3      |
| DJNZ direct,rel     | Decrement direct byte and jump if not zero          | D5         | 3     | 4      |
| NOP                 | No operation                                        | 00         | 1     | 1      |
|                     | Boolean VARIABLE OPERATIO                           | NS         |       |        |
| CLR C               | Clear carry flag                                    | C3         | 1     | 1      |
| CLR bit             | Clear direct bit                                    | C2         | 2     | 3      |
| SETB C              | Set carry flag                                      | D3         | 1     | 1      |
| SETB bit            | Set direct bit                                      | D2         | 2     | 3      |
| CPL C               | Complement carry flag                               | B3         | 1     | 1      |
| CPL bit             | Complement direct bit                               | B2         | 2     | 3      |
| ANL C,bit           | AND direct bit to carry flag                        | 82         | 2     | 2      |
| ANL C,/bit          | AND complement of direct bit to carry               | B0         | 2     | 2      |
| ORL C,bit           | OR direct bit to carry flag                         | 72         | 2     | 2      |
| ORL C,/bit          | OR complement of direct bit to carry                | AO         | 2     | 2      |
| MOV C,bit           | Move direct bit to carry flag                       | A2         | 2     | 2      |
| MOV bit,C           | Move carry flag to direct bit                       | 92         | 2     | 3      |

| Instruction | CY | ov | AC |
|-------------|----|----|----|
| ADD         | x  | х  | х  |
| ADDC        | x  | х  | х  |
| SUBB        | x  | х  | х  |
| MUL         | 0  | х  | -  |
| DIV         | 0  | х  | -  |
| DA          | x  | -  | -  |
| RRC         | x  | -  | _  |
| RLC         | x  | -  | _  |
| SETB C      | 1  | -  | -  |
| CLR C       | x  | -  | -  |
| CPLC        | x  | -  | -  |
| ANL C,bit   | x  | -  | _  |
| ANL C,/bit  | x  | -  | -  |
| ORL C,bit   | x  | -  | -  |
| ORL C,/bit  | x  | -  | -  |
| MOV C,bit   | x  | -  | -  |
| CJNE        | х  | -  | -  |

Table 2-4. Instructions That Affect Flag Settings<sup>(1)</sup>

<sup>(1)</sup> 0 = set to 0, 1 = set to 1, x = set to 0/1, - = not affected

# 2.5 Interrupts

The CPU has 18 interrupt sources. Each source has its own request flag located in a set of interrupt flag SFR registers. Each interrupt requested by the corresponding flag can be individually enabled or disabled. The definitions of the interrupt sources and the interrupt vectors are given in Table 2-5.

The interrupts are grouped into a set of priority-level groups with selectable priority levels.

The interrupt-enable registers are described in Section 2.5.1 and the interrupt priority settings are described in Section 2.5.3.

# 2.5.1 Interrupt Masking

Each interrupt can be individually enabled or disabled by the interrupt-enable bits in the interrupt-enable SFRs IEN0, IEN1, and IEN2. The CPU interrupt-enable SFRs are described as follows and summarized in Table 2-5.

Note that some peripherals have several events that can generate the interrupt request associated with that peripheral. This applies to Port 0, Port 1, Port 2, Timer 1, Timer 2, Timer 3, Timer 4, DMA controller, and Radio. These peripherals have interrupt mask bits for each internal interrupt source in the corresponding SFR or XREG registers.

In order to enable any of the interrupts, the following steps must be taken:

- 1. Clear interrupt flags.
- 2. Set individual interrupt-enable bit in the peripherals SFR register, if any.
- 3. Set the corresponding individual interrupt-enable bit in the IEN0, IEN1, or IEN2 register to 1.
- 4. Enable global interrupt by setting the EA bit in IEN0 to 1.
- 5. Begin the interrupt service routine at the corresponding vector address of that interrupt. See Table 2-5 for addresses.



Figure 2-4 gives a complete overview of all interrupt sources and associated control and state registers. Shaded boxes are interrupt flags that are automatically cleared by hardware when the interrupt service routine is called. Indicates a one-shot, either due to the level source or due to edge shaping. Interrupts missing this are to be treated as level-triggered (apply to ports P0, P1, and P2). The switch boxes are shown in the default state, and I or I indicates rising- or falling-edge detection, that is, at what time instance the interrupt is generated. As a general rule for pulsed or edge-shaped interrupt sources, one should clear CPU interrupt flag registers prior to clearing the source flag bit, if available, for flags that are not automatically cleared. For level sources, one must clear the source prior to clearing the CPU flag.

Note that when clearing source interrupt flags in a register that contains several flags, interrupts may be lost if a read-modify-write operation is done (even in a single assembly instruction), as it will also clear interrupt flags that became active between the read and write operation. The source interrupt flags (with the exception of the USB controller interrupt flags) have the access mode R/W0. This means that writing 1 to a bit has no effect, so 1 should be written to an interrupt flag that is not to be cleared. For instance, to clear the TIMER2\_OVF\_PERF bit (bit 3) of T2IRQF in C code, one should do:

T2IRQF = ~(1 << 3);

#### and not:

T2IRQF &= ~(1 << 3); // wrong!

| Interrupt<br>Number | Description                                              | Interrupt<br>Name | Interrupt<br>Vector | Interrupt Mask,<br>CPU | Interrupt Flag, CPU           |
|---------------------|----------------------------------------------------------|-------------------|---------------------|------------------------|-------------------------------|
| 0                   | RF error                                                 | RFERR             | 0x03                | IEN0.RFERRIE           | TCON.RFERRIF <sup>(1)</sup>   |
| 1                   | ADC end of conversion (not available on the CC2544)      | ADC               | 0x0B                | IEN0.ADCIE             | TCON.ADCIF <sup>(1)</sup>     |
| 2                   | USART 0 RX complete                                      | URX0              | 0x13                | IEN0.URX0IE            | TCON.URX0IF <sup>(1)</sup>    |
| 3                   | Not used                                                 |                   |                     |                        |                               |
| 4                   | AES encryption/decryption complete                       | ENC               | 0x23                | IEN0.ENCIE             | S0CON.ENCIF                   |
| 5                   | Sleep Timer compare                                      | ST                | 0x2B                | IEN0.STIE              | IRCON.STIF                    |
| 6                   | Port-2 inputs/USB (2)                                    | P2INT             | 0x33                | IEN2.P2IE              | IRCON2.P2IF <sup>(3)</sup>    |
| 7                   | USART 0 TX complete                                      | UTX0              | 0x3B                | IEN2.UTX0IE            | IRCON2.UTX0IF                 |
| 8                   | DMA transfer complete                                    | DMA               | 0x43                | IEN1.DMAIE             | IRCON.DMAIF                   |
| 9                   | Timer 1 (16-bit) capture/compare/overflow                | T1                | 0x4B                | IEN1.T1IE              | IRCON.T1IF <sup>(1) (3)</sup> |
| 10                  | Timer 2                                                  | T2                | 0x53                | IEN1.T2IE              | IRCON.T2IF <sup>(1) (3)</sup> |
| 11                  | Timer 3 (8-bit) compare/overflow                         | Т3                | 0x5B                | IEN1.T3IE              | IRCON.T3IF <sup>(1) (3)</sup> |
| 12                  | Timer 4 (8-bit) compare/overflow                         | T4                | 0x63                | IEN1.T4IE              | IRCON.T4IF <sup>(1) (3)</sup> |
| 13                  | Port 0 inputs                                            | POINT             | 0x6B                | IEN1.P0IE              | IRCON.P0IF <sup>(3)</sup>     |
| 14                  | I <sup>2</sup> C interrupt (not available on the CC2544) | I2C               | 0x73                | IEN2.I2CIE             | IRCON2.12CIF                  |
| 15                  | Port 1 inputs                                            | P1INT             | 0x7B                | IEN2.P1IE              | IRCON2.P1IF <sup>(3)</sup>    |
| 16                  | RF general interrupts                                    | RF                | 0x83                | IEN2.RFIE              | S1CON.RFIF <sup>(3)</sup>     |
| 17                  | Watchdog overflow in timer mode                          | WDT               | 0x8B                | IEN2.WDTIE             | IRCON2.WDTIF                  |

#### Table 2-5. Interrupts Overview

<sup>(1)</sup> Hardware-cleared when interrupt service routine is called

<sup>(2)</sup> The CC2544 uses port 2 as USB interrupts; it does not have inputs on port 2.

<sup>(3)</sup> Additional IRQ mask and IRQ flag bits exist.





|     | (0xA8) – Interrupt En |       | <b>D</b> 0.07 |                                                                                                       |
|-----|-----------------------|-------|---------------|-------------------------------------------------------------------------------------------------------|
| Bit | Name                  | Reset | R/W           | Description                                                                                           |
| 7   | EA                    | 0     | R/W           | Disables all interrupts.                                                                              |
|     |                       |       |               | 0: No interrupt is acknowledged.                                                                      |
|     |                       |       |               | 1: Each interrupt source is individually enabled or disabled by setting its corresponding enable bit. |
| 6   | -                     | 0     | R0            | Reserved. Read as 0                                                                                   |
| 5   | STIE                  | 0     | R/W           | Sleep Timer interrupt enable                                                                          |
|     |                       |       |               | 0: Interrupt disabled                                                                                 |
|     |                       |       |               | 1: Interrupt enabled                                                                                  |
| 4   | ENCIE                 | 0     | R/W           | AES encryption/decryption interrupt enable                                                            |
|     |                       |       |               | 0: Interrupt disabled                                                                                 |
|     |                       |       |               | 1: Interrupt enabled                                                                                  |
| 3   | -                     | 0     | R/W           | Reserved, always write 0.                                                                             |
| 2   | URXOIE                | 0     | R/W           | USART0 RX interrupt enable                                                                            |
|     |                       |       |               | 0: Interrupt disabled                                                                                 |
|     |                       |       |               | 1: Interrupt enabled                                                                                  |
| 1   | ADCIE                 | 0     | R/W           | ADC interrupt enable (not available on the CC2544)                                                    |
|     |                       |       |               | 0: Interrupt disabled                                                                                 |
|     |                       |       |               | 1: Interrupt enabled                                                                                  |
| 0   | RFERRIE               | 0     | R/W           | RF TXFIFO/RXFIFO interrupt enable                                                                     |
|     |                       |       |               | 0: Interrupt disabled                                                                                 |
|     |                       |       |               | 1: Interrupt enabled                                                                                  |

### IEN1 (0xB8) – Interrupt Enable 1

| Bit | Name  | Reset | R/W | Description                   |  |  |  |
|-----|-------|-------|-----|-------------------------------|--|--|--|
| 7:6 | -     | 00    | R0  | Reserved. Read as 0           |  |  |  |
| 5   | POIE  | 0     | R/W | Port 0 interrupt enable       |  |  |  |
|     |       |       |     | 0: Interrupt disabled         |  |  |  |
|     |       |       |     | 1: Interrupt enabled          |  |  |  |
| 4   | T4IE  | 0     | R/W | Timer 4 interrupt enable      |  |  |  |
|     |       |       |     | 0: Interrupt disabled         |  |  |  |
|     |       |       |     | 1: Interrupt enabled          |  |  |  |
| 3   | T3IE  | 0     | R/W | Timer 3 interrupt enable      |  |  |  |
|     |       |       |     | 0: Interrupt disabled         |  |  |  |
|     |       |       |     | 1: Interrupt enabled          |  |  |  |
| 2   | T2IE  | 0     | R/W | Timer 2 interrupt enable      |  |  |  |
|     |       |       |     | 0: Interrupt disabled         |  |  |  |
|     |       |       |     | 1: Interrupt enabled          |  |  |  |
| 1   | T1IE  | 0     | R/W | Timer 1 interrupt enable      |  |  |  |
|     |       |       |     | 0: Interrupt disabled         |  |  |  |
|     |       |       |     | 1: Interrupt enabled          |  |  |  |
| 0   | DMAIE | 0     | R/W | DMA transfer interrupt enable |  |  |  |
|     |       |       |     | 0: Interrupt disabled         |  |  |  |
|     |       |       |     | 1: Interrupt enabled          |  |  |  |



#### Interrupts

IEN2 (0x9A) - Interrupt Enable 2 R/W Description Bit Name Reset 7:6 00 R0 Reserved. Read as 0 5 WDTIE 0 R/W Watchdog Timer interrupt enable 0: Interrupt disabled 1: Interrupt enabled 4 Plie 0 R/W Port 1 interrupt enable 0: Interrupt disabled 1: Interrupt enabled I2CIE R/W 3 0 I2C interrupt enable (not available on the CC2544) 0: Interrupt disabled 1: Interrupt enabled 2 UTXOIE 0 R/W USART 0 TX interrupt enable 0: Interrupt disabled 1: Interrupt enabled P2IE 1 0 R/W Port 2 and USB interrupt enable 0: Interrupt disabled 1: Interrupt enabled 0 RFIE 0 R/W RF general interrupt enable 0: Interrupt disabled 1: Interrupt enabled

# 2.5.2 Interrupt Processing

When an interrupt occurs, the CPU vectors to the interrupt-vector address as shown in Table 2-5. Once an interrupt service has begun, it can be interrupted only by a higher-priority interrupt. The interrupt service is terminated by an RETI (return-from-interrupt instruction). When an RETI is performed, the CPU returns to the instruction that would have been next when the interrupt occurred.

When the interrupt condition occurs, the CPU also indicates this by setting an interrupt flag bit in the interrupt flag registers. This bit is set regardless of whether the interrupt is enabled or disabled. If the interrupt is enabled when an interrupt flag is set, then on the next instruction cycle, the interrupt is acknowledged by hardware, forcing an LCALL to the appropriate vector address.

Interrupt response requires a varying amount of time, depending on the state of the CPU when the interrupt occurs. If the CPU is performing an interrupt service with equal or greater priority, the new interrupt is pending until it becomes the interrupt with highest priority. In other cases, the response time depends on current instruction. The fastest possible response to an interrupt is seven machine cycles. This includes one machine cycle for detecting the interrupt and six cycles to perform the LCALL.

- **NOTE:** If an interrupt is disabled and the interrupt flag is polled, the 8051 assembly instruction JBC must not be used to poll the interrupt flag and clear it when set. If the JBC instruction is used, the interrupt flag may be re-asserted immediately.
- **NOTE:** If the assembly instruction XCH A, IEN0 is used to clear the global interrupt enable flag EA, the CPU may enter the interrupt routine on the cycle following this instruction. If that happens, the interrupt routine is executed with EA set to 0, which may delay the service of higher-priority interrupts.

| Bit | Name    | Reset | R/W       | Description                                                                                                                                                              |
|-----|---------|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | _       | 00    | R/W       | Reserved                                                                                                                                                                 |
| 5   | ADCIF   | 0     | R/W<br>H0 | ADC interrupt flag. Set to 1 when ADC interrupt occurs and cleared when CPU vectors to the interrupt service routine. (N/A CC2544).                                      |
|     |         |       |           | 0: Interrupt not pending                                                                                                                                                 |
|     |         |       |           | 1: Interrupt pending                                                                                                                                                     |
| 4   | -       | 0     | R/W       | Reserved                                                                                                                                                                 |
| 3   | URX0IF  | 0     | R/W<br>H0 | USART 0 RX interrupt flag. Set to 1 when USART 0 interrupt occurs and cleared when CPU vectors to the interrupt service routine.                                         |
|     |         |       |           | 0: Interrupt not pending                                                                                                                                                 |
|     |         |       |           | 1:Interrupt pending                                                                                                                                                      |
| 2   | IT1     | 1     | R/W       | Reserved. Must always be set to 1. Setting a zero enables low-level interrupt detection, which is almost always the case (one-shot when interrupt request is initiated). |
| 1   | RFERRIF | 0     | R/W<br>H0 | RF TXFIFO/RXFIFO interrupt flag. Set to 1 when RFERR interrupt occurs and cleared when CPU vectors to the interrupt service routine.                                     |
|     |         |       |           | 0: Interrupt not pending                                                                                                                                                 |
|     |         |       |           | 1: Interrupt pending                                                                                                                                                     |
| 0   | ITO     | 1     | R/W       | Reserved. Must always be set to 1. Setting a zero enables low-level interrupt detection, which is almost always the case (one-shot when interrupt request is initiated). |

### S0CON (0x98) – Interrupt Flags 2

| Bit | Name    | Reset   | R/W | Description                                                                                                                                                                                 |
|-----|---------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | -       | 0000 00 | R/W | Reserved                                                                                                                                                                                    |
| 1   | ENCIF_1 | 0       | R/W | AES interrupt. ENC has two interrupt flags, ENCIF_1 and ENCIF_0. Setting one of these flags requests interrupt service. Both flags are set when the AES coprocessor requests the interrupt. |
|     |         |         |     | 0: Interrupt not pending                                                                                                                                                                    |
|     |         |         |     | 1: Interrupt pending                                                                                                                                                                        |
| 0   | ENCIF_0 | 0       | R/W | AES interrupt. ENC has two interrupt flags, ENCIF_1 and ENCIF_0. Setting one of these flags requests interrupt service. Both flags are set when the AES coprocessor requests the interrupt. |
|     |         |         |     | 0: Interrupt not pending                                                                                                                                                                    |
|     |         |         |     | 1: Interrupt pending                                                                                                                                                                        |

# S1CON (0x9B) – Interrupt Flags 3

| Bit | Name   | Reset   | R/W | Description                                                                                                                                                                           |
|-----|--------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | -      | 0000 00 | R/W | Reserved                                                                                                                                                                              |
| 1   | RFIF_1 | 0       | R/W | RF general interrupt. RF has two interrupt flags, RFIF_1 and RFIF_0. Setting one of these flags requests interrupt service. Both flags are set when the radio requests the interrupt. |
|     |        |         |     | 0: Interrupt not pending                                                                                                                                                              |
|     |        |         |     | 1: Interrupt pending                                                                                                                                                                  |
| 0   | RFIF_0 | 0       | R/W | RF general interrupt. RF has two interrupt flags, RFIF_1 and RFIF_0. Setting one of these flags requests interrupt service. Both flags are set when the radio requests the interrupt. |
|     |        |         |     | 0: Interrupt not pending                                                                                                                                                              |
|     |        |         |     | 1: Interrupt pending                                                                                                                                                                  |

| Bit | Name  | Reset | R/W       | Description                                                                                                                   |
|-----|-------|-------|-----------|-------------------------------------------------------------------------------------------------------------------------------|
| 7   | STIF  | 0     | R/W       | Sleep Timer interrupt flag                                                                                                    |
|     |       |       |           | 0: Interrupt not pending                                                                                                      |
|     |       |       |           | 1: Interrupt pending                                                                                                          |
| 6   | -     | 0     | R/W       | Must be written 0. Writing a 1 always enables the interrupt source.                                                           |
| 5   | POIF  | 0     | R/W       | Port 0 interrupt flag                                                                                                         |
|     |       |       |           | 0: Interrupt not pending                                                                                                      |
|     |       |       |           | 1: Interrupt pending                                                                                                          |
| 4   | T4IF  | 0     | R/W<br>H0 | Timer 4 interrupt flag. Set to 1 when Timer 4 interrupt occurs and cleared when CPU vectors to the interrupt service routine. |
|     |       |       |           | 0: Interrupt not pending                                                                                                      |
|     |       |       |           | 1: Interrupt pending                                                                                                          |
| 3   | T3IF  | 0     | R/W<br>H0 | Timer 3 interrupt flag. Set to 1 when Timer 3 interrupt occurs and cleared when CPU vectors to the interrupt service routine. |
|     |       |       |           | 0: Interrupt not pending                                                                                                      |
|     |       |       |           | 1: Interrupt pending                                                                                                          |
| 2   | T2IF  | 0     | R/W<br>H0 | Timer 2 interrupt flag. Set to 1 when Timer 2 interrupt occurs and cleared when CPU vectors to the interrupt service routine. |
|     |       |       |           | 0: Interrupt not pending                                                                                                      |
|     |       |       |           | 1: Interrupt pending                                                                                                          |
| 1   | T1IF  | 0     | R/W<br>H0 | Timer 1 interrupt flag. Set to 1 when Timer 1 interrupt occurs and cleared when CPU vectors to the interrupt service routine. |
|     |       |       |           | 0: Interrupt not pending                                                                                                      |
|     |       |       |           | 1: Interrupt pending                                                                                                          |
| 0   | DMAIF | 0     | R/W       | DMA-complete interrupt flag                                                                                                   |
|     |       |       |           | 0: Interrupt not pending                                                                                                      |
|     |       |       |           | 1: Interrupt pending                                                                                                          |

#### IRCON2 (0xE8) – Interrupt Flags 5

| Bit | Name   | Reset | R/W | Description                     |
|-----|--------|-------|-----|---------------------------------|
| 7:5 | -      | 000   | R/W | Reserved                        |
| 4   | WDTIF  | 0     | R/W | Watchdog Timer interrupt flag   |
|     |        |       |     | 0: Interrupt not pending        |
|     |        |       |     | 1: Interrupt pending            |
| 3   | P1IF   | 0     | R/W | Port 1 interrupt flag           |
|     |        |       |     | 0: Interrupt not pending        |
|     |        |       |     | 1: Interrupt pending            |
| 2   | I2CIF  | 0     | R/W | I2C interrupt flag (N/A CC2544) |
|     |        |       |     | 0: Interrupt not pending        |
|     |        |       |     | 1: Interrupt pending            |
| 1   | UTX0IF | 0     | R/W | USART 0 TX interrupt flag       |
|     |        |       |     | 0: Interrupt not pending        |
|     |        |       |     | 1: Interrupt pending            |
| 0   | P2IF   | 0     | R/W | Port 2 interrupt flag           |
|     |        |       |     | 0: Interrupt not pending        |
|     |        |       |     | 1: Interrupt pending            |

# 2.5.3 Interrupt Priority

The interrupts are grouped into six interrupt priority groups, and the priority for each group is set by registers IP0 and IP1. In order to assign a higher priority to an interrupt, that is, to its interrupt group, the corresponding bits in IP0 and IP1 must be set as shown in Table 2-6.

The interrupt priority groups with assigned interrupt sources are shown in Table 2-7. Each group is assigned one of four priority levels. While an interrupt service request is in progress, it cannot be interrupted by a lower- or same-level interrupt.



In the case when interrupt requests of the same priority level are received simultaneously, the polling sequence shown in Table 2-8 is used to resolve the priority of each request. Note that the polling sequence in Figure 2-4 is the algorithm found in Table 2-8, not that polling is among the IP bits as listed in the figure.

#### IP1 (0xB9) – Interrupt Priority 1

| Bit | Name     | Reset | R/W | Description                                                                         |
|-----|----------|-------|-----|-------------------------------------------------------------------------------------|
| 7:6 | -        | 00    | R/W | Reserved                                                                            |
| 5   | IP1_IPG5 | 0     | R/W | Interrupt group 5, priority control bit 1, see Table 2-7: Interrupt Priority Groups |
| 4   | IP1_IPG4 | 0     | R/W | Interrupt group 4, priority control bit 1, see Table 2-7: Interrupt Priority Groups |
| 3   | IP1_IPG3 | 0     | R/W | Interrupt group 3, priority control bit 1, see Table 2-7: Interrupt Priority Groups |
| 2   | IP1_IPG2 | 0     | R/W | Interrupt group 2, priority control bit 1, see Table 2-7: Interrupt Priority Groups |
| 1   | IP1_IPG1 | 0     | R/W | Interrupt group 1, priority control bit 1, see Table 2-7: Interrupt Priority Groups |
| 0   | IP1_IPG0 | 0     | R/W | Interrupt group 0, priority control bit 1, see Table 2-7: Interrupt Priority Groups |

# IP0 (0xA9) – Interrupt Priority 0

| Bit | Name     | Reset | R/W | Description                                                                         |
|-----|----------|-------|-----|-------------------------------------------------------------------------------------|
| 7:6 | -        | 00    | R/W | Reserved                                                                            |
| 5   | IP0_IPG5 | 0     | R/W | Interrupt group 5, priority control bit 0, see Table 2-7: Interrupt Priority Groups |
| 4   | IP0_IPG4 | 0     | R/W | Interrupt group 4, priority control bit 0, see Table 2-7: Interrupt Priority Groups |
| 3   | IP0_IPG3 | 0     | R/W | Interrupt group 3, priority control bit 0, see Table 2-7: Interrupt Priority Groups |
| 2   | IP0_IPG2 | 0     | R/W | Interrupt group 2, priority control bit 0, see Table 2-7: Interrupt Priority Groups |
| 1   | IP0_IPG1 | 0     | R/W | Interrupt group 1, priority control bit 0, see Table 2-7: Interrupt Priority Groups |
| 0   | IP0_IPG0 | 0     | R/W | Interrupt group 0, priority control bit 0, see Table 2-7: Interrupt Priority Groups |

## Table 2-6. Priority Level Setting

| IP1_x | IP0_x | Priority Level |
|-------|-------|----------------|
| 0     | 0     | 0 – lowest     |
| 0     | 1     | 1              |
| 1     | 0     | 2              |
| 1     | 1     | 3 – highest    |

## Table 2-7. Interrupt Priority Groups

| Group | Interrupts       |       |                               |  |  |
|-------|------------------|-------|-------------------------------|--|--|
| IPG0  | RFERR            | RF    | DMA                           |  |  |
| IPG1  | ADC (N/A CC2544) | T1    | P2INT/USB                     |  |  |
| IPG2  | URX0             | T2    | UTX0                          |  |  |
| IPG3  | -                | Т3    | I <sup>2</sup> C (N/A CC2544) |  |  |
| IPG4  | ENC              | T4    | P1INT                         |  |  |
| IPG5  | ST               | POINT | WDT                           |  |  |



Interrupts

## Table 2-8. Interrupt Polling Sequence

| Interrupt Number | Interrupt Name                |                  |
|------------------|-------------------------------|------------------|
| 0                | RFERR                         |                  |
| 16               | RF                            |                  |
| 8                | DMA                           |                  |
| 1                | ADC (N/A CC2544)              |                  |
| 9                | T1                            |                  |
| 2                | URX0                          |                  |
| 10               | T2                            | _                |
| 3                | -                             | _                |
| 11               | Т3                            | Polling sequence |
| 4                | ENC                           | ↓ .<br>↓         |
| 12               | T4                            |                  |
| 5                | ST                            | _                |
| 13               | POINT                         | _                |
| 6                | P2INT/USB                     |                  |
| 7                | UTX0                          |                  |
| 14               | I <sup>2</sup> C (N/A CC2544) | _                |
| 15               | P1INT                         |                  |
| 17               | WDT                           |                  |



# **Debug Interface**

The two-wire debug interface allows programming of the on-chip flash, and it provides access to memory and register contents and debug features such as breakpoints, single-stepping, and register modification.

The debug interface uses I/O pins P2.1 and P2.2 (CC2543), P1.3 and P1.2 (CC2544), or P1.3 and P1.4 (CC2545) as debug data and debug clock, respectively, during debug mode. These I/O pins can be used as general-purpose I/O only when the device is not in debug mode. Thus, the debug interface does not interfere with any peripheral I/O pins.

#### Topic

Page

| 3.1 | Debug Mode                     | <b>48</b> |
|-----|--------------------------------|-----------|
| 3.2 | Debug Communication            | <b>48</b> |
| 3.3 | Debug Commands                 | 51        |
| 3.4 | Flash Programming              | 55        |
| 3.5 | Debug Interface and Power Mode | 55        |
| 3.6 | Registers                      | 57        |



Debug Mode

www.ti.com

## 3.1 Debug Mode

Debug mode is entered by forcing two falling-edge transitions on the debug clock pin (P2.2 for CC2543, P1.2 for CC2544, P1.4 for CC2545) while the RESET\_N input is held low. When RESET\_N is set high, the device is in debug mode.

On entering debug mode, the CPU is in the halted state with the program counter reset to address 0x0000.

While in debug mode, pin P2.1, P1.3, or P1.3 (CC2543, CC2544, or CC2545, respectively) is the debugdata bidirectional pin, and P2.2, P1.2, or P1.4 (CC2543, CC2544, or CC2545, respectively) is the debugclock input pin.

**NOTE:** Note that the debugger cannot be used with a divided system clock. When running the debugger, the value of CLKCONCMD.CLKSPD should be set to 000 when CLKCONCMD.OSC = 0 or to 001 when CLKCONCMD.OSC = 1.

# 3.2 Debug Communication

The debug interface uses a SPI-like two-wire interface consisting of the debug data and debug clock pins. Data is driven on the bidirectional debug-data pin at the positive edge of the debug clock, and data is sampled on the negative edge of this clock.

The direction of the debug-data pin depends on the command being issued. Data is driven on the positive edge of the debug clock and sampled on the negative edge. Figure 3-1 shows how data is sampled.



Figure 3-1. External Debug Interface Timing



The data is byte-oriented and is transmitted MSB-first. A sequence of one byte is shown in Figure 3-2.



Figure 3-2. Transmission of One Byte



#### Debug Communication

www.ti.com

A debug command sequence always starts with the host transmitting a command through the serial interface. This command encodes the number of bytes containing further parameters to follow, and whether a response is required. Based on this command, the debug module controls the direction of the debug data pad. A typical command sequence is shown in Figure 3-3. Note that the debug-data signal is simplified for the clarity of the figure, not showing each individual bit change. The direction is not explicitly indicated to the outside world, but must be derived by the host from the command protocol.



Figure 3-3. Typical Command Sequence—No Extra Wait for Response

For commands that require a response, there must be a small idle period between the command and the response to allow the pad to change direction. After the minimum waiting time  $(t_{dir_change})$ , the chip indicates whether it is ready to deliver the response data by pulling the data pad low. The external debugger, which is sampling the data pad, detects this and begins to clock out the response data. If the data pad is high after the waiting time, it is an indication to the debugger that the chip is not ready yet. Figure 3-4 shows how the wait works.





## Figure 3-4. Typical Command Sequence. Wait for Response

If the debug interface indicates by pulling the data line high that it is not ready to return data, the external device must issue exactly eight clock pulses before it samples the ready level again. This must be repeated until the level is low. The wait cycle is equivalent to reading a byte from the debug interface, but ignoring the result. Note that the pad starts to change direction on the falling edge of the debug clock. Thus, the pad driver drives against the driver in the programmer until the programmer changes pad direction. This duration should be minimized in a programmer implementation.

# 3.3 Debug Commands

The debug commands are shown in Table 3-1. Some of the debug commands are described in further detail in the following subsections.

The 3 least-significant bits (the Xs) are don't care values.

| Table 3-1 | . Debug | Commands |
|-----------|---------|----------|
|-----------|---------|----------|

| Command    | Instruction<br>Byte | Additi<br>onal<br>Input<br>Bytes | Output<br>Bytes | Description                                                                                                                                                                                                                 |
|------------|---------------------|----------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHIP_ERASE | 00010XXX            | 0                                | 1               | Perform flash chip erase (mass erase) and clear lock bits. If any other command except READ_STATUS is issued, then the use of CHIP_ERASE is disabled.<br>Input byte: none<br>Output byte: Debug status byte. See Table 3-3. |
| WR_CONFIG  | 00011XXX            | 1                                | 1               | Write debug configuration data.<br>Input byte: See Table 3-2 for details.<br>Output byte: Debug status byte. See Table 3-3.                                                                                                 |
| RD_CONFIG  | 00100XXX            | 0                                | 1               | Read debug configuration data.<br>Input byte: none.<br>Output byte: Returns value set by WR_CONFIG command. See Table 3-2.                                                                                                  |

| Table 3-1. Debug Commands (continued) |
|---------------------------------------|
|---------------------------------------|

| Command       | Instruction<br>Byte | Additi<br>onal<br>Input<br>Bytes | Output<br>Bytes | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|---------------------|----------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GET_PC        | 00101XXX            | 0                                | 2               | Return value of 16-bit program counter.<br>Input byte: none<br>Output bytes: Returns 2 bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| READ_STATUS   | 00110XXX            | 0                                | 1               | Read status byte.<br>Input byte: none<br>Output byte: Debug status byte. See Table 3-3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SET_HW_BRKPNT | 00111XXX            | 3                                | 1               | Set hardware breakpoint.<br>Input bytes: See Section 3.3.3 for details.<br>Output byte: Debug status byte. See Table 3-3.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| HALT          | 01000XXX            | 0                                | 1               | Halt CPU operation<br>Input byte: none<br>Output byte: Debug status byte. See Table 3-3. If the CPU was already<br>halted, the output is undefined.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RESUME        | 01001XXX            | 0                                | 1               | Resume CPU operation. The CPU must be in the halted state for this command to be run.<br>Input byte: none<br>Output byte: Debug status byte. See Table 3-3.                                                                                                                                                                                                                                                                                                                                                                                                                |
| DEBUG_INSTR   | 01010Хуу            | 1–3                              | 1               | Run debug instruction. The supplied instruction is executed by the CPU<br>without incrementing the program counter. The CPU must be in halted<br>state for this command to be run. Note that yy is number of bytes following<br>the command byte, i.e., how many bytes the CPU instruction has (see<br>Table 2-3).<br>Input byte(s): CPU instruction<br>Output byte: The resulting accumulator register value after the instruction<br>has been executed                                                                                                                   |
| STEP_INSTR    | 01011XXX            | 0                                | 1               | Step CPU instruction. The CPU executes the next instruction from<br>program memory and increments the program counter after execution. The<br>CPU must be in the halted state for this command to be run.<br>Input byte: none<br>Output byte: The resulting accumulator register value after the instruction<br>has been executed                                                                                                                                                                                                                                          |
| GET_CHIP_ID   | 01101XXX            | 0                                | 2               | Return value of 16-bit chip ID and version number.<br>Input byte: none.<br>Output bytes: The CHIPID and CHVER register values                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| BURST_WRITE   | 10000kkk            | 2–2049                           | 1               | This command writes a sequence of 1–2048 bytes to the DBGDATA register. Each time the register is updated, a DBG_BW DMA trigger is generated.                                                                                                                                                                                                                                                                                                                                                                                                                              |
|               |                     |                                  |                 | The number of parameters to the BURST_WRITE command is variable.<br>The number of data bytes in the burst is indicated using the 3 last bits of<br>the command byte (kkk), and the whole next byte. The command<br>sequence is shown in Figure 3-5. The burst length is indicated by an 11-bit<br>value (b10–b0). After these two bytes, the given number of data bytes<br>must be appended. The value 0 means 2048 data bytes; thus, the smallest<br>number of bytes to transfer is 1.<br>Input bytes: Command sequence<br>Output byte: Debug status byte. See Table 3-3. |



Figure 3-5. Burst Write Command (First 2 Bytes)

# 3.3.1 Debug Configuration

The commands WR\_CONFIG and RD\_CONFIG are used to access the debug-configuration data byte. The format and description of this configuration data are shown in Table 3-2.

| Bit | Name            | Reset | Description                                                                                                                                                                                                                                                         |
|-----|-----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | -               | 00    | Reserved                                                                                                                                                                                                                                                            |
| 5   | SOFT_POWER_MODE | 1     | When set, the digital regulator is not turned off during PM2 and PM3. If this bit is cleared, the debug interface is reset during PM2 and PM3 (N/A for CC2544).                                                                                                     |
| 4   | -               | 0     | Reserved                                                                                                                                                                                                                                                            |
| 3   | TIMERS_OFF      | 0     | Disable timers. Disable timer operation. This overrides the <b>TIMER_SUSPEND</b> bit and its function.                                                                                                                                                              |
|     |                 |       | 0: Do not disable timers                                                                                                                                                                                                                                            |
|     |                 |       | 1: Disable timers                                                                                                                                                                                                                                                   |
| 2   | DMA_PAUSE       | 1     | DMA pause. The DMA registers must not be accessed while this bit is set.                                                                                                                                                                                            |
|     |                 |       | 0: Enable DMA transfers                                                                                                                                                                                                                                             |
|     |                 |       | 1: Pause all DMA transfers                                                                                                                                                                                                                                          |
| 1   | TIMER_SUSPEND   | 1     | Suspend timers.<br>Suspend timers when the chip is halted. The timers are also suspended during debug<br>instructions. When executing a STEP, the timers receive exactly (or as close as<br>possible) as many ticks as they would if the program were free-running. |
|     |                 |       | 0: Do not suspend timers                                                                                                                                                                                                                                            |
|     |                 |       | 1: Suspend timers                                                                                                                                                                                                                                                   |
| 0   | -               | 0     | Reserved. Always write 0.                                                                                                                                                                                                                                           |

| Table 3-2. De | bug Configuration |
|---------------|-------------------|
|---------------|-------------------|

# 3.3.2 Debug Status

A debug-status byte is read using the READ\_STATUS command. The format and description of this debug status is shown in Table 3-3.

The READ\_STATUS command is, for example, used for:

- Polling the status of the chip erase (CHIP\_ERASE\_BUSY) after a CHIP\_ERASE command.
- Checking whether the oscillator is stable (OSCILLATOR\_STABLE); required for debug commands HALT, RESUME, DEBUG\_INSTR, STEP\_REPLACE, and STEP\_INSTR.

| Bit | Name            | Reset | Description                                                                                                                                                                                                |  |
|-----|-----------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | CHIP_ERASE_BUSY | 0     | Flash chip erase busy<br>The signal is only high when a chip erase is in progress. It goes high immediately at<br>CHIP_ERASE command is received and returns to low when the flash is fully erased<br>0: - |  |
|     |                 |       | <ul> <li>0. –</li> <li>1: Chip erase in progress</li> </ul>                                                                                                                                                |  |
| 6   | PCON_IDLE       | 0     | PCON idle. See also Table 3-4.                                                                                                                                                                             |  |
|     |                 |       | 0: CPU is running. Chip in operational mode controlled by debugger.                                                                                                                                        |  |
|     |                 |       | 1: CPU is not running. Chip is in power mode defined by SLEEPCMD.MODE register setting. See Section 4.1 - Section 4.3 for details.                                                                         |  |
| 5   | CPU_HALTED      | 0     | CPU was halted                                                                                                                                                                                             |  |
|     |                 |       | 0: CPU is running.                                                                                                                                                                                         |  |
|     |                 |       | 1: CPU was halted from a breakpoint or from a HALT debug command.                                                                                                                                          |  |

Table 3-3. Debug Status

www.ti.com

| Table 3-3. Debug | Status ( | (continued) |
|------------------|----------|-------------|
|------------------|----------|-------------|

| Bit | Name              | Reset | Description                                                                                                                                                                                                                                     |
|-----|-------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | PM_ACTIVE         | 0     | Chip is active. Note that PM0 and PM1 are not supported in debug mode. See also Table 3-4.                                                                                                                                                      |
|     |                   |       | <ol> <li>Chip is out of normal operation (active mode) and either in transition up or down from<br/>power mode or stable in the power mode defined by SLEEPCMD.MODE register<br/>setting. See Section 4.1 - Section 4.3 for details.</li> </ol> |
|     |                   |       | 1: Chip is in normal operation with CPU running (if not halted).                                                                                                                                                                                |
| 3   | HALT_STATUS       | 0     | Halt status. Returns cause of last CPU halt                                                                                                                                                                                                     |
|     |                   |       | 0: CPU was halted by HALT debug command                                                                                                                                                                                                         |
|     |                   |       | 1: CPU was halted by hardware breakpoint                                                                                                                                                                                                        |
| 2   | DEBUG_LOCKED      | 0     | Debug interface is locked. Returns value of DBGLOCK bit. See Section 3.4.1.                                                                                                                                                                     |
|     |                   |       | 0: Debug interface is not locked.                                                                                                                                                                                                               |
|     |                   |       | 1: Debug interface is locked.                                                                                                                                                                                                                   |
| 1   | OSCILLATOR_STABLE | 0     | System clock oscillator stable.                                                                                                                                                                                                                 |
|     |                   |       | 0: Oscillators not stable                                                                                                                                                                                                                       |
|     |                   |       | 1: Oscillators stable                                                                                                                                                                                                                           |
| 0   | STACK_OVERFLOW    | 0     | Stack overflow. This bit indicates when the CPU writes to DATA memory space at address 0xFF, which is possibly a stack overflow.                                                                                                                |
|     |                   |       | 0: No stack overflow                                                                                                                                                                                                                            |
|     |                   |       | 1: Stack overflow                                                                                                                                                                                                                               |

#### Table 3-4. Relation Between PCON\_IDLE and PM\_ACTIVE

| PCON_IDLE | PM_ACTIVE | Description                                               |  |
|-----------|-----------|-----------------------------------------------------------|--|
| 0         | 0         | Chip in normal operation with CPU running (if not halted) |  |
| 0         | 1         | Chip in transition to start-up from power mode            |  |
| 1         | 0         | Chip in transition to enter power mode                    |  |
| 1         | 1         | Chip stable in power mode                                 |  |

# 3.3.3 Hardware Breakpoints

The debug command SET\_HW\_BRKPNT is used to set one of the four available hardware breakpoints. When a hardware breakpoint is enabled, it compares the CPU address bus with the breakpoint. When a match occurs, the CPU is halted.

When issuing the SET\_HW\_BRKPNT, the external host must supply three data bytes that define the hardware breakpoint. The hardware breakpoint itself consists of 19 bits, whereas three bits are used for control purposes. The format of the three data bytes for the SET\_HW\_BRKPNT command is as follows.

The first data byte consists of the following:

- Bits 7-6: Unused
- Bits 5-4: Breakpoint number, 0-3
- Bit 3: 1 = enable, 0 = disable
- Bits 2–0: Memory bank bits. Bits 18–16 of hardware breakpoint.

The second data byte consists of bits 15–8 of the hardware breakpoint.

The third data byte consists of bits 7–0 of the hardware breakpoint. Thus, the second and third data bytes set the CPU CODE address at which to stop execution.



# 3.4 Flash Programming

Programming of the on-chip flash is performed via the debug interface. The external host must initially send instructions using the DEBUG\_INSTR debug command to perform the flash programming with the flash controller.

# 3.4.1 Lock Bits

For software and/or access protection, a set of lock bits can be written to the upper available flash page—the lock-bit page. The lock-bit structure consists of 128 bits where the first 31 each corresponds to the first 31 flash pages available in the device. The last bit (at the highest address) is the debug lock bit (see Table 3-5). The structure starts at CODE address 0x7FF0 (address 0xFFF0 in XDATA) in the lock-bit page and occupies 16 bytes. The rest of the lock-bit page can be used to store code/constants, but cannot be changed without entering debug mode.

The PAGELOCK[30:0] lock-protect bits are used to enable erase/write protection for individual flash memory pages (1 KB). There is one bit for each available page.

When the debug-lock bit, DBGLOCK, is set to 0 (see Table 3-5), all debug commands except CHIP\_ERASE, READ\_STATUS, and GET\_CHIP\_ID are disabled. The status of the debug-lock bit can be read using the READ\_STATUS command (see Section 3.3.2).

Note that after the debug-lock bit has changed due to a write to the lock-bit page or a CHIP\_ERASE command, the device must be reset to lock/unlock the debug interface.

Issuing a CHIP\_ERASE command is the only way to clear the debug-lock bit, thereby unlocking the debug interface.

Table 3-5 defines the 16-byte structure containing the flash lock-protection bits. Bit 0 of the first byte contains the lock bit for page 0, bit 1 of the first byte contains the lock bit for page 1, and so on. Bit 7 of the last byte in the flash is the DBGLOCK bit (bit 127 in the structure).

| Bit    | Name       | Description                                                                                                                                                                                                          |
|--------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 127    | DBGLOCK    | Debug-lock bit<br>0: Disable debug commands<br>1: Enable debug commands                                                                                                                                              |
| 30:0   | PAGELOCK   | Page-lock bits. Each of the 32 first bits in this structure correspond to<br>each of the 32 flash pages in the device.<br>Page-lock bits for unavailable pages are not used.<br>0: Page locked<br>1: Page not locked |
| 126-31 | FREE SPACE | Code space available for storing code or constants.<br>Note: Can only be modified through the debug interface.                                                                                                       |

Table 3-5. Flash Lock-Protection Bit Structure Definition

# 3.5 Debug Interface and Power Mode

Because the CC2544 does not support PM2 and PM3, this paragraph does not apply to the CC2544.

Power modes PM2 and PM3 may be handled in two different ways when the chip is in debug mode. The default behavior is never to turn off the digital voltage regulator. This emulates power modes while maintaining debug mode operation. The clock sources are turned off as in ordinary power modes. The other option is to turn off the 1.8-V internal digital power. This leads to a complete shutdown of the digital part, which disables debug mode. When the chip is in debug mode, the two options are controlled by configuration bit 5 (SOFT\_POWER\_MODE).

The debug interface still responds to a reduced set of commands while in one of the power modes. The chip can be woken up from sleep mode by issuing a HALT command to the debug interface. The HALT command brings the chip up from sleep mode in the halted state. The RESUME command must be issued to resume software execution.



Debug Interface and Power Mode

www.ti.com

The debug status may be read when in power modes. The status must be checked when leaving a power mode by issuing a HALT command. The time needed to power up depends on which power mode the chip is in, and must be checked in the debug status. The debug interface only accepts commands that are available in sleep mode before the chip is operational.



# 3.6 Registers

#### DBGDATA (0x6260) – Debug Data

| Bit | Name      | Reset | R/W | Description                                                                                                                                                                                                                                                                             |
|-----|-----------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | BYTE[7:0] | 0     | R   | Debug data from BURST_WRITE command<br>This register is updated each time a new byte has been transferred to the debug<br>interface using the BURST_WRITE command. A DBG_BW DMA trigger is<br>generated when this byte is updated. This allows the DMA controller to fetch the<br>data. |

## CHVER (0x6249) – Chip Version

| Bit | Name         | Reset             | R/W | Description          |
|-----|--------------|-------------------|-----|----------------------|
| 7:0 | VERSION[7:0] | Chip<br>dependent | R   | Chip revision number |

## CHIPID (0x624A) - Chip ID

| Bit | Name        | Reset             | R/W | Description                                                                 |
|-----|-------------|-------------------|-----|-----------------------------------------------------------------------------|
| 7:0 | CHIPID[7:0] | Chip<br>dependent | R   | Chip identification number.<br>CC2543: 0x43<br>CC2544: 0x44<br>CC2545: 0x45 |

## CHIPINFO0 (0x6276) - Chip Information Byte 0

| Bit | Name           | Reset             | R/W | Description                                  |
|-----|----------------|-------------------|-----|----------------------------------------------|
| 7   | -              | 0                 | R0  | Reserved. Always 0.                          |
| 6:4 | FLASHSIZE[2:0] | Chip<br>dependent | R   | Flash Size<br>111: 32 KB<br>Others: Reserved |
| 3   | USB            | Chip<br>dependent | R   | 1 if chip has USB, 0 otherwise               |
| 2   | -              | 1                 | R1  | Reserved. Always 1                           |
| 1:0 | -              | 00                | R0  | Reserved. Always 00                          |

#### CHIPINFO1 (0x6277) – Chip Information Byte 1

| Bit | Name          | Reset             | R/W | Description                                             |
|-----|---------------|-------------------|-----|---------------------------------------------------------|
| 7:3 | _             | Chip<br>dependent | R   | Reserved                                                |
| 2:0 | SRAMSIZE[2:0] | Chip<br>dependent | R   | SRAM size<br>000: 1 KB<br>001: 2 KB<br>Others: Reserved |



Page

# **Power Management and Clocks**

Low-power operation is enabled through different operating modes (power modes). The various operating modes are referred to as active mode, idle mode, and power modes 1, 2, and 3 (PM1–3). Ultralow-power operation is obtained by turning off the power supply to modules to avoid static (leakage) power consumption and also by using clock gating and turning off oscillators to reduce dynamic power consumption.

NOTE: PM2 and PM3 are not supported on CC2544

#### Topic

| 4.1 | Power Management Introduction | 59        |
|-----|-------------------------------|-----------|
| 4.2 | Power-Management Control      | 60        |
| 4.3 | Power-Management Registers    | 61        |
| 4.4 | Oscillators and Clocks        | <b>63</b> |
| 4.5 | Timer Tick Generation         | <b>66</b> |
| 4.6 | Data Retention                | 66        |

## 4.1 **Power Management Introduction**

Different operating modes, or power modes, are used to allow low-power operation. Ultralow-power operation is obtained by turning off the power supply to modules to avoid static (leakage) power consumption and also by using clock gating and turning off oscillators to reduce dynamic power consumption.

The five various operating modes (power modes) are called active mode, idle mode, PM1, PM2, and PM3 (PM1, PM2, and PM3 are also referred to as sleep mode). Active mode is the normal operating mode, whereas PM3 has the lowest power consumption. The impact of the different power modes on system operation is shown in Table 4-1, together with voltage regulator and oscillator options.

| Power Mode         | High-Frequency Oscillator |              | Low-Freq         | Low-Frequency Oscillator |     |  |
|--------------------|---------------------------|--------------|------------------|--------------------------|-----|--|
| Configuration      | А                         | 32-MHz XOSC  | C <sup>(1)</sup> | 32-kHz XOSC              |     |  |
| Configuration      | В                         | 16-MHz RCOSC | D                | 32-kHz RCOSC             |     |  |
| Active / idle mode | A or B                    |              | C or D           |                          | ON  |  |
| PM1                | None                      |              | C or D           |                          | ON  |  |
| PM2                | None                      |              | C or D           |                          | OFF |  |
| PM3                | None                      |              | None             |                          | OFF |  |

| Table 4-1 | Power | Modes |
|-----------|-------|-------|
|-----------|-------|-------|

<sup>(1)</sup> C is only available on CC2545

Active mode: The fully functional mode. The voltage regulator to the digital core is on, and either the 16-MHz RC oscillator or the 32-MHz crystal oscillator or both are running. The 32-kHz RCOSC is running.

Idle mode: Identical to active mode, except that the CPU core stops operating (is idle).

**PM1:** The voltage regulator to the digital part is on. Neither the 32-MHz XOSC nor the 16-MHz RCOSC is running. Only the 32-kHz RCOSC is running. The system goes to active mode on reset, an external interrupt, or when the Sleep Timer expires.

**PM2:** The voltage regulator to the digital core is turned off. Neither the 32-MHz XOSC nor the 16-MHz RCOSC is running. Either the 32-kHz RCOSC or the 32-kHz XOSC (if supported) is running. The system goes to active mode on reset, an external interrupt, or when the Sleep Timer expires.

**PM3:** The voltage regulator to the digital core is turned off. None of the oscillators is running. The system goes to active mode on reset or an external interrupt.

The POR is active in PM2/PM3, but the BOD is powered down, which gives a limited voltage supervision. If the supply voltage is lowered to below 1.4 V during PM2/PM3, at temperatures of 70°C or higher, and then brought back up to good operating voltage before active mode is re-entered, registers and RAM contents that are saved in PM2/PM3 may become altered. Hence, care should be taken in the design of the system power supply to ensure that this does not occur. The voltage can be periodically supervised accurately by entering active mode, as a BOD reset is triggered if the supply voltage is below approximately 1.7 V.

CC2543 and CC2545 have functionality to perform automatically a CRC check of the retained configuration register values in PM2/PM3 to check that the device state was not altered during sleep. The bits in SRCRC.CRC\_RESULT indicate whether there were any changes, and by enabling SRCRC.CRC\_RESET\_EN, the device immediately resets itself with a watchdog reset if SRCRC.CRC\_RESULT is not 00 (= CRC of retained registers passed) after wakeup from PM2/PM3. The SRCRC register also contains the SRCRC.FORCE\_RESET bit that can be used by software to immediately trigger a watchdog reset to reboot the device.

For CC2543/45, the reset architecture adds another brownout detector (the 3VBOD) that senses on the unregulated voltage. The purpose of this 3VBOD is to reduce the current consumption of the device when supplied with voltages well below the operating voltage.



#### Power-Management Control

### 4.1.1 Active and Idle Modes

Active mode is the fully functional mode of operation where the CPU, peripherals, and RF transceiver are active. The digital voltage regulator is turned on.

Active mode is used for normal operation. By enabling the PCON. IDLE bit while in active mode (SLEEPCMD.MODE = 0x00), the CPU core stops operating and the idle mode is entered. All other peripherals function normally, and any enabled interrupt wakes up the CPU core (to transition back from idle mode to active mode).

## 4.1.2 PM1

In PM1, the high-frequency oscillators are powered down (32-MHz XOSC and 16-MHz RCOSC). The voltage regulator and the enabled 32-kHz oscillator are on. When PM1 is entered, a power-down sequence is run.

On CC2543 and CC2545, PM1 should be used when the expected time until a wakeup event is relatively short (less than 3 ms), because PM1 uses a fast power-down/up sequence.

# 4.1.3 PM2 (N/A for CC2544)

PM2 has the second-lowest power consumption. In PM2, the power-on reset, external interrupts, selected 32-kHz oscillator, and Sleep Timer peripherals are active. I/O pins retain the I/O mode and output value set before entering PM2. All other internal circuits are powered down. The voltage regulator is also turned off. When PM2 is entered, a power-down sequence is run.

PM2 is typically entered when using the Sleep Timer as the wake-up event, and also combined with external interrupts. PM2 should typically be choosen, compared to PM1, when expected sleep time exceeds 3 ms. Using less sleep time does not reduce system power consumption compared to using PM1.

# 4.1.4 PM3 (N/A for CC2544)

PM3 is used to achieve the operating mode with the lowest power consumption. In PM3, all internal circuits that are powered from the voltage regulator are turned off (basically all digital modules; the only exceptions are interrupt detection and POR level sensing). The internal voltage regulator and all oscillators are also turned off.

Reset (POR or external) and external I/O port interrupts are the only functions that operate in this mode. I/O pins retain the I/O mode and output value set before entering PM3. A reset condition or an enabled external I/O interrupt event wakes the device up and places it into active mode (an external interrupt starts from where it entered PM3, whereas a reset returns to start-of-program execution). The content of RAM and registers is partially preserved in this mode (see Section 4.6). PM3 uses the same power-down/up sequence as PM2.

PM3 is used to achieve ultralow power consumption when waiting for an external event. It should be used when expected sleep time exceeds 3 ms.

## 4.2 Power-Management Control

The required power mode is selected by the MODE bits in the SLEEPCMD control register and the PCON.IDLE bit. Setting the SFR register PCON.IDLE bit enters the mode selected by SLEEPCMD.MODE. If the LLE is enabled before entering PM2/PM3, it is recommended to set LLECTRL to 0 before entering PM2/PM3 and set it back to 1 after returning from PM2/PM3.

An enabled interrupt from port pins or Sleep Timer or a power-on reset wakes the device from other power modes and brings it into active mode.

When PM1, PM2 or PM3 is entered, a power-down sequence is run. When the device is taken out of PM1, PM2 or PM3, it starts at 16 MHz and automatically changes to 32 MHz if CLKCONCMD.OSC was 0 when entering the power mode (setting PCON.IDLE). If CLKCONCMD.OSC was 1 when PCON.IDLE was set, when entering the power mode, it continues to run at 16 MHz.



The instruction that sets the PCON.IDLE bit must be aligned in a certain way for correct operation. The first byte of the assembly instruction immediately following this instruction must not be placed on a 4-byte boundary. Furthermore, cache must not be disabled (see CM in the FCTL register description in Chapter 6). Failure to comply with this requirement may cause higher current consumption. Provided this requirement is fulfilled, the first assembly instruction after the instruction that sets the PCON.IDLE bit is performed before the ISR of the interrupt that caused the system to wake up, but after the system woke up. If this instruction is a global interrupt disable, it is possible to have it followed by code for execution after wakeup, but before the ISR is serviced.

An example of how this can be done in the IAR compiler is shown as follows. The command for setting PCON to 1 is placed in a function written in assembly code. In a C file calling this function, a declaration such as:

extern void EnterSleepModeDisableInterruptsOnWakeup(void);

is used. The

RSEG NEAR\_CODE:CODE:NOROOT(2)

statement ensures that the MOV PCON, #1 instruction is placed on a 2-byte boundary. It is a 3-byte instruction, so the following instruction is not placed on a 4-byte boundary, as required. In the following example, this instruction is CLR EA, which disables all interrupts. That means that the ISR of the interrupt that woke up the system is not executed until after the IEN0. EA bit has been set again later in the code. If this functionality is not wanted, the CLR EA instruction can be replaced by a NOP.

PUBLIC EnterSleepModeDisableInterruptsOnWakeup FUNCTION EnterSleepModeDisableInterruptsOnWakeup,0201H RSEG NEAR\_CODE:CODE:NOROOT(2) EnterSleepModeDisableInterruptsOnWakeup: MOV PCON,#1 CLR EA RET

# 4.3 Power-Management Registers

This section describes the power-management registers.

| Bit | Name         | Reset | R/W  | Description                                                            |  |
|-----|--------------|-------|------|------------------------------------------------------------------------|--|
| 7:6 | -            | 00    | R0   | Reserved. Always read 0.                                               |  |
| 5   | FORCE_RESET  | 0     | R/W  | 0: No action                                                           |  |
|     |              |       |      | 1: Force watchdog reset.                                               |  |
| 4   | -            | 0     | R    | Reserved                                                               |  |
| 3:2 | CRC_RESULT   | 00    | R/W0 | 00: CRC of retained registers passed                                   |  |
|     |              |       |      | 01: Low CRC value failed                                               |  |
|     |              |       |      | 10: High CRC value failed                                              |  |
|     |              |       |      | 11: Both CRC values failed                                             |  |
| 1   | -            | 0     | R    | Reserved                                                               |  |
| 0   | CRC_RESET_EN | 0     | R/W  | 0: Disable reset of chip due to CRC.                                   |  |
|     |              |       |      | 1: Enable reset of chip if CRC_RESULT != 00 after wakeup from PM2/PM3. |  |

SRCRC (0x6262) - Sleep Reset CRC (not available on the CC2544)

#### PCON (0x87) – Power Mode Control

| Bit | Name | Reset   | R/W        | Description                                                                                                                                                                                              |
|-----|------|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | -    | 000 000 | R/W        | Reserved, always write as 0000 000.                                                                                                                                                                      |
| 0   | IDLE | 0       | R0/W<br>H0 | Power mode control. Writing 1 to this bit forces the device to enter the power mode set by SLEEPCMD.MODE (note that MODE = 0x00 AND IDLE = 1 stops the CPU core activity). This bit is always read as 0. |
|     |      |         |            | All enabled interrupts clear this bit when active, and the device re-enters active mode.                                                                                                                 |



## Power-Management Registers

| SLEE | SLEEPCMD (0xBE) – Sleep-Mode Control Command |       |     |                                                                                                                                                |  |
|------|----------------------------------------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit  | Name                                         | Reset | R/W | Description                                                                                                                                    |  |
| 7    | OSC32K_CALDIS                                | 0     | R/W | Disable 32-kHz RC oscillator calibration                                                                                                       |  |
|      |                                              |       |     | 0: 32-kHz RC oscillator calibration is enabled.                                                                                                |  |
|      |                                              |       |     | 1: 32-kHz RC oscillator calibration is disabled.                                                                                               |  |
|      |                                              |       |     | This setting can be written at any time, but does not take effect before the chip has been running on the 16-MHz high-frequency RC oscillator. |  |
| 6:3  | -                                            | 000 0 | R0  | Reserved                                                                                                                                       |  |
| 2    | -                                            | 1     | R/W | Reserved. Always write as 1                                                                                                                    |  |
| 1:0  | MODE                                         | 00    | R/W | Power-mode setting                                                                                                                             |  |
|      |                                              |       |     | 0: Active / idle mode                                                                                                                          |  |
|      |                                              |       |     | 1: Power mode 1 (PM1)                                                                                                                          |  |
|      |                                              |       |     | 10: Power mode 2 (PM2) (not applicable for CC2544)                                                                                             |  |
|      |                                              |       |     | 11: Power mode 3 (PM3) (not applicable for CC2544)                                                                                             |  |

#### SLEEPSTA (0x9D) – Sleep-Mode Control Status

| Bit | Name          | Reset | R/W | Description                                                                                                                                                                                                                                                              |
|-----|---------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | OSC32K_CALDIS | 0     | R   | 32-kHz RC oscillator calibration status<br>SLEEPSTA.OSC32K_CALDIS shows the current status of disabling of the 32-<br>kHz RC calibration. The bit is not set to the same value as<br>SLEEPCMD.OSC32K_CALDIS before the chip has been run on the 32-kHz<br>RC oscillator. |
| 6:5 | -             | 00    | R   | Reserved                                                                                                                                                                                                                                                                 |
| 4:3 | RST[1:0]      | XX    | R   | Status bit indicating the cause of the last reset. If there are multiple resets, the register only contains the last event.                                                                                                                                              |
|     |               |       |     | 00: Power-on reset and brownout detection                                                                                                                                                                                                                                |
|     |               |       |     | 01: External reset                                                                                                                                                                                                                                                       |
|     |               |       |     | 10: Watchdog Timer reset                                                                                                                                                                                                                                                 |
|     |               |       |     | 11: Clock loss reset                                                                                                                                                                                                                                                     |
| 2:1 | -             | 00    | R   | Reserved                                                                                                                                                                                                                                                                 |
| 0   | CLK32K        | 0     | R   | The 32-kHz clock signal (synchronized to the system clock)                                                                                                                                                                                                               |







Figure 4-1. Clock System Overview

# 4.4 Oscillators and Clocks

The device has one internal system clock, or main clock. The source for the system clock is the 16-MHz RC oscillator. Clock control is performed using the CLKCONCMD SFR register.

There is also one 32-kHz clock source that is an RC oscillator [or a crystal oscillator (CC2545 only)], also controlled by the CLKCONCMD register.

The CLKCONSTA register is a read-only register used for getting the current clock status.

The choice of oscillator allows a trade-off between high accuracy in the case of the crystal oscillator and low power consumption when the RC oscillator is used. Note that operation of the RF transceiver requires that the 32-MHz crystal oscillator is used.

An additional module for detection of 32-MHz XOSC stability is available. This amplitude detector can be useful in environments with significant noise on the power supply, to ensure that the clock source is not used until the clock signal is stable. The module is always enabled.

# 4.4.1 Oscillators

The clock system overview in Figure 4-1 gives an overview of the clock system with available clock sources.



Two high-frequency oscillators are present in the device:

- 32-MHz crystal oscillator
- 16-MHz RC oscillator

The 32-MHz crystal-oscillator start-up time may be too long for some applications; therefore, the device can run on the 16-MHz RC oscillator until the crystal oscillator is stable. The 16-MHz RC oscillator consumes less power than the crystal oscillator, but because it is not as accurate as the crystal oscillator it cannot be used for RF transceiver operation.

Two low-frequency oscillators are present in the device:

- 32-kHz crystal oscillator (only CC2545)
- 32-kHz RC oscillator

The 32-kHz RCOSC runs at 32.753 kHz when calibrated. The calibration can only take place when the 32-MHz XOSC is enabled, and this calibration can be disabled by enabling the  $SLEEPCMD.OSC32K\_CALDIS$  bit.

## 4.4.2 System Clock

The system clock is derived from the selected system clock source, which is the 32-MHz XOSC or the 16-MHz RCOSC. The CLKCONCMD.OSC bit selects the source of the system clock. Note that to use the RF transceiver, the 32-MHz crystal oscillator must be selected and stable.

Note that changing the CLKCONCMD.OSC bit does not cause the system clock to change instantly. The clock source change first takes effect when CLKCONSTA.OSC = CLKCONCMD.OSC. This is due to the requirement to have stable clocks prior to actually changing the clock source. Also note that the CLKCONCMD.CLKSPD bit reflects the frequency of the system clock and thus is a mirror of the CLKCONCMD.OSC bit.

The 16 MHz RC oscillator is calibrated once after the 32-MHz XOSC has been selected and is stable, i.e,. when the CLKCONSTA.OSC bit switches from 1 to 0.

- **NOTE:** The change from the 16-MHz clock source to the 32-MHz clock source (and vice versa) aligns with the CLKCONCMD.TICKSPD setting. A slow CLKCONCMD.TICKSPD setting when CLKCONCMD.OSC is changed results in a longer time before the actual source change takes effect. The fastest switching is obtained when CLKCONCMD.TICKSPD equals 000.
- **NOTE:** After coming up from PM1, the CPU must wait for CLKCONSTA.OSC to be 0 before operations requiring the system to run on the 32-MHz XOSC (such as the radio) are started.

# 4.4.3 32-kHz Oscillators

One or two 32-kHz oscillators are present in the device as clock sources for the 32-kHz clock:

- 32-kHz XOSC (CC2545 only)
- 32-kHz RCOSC

By default, after a reset, the 32-kHz RCOSC is enabled and selected as the 32-kHz clock source. The RCOSC consumes less power, but is less accurate compared to the 32-kHz XOSC (available on CC2545 only). The chosen 32-kHz clock source drives the Sleep Timer, generates the tick for the Watchdog Timer, and is used as a strobe in Timer 2 to calculate the Sleep Timer sleep time. The CLKCONCMD.OSC32K register bit selects the oscillator to be used as the 32-kHz clock source.

The CLKCONCMD.OSC32K register bit can be written at any time, but does not take effect before the 16-MHz RCOSC is the active system clock source. When the system clock is changed from the 16-MHz RCOSC to the 32-MHz XOSC (CLKCONCMD.OSC from 1 to 0), calibration of the 32-kHz RCOSC starts up and is performed once if the 32-kHz RCOSC is selected. During calibration, a divided version of the 32-MHz XOSC is used. The result of the calibration is that the 32-kHz RSOSC is running at 32.753 kHz. The 32-kHz RCOSC calibration may take up to 2 ms to complete. Calibration can be disabled by setting



SLEEPCMD.OSC32K\_CALDIS to 1. At the end of the calibration, an extra pulse may occur on the 32-kHz clock source, which causes the sleep timer to be incremented by 1. Note that after having switched to the 32-kHz XOSC and when coming up from PM3 with the 32-kHz XOSC enabled, the oscillator requires up to 500 ms to stabilize on the correct frequency. The Sleep Timer, Watchdog Timer and clock-loss detector should not be used before the 32-kHz XOSC is stable.

# 4.4.4 Oscillator and Clock Registers

This section describes the oscillator and clock registers. All register bits retain their previous values when entering PM2 or PM3.

| Bit | Name         | Reset | R/W | Description                                                                                                                                                                                                                                                                                           |
|-----|--------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | OSC32K       | 1     | R/W | 32 kHz clock-source select. Setting this bit initates a clock-source change only<br>CLKONSTA.OSC32K reflects the current setting. The 16 MHz RCOSC must be<br>selected as system clock when this bit is to be changed. On CC2543 and CC25544,<br>always write 1.<br>0: 32 kHz XOSC<br>1: 32 kHz RCOSC |
| 6   | OSC          | 1     | R/W | System clock-source select. Setting this bit initiates a clock-source change only. CLKCONSTA.OSC reflects the current setting.                                                                                                                                                                        |
|     |              |       |     | 0: 32 MHz XOSC                                                                                                                                                                                                                                                                                        |
|     |              |       |     | 1: 16 MHz RCOSC                                                                                                                                                                                                                                                                                       |
| 5:3 | TICKSPD[2:0] | 001   | R/W | Timer ticks output setting. Cannot be higher than system clock setting given by OSC bit setting.                                                                                                                                                                                                      |
|     |              |       |     | 000: 32 MHz                                                                                                                                                                                                                                                                                           |
|     |              |       |     | 001: 16 MHz                                                                                                                                                                                                                                                                                           |
|     |              |       |     | 010: 8 MHz                                                                                                                                                                                                                                                                                            |
|     |              |       |     | 011: 4 MHz                                                                                                                                                                                                                                                                                            |
|     |              |       |     | 100: 2 MHz                                                                                                                                                                                                                                                                                            |
|     |              |       |     | 101: 1 MHz                                                                                                                                                                                                                                                                                            |
|     |              |       |     | 110: 500 kHz                                                                                                                                                                                                                                                                                          |
|     |              |       |     | 111: 250 kHz                                                                                                                                                                                                                                                                                          |
|     |              |       |     | Note that CLKCONCMD.TICKSPD can be set to any value, but the effect is limited by the CLKCONCMD.OSC setting; i.e., if CLKCONCMD.OSC = 1 and CLKCONCMD.TICKSPD = 000, CLKCONSTA.TICKSPD reads 001, and the                                                                                             |
|     |              |       |     | real TICKSPD is 16 MHz.                                                                                                                                                                                                                                                                               |
| 2:0 | CLKSPD       | 001   | R/W | Clock speed. Cannot be higher than system clock setting given by the OSC bit setting. Indicates current system-clock frequency                                                                                                                                                                        |
|     |              |       |     | 000: 32 MHz                                                                                                                                                                                                                                                                                           |
|     |              |       |     | 001: 16 MHz                                                                                                                                                                                                                                                                                           |
|     |              |       |     | 010: 8 MHz                                                                                                                                                                                                                                                                                            |
|     |              |       |     | 011: 4 MHz                                                                                                                                                                                                                                                                                            |
|     |              |       |     | 100: 2 MHz                                                                                                                                                                                                                                                                                            |
|     |              |       |     | 101: 1 MHz                                                                                                                                                                                                                                                                                            |
|     |              |       |     | 110: 500 kHz                                                                                                                                                                                                                                                                                          |
|     |              |       |     | 111: 250 kHz                                                                                                                                                                                                                                                                                          |
|     |              |       |     | Note that CLKCONCMD.CLKSPD can be set to any value, but the effect is limited by the CLKCONCMD.OSC setting; i.e., if CLKCONCMD.OSC = 1 and CLKCONCMD.CLKSPD = 000, CLKCONSTA.CLKSPD reads 001, and the real CLKSPD is 16 MHz.                                                                         |
|     |              |       |     | Note also that the debugger cannot be used with a divided system clock. When running the debugger, the value of CLKCONCMD. CLKSPD should be set to 000 when CLKCONCMD.OSC = 0 or to 001 when CLKCONCMD.OSC = 1.                                                                                       |

| CLKCONCMD (0xC6) - | <b>Clock Control Command</b> |  |
|--------------------|------------------------------|--|
|--------------------|------------------------------|--|



#### Timer Tick Generation

| Bit | Name         | Reset | R/W | Description                                                                                                                                              |  |
|-----|--------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | OSC32K       | 1     | R/W | Current 32-kHz clock source selected (CC2545 only).<br>0: 32 kHz XOSC<br>1: 32 kHz RCOSC                                                                 |  |
| 6   | OSC          | 1     | R   | Current system clock selected:<br>0: 32 MHz XOSC<br>1: 16 MHz RCOSC                                                                                      |  |
| 5:3 | TICKSPD[2:0] | 001   | R   | Current timer ticks output setting<br>000: 32 MHz<br>001: 16 MHz<br>010: 8 MHz<br>011: 4 MHz<br>100: 2 MHz<br>101: 1 MHz<br>110: 500 kHz<br>111: 250 kHz |  |
| 2:0 | CLKSPD       | 001   | R   | Current clock speed<br>000: 32 MHz<br>001: 16 MHz<br>010: 8 MHz<br>011: 4 MHz<br>100: 2 MHz<br>101: 1 MHz<br>110: 500 kHz<br>111: 250 kHz                |  |

## 4.5 Timer Tick Generation

The value of the CLKCONCMD.TICKSPD register controls a global prescaler for Timer 1, Timer 3, and Timer 4. The prescaler value can be set to a value from 0.25 MHz to 32 MHz. It should be noted that if CLKCONCMD.TICKSPD indicates a higher frequency than the system clock, the actual prescaler value indicated in CLKCONSTA.TICKSPD is the same as the system clock.

## 4.6 Data Retention

NOTE: PM2 and PM3 are not available in the CC2544.

In power modes PM2 and PM3, power is removed from most of the internal circuitry. However, SRAM retains its contents, and the content of internal registers is also retained in PM2 and PM3.

All CPU, RF, and peripheral registers retain their contents in PM2 and PM3, except the AES and I<sup>2</sup>C registers.

Switching to the PM2 or PM3 low-power modes appears transparent to software. Note that the value of the Sleep Timer is not preserved in PM3.

All registers retain their values in PM1.



Chapter 5 SWRU283B–March 2012–Revised March 2013

# Reset

The device has five reset sources. The following events generate a reset:

- Forcing the RESET\_N input pin low
- A power-on-reset condition
- A brownout reset condition
- Watchdog Timer reset condition
- Clock-loss reset condition

The initial conditions after a reset are as follows:

- I/O pins are configured as inputs with pullups. For CC2543 and CC2545, P1.0, P1.1 and P1.2 are inputs, but do not have pullup/pulldown. For CC2544, P1.0 and P1.1 are inputs, but do not have pullup/pulldown.
- CPU program counter is loaded with 0x0000 and program execution starts at this address
- All peripheral registers are initialized to their reset values (see register descriptions)
- Watchdog Timer is disabled
- Clock-loss detetector is disabled

During reset, the I/O pins are configured as inputs with pullups For CC2543 and CC2545, P1.0, P1.1 and P1.2 are inputs, but do not have pullup/pulldown. For CC2544, P1.0 and P1.1 are inputs, but do not have pullup/pulldown.

In the CC2543 and CC2545, a watchdog reset can be generated immediately in software by writing the SRCRC.FORCE\_RESET bit to 1 (see Section 4.3 for the register description). In the CC2544, a watchdog reset can be triggered from software by enabling the watchdog timer with the shortest time-out and wait for it to trigger.

#### Topic

| 5.1 | Power-On Reset and Brownout Detector | 68 |
|-----|--------------------------------------|----|
| 5.2 | Clock-Loss Detector                  | 68 |

Page



## 5.1 Power-On Reset and Brownout Detector

The device includes a power-on reset (POR), providing correct initialization during device power on. It also includes a brownout detector (BOD) operating on the regulated 1.8-V digital power supply only. The BOD protects the memory contents during supply voltage variations which cause the regulated 1.8-V power to drop below the minimum level required by digital logic, flash memory, and SRAM.

When power is initially applied, the POR and BOD hold the device in the reset state until the supply voltage rises above the power-on-reset and brownout voltages.

The cause of the last reset can be read from the register bits SLEEPSTA.RST. It should be noted that a BOD reset is read as a POR reset.

### 5.2 Clock-Loss Detector

The clock-loss detector can be used in safety-critical systems to detect that the XOSC clock source (32-MHz XOSC or 32-kHz XOSC) has stopped. This can typically happen due to damage to the external crystal or supporting components. When the clock-loss detector is enabled, the two clocks monitor each other continously. If the clock stops toggling, a clock-loss detector reset is generated within a certain maximum time-out period. The time-out period depends on which clock stops. If the 32-kHz clock stops, the time-out period is 0.5 ms. If the 32-MHz clock stops, the time-out period is 0.25 ms.. When the system comes up again from reset, software can detect the cause of the reset by reading SLEEPSTA.RST[1:0]. After a reset, the internal RC oscillators are used. Thus, the system is able to start up again and can then be powered down gracefully. The clock-loss detector is enabled/disabled with the CLD.EN bit. It is assumed that the 32-MHz XOSC is selected as system clock source when using the clock-loss detector. The 32-kHz clock can be 32-kHz RCOSC (should be calibrated for accurate reset timeout) or 32-kHz XOSC (CC2545 only).

In power modes 1 and 2, the clock-loss detector is automatically stopped and restarted when the clocks start up again.

Before entering power mode 3, switch to the 16-MHz RCOSC and disable the clock-loss detector. When entering active mode again, turn on the clock-loss detector and then switch back to the 32-MHz XOSC.

Again, note that PM2 and PM3 are not available on CC2544, and the 32-kHz XOSC is only available on CC2545.

| Bit | Name | Reset    | R/W | Description                |
|-----|------|----------|-----|----------------------------|
| 7:1 | -    | 0000 000 | R0  | Reserved                   |
| 0   | EN   | 0        | R/W | Clock-loss detector enable |

#### CLD (0x6290) - Clock-Loss Detection



# Flash Controller

The device contains flash memory for storage of program code. The flash memory is programmable from the user software and through the debug interface.

The flash controller handles writing and erasing the embedded flash memory. The embedded flash memory consists of up to 32 pages of 1024 bytes each.

The flash controller has the following features:

- 32-bit word programmable
- Page erase
- · Lock bits for write protection and code security
- Flash-page erase timing 20 ms
- Flash-chip erase timing 20 ms
- Flash-write timing (4 bytes) 20 μs

#### Topic

## Page

| 6.1 | Flash Memory Organization  | 70 |
|-----|----------------------------|----|
| 6.2 | Flash Write                | 70 |
| 6.3 | Flash Page Erase           | 72 |
| 6.4 | Flash DMA Trigger          | 73 |
| 6.5 | Flash Controller Registers | 73 |



#### Flash Memory Organization

## 6.1 Flash Memory Organization

The flash memory is divided into 1024-byte flash pages. A flash page is the smallest erasable unit in the memory, whereas a 32-bit word is the smallest writable unit that can be written to the flash.

When performing write operations, the flash memory is word-addressable using a 16-bit address written to the address registers FADDRH: FADDRL.

When performing page-erase operations, the flash memory page to be erased is addressed through the register bits FADDRH[6:0].

Note the difference in addressing the flash memory; when accessed by the CPU to read code or data, the flash memory is byte-addressable. When accessed by the flash controller, the flash memory is word-addressable, where a word consists of 32 bits.

The following sections describe the procedures for flash write and flash page-erase in detail.

## 6.2 Flash Write

The flash is programmed serially with a sequence of one or more 32-bit words (4 bytes), starting at the start address (set by FADDRH: FADDRL). In general, a page must be erased before writing can begin. The page-erase operation sets all bits in the page to 1. The chip-erase command (through the debug interface) erases all pages in the flash. This is the only way to set bits in the flash to 1. When writing a word to the flash, the 0-bits are programmed to 0 and the 1-bits are ignored (leaves the bit in the flash unchanged). Thus, bits are erased to 1 and can be written to 0. It is possible to write multiple times to a word. This is described in Section 6.2.2.

## 6.2.1 Flash-Write Procedure

The flash-write sequence algorithm is as follows:

- 1. Set FADDRH: FADDRL to the start address. (This is the 16 MSBs of the 18-bit byte address).
- 2. Set FCTL.WRITE to 1. This starts the write-sequence state machine.
- 3. Write four times to FWDATA within 20 µs (since the last time FCTL.FULL became 0, if not first iteration). LSB is written first. (FCTL.FULL goes high after the last byte.)
- 4. Wait until FCTL.FULL goes low. (The flash controller has started programming the 4 bytes written in step 3 and is ready to buffer the next 4 bytes).
- 5. Optional status check step:
  - If the 4 bytes were not written fast enough in step 3, the operation has timed out and FCTL.BUSY (and FCTL.WRITE) are 0 at this stage.
  - If the 4 bytes could not be written to the flash due to the page being locked, FCTL.BUSY (and FCTL.WRITE) are 0 and FCTL.ABORT is 1.
- 6. If this was the last 4 bytes then quit, otherwise go to step 3.

The write operation is performed using one of two methods:

- Using DMA transfer (preferred method)
- Using CPU, running code from SRAM

The CPU cannot access the flash, e.g., to read program code, while a flash-write operation is in progress. Therefore, the program code executing the flash write must be executed from RAM. See Section 2.2.1 for a description of how to run code from RAM.

When a flash-write operation is executed from RAM, the CPU continues to execute code from the next instruction after initiation of the flash-write operation (FCTL.WRITE = 1).

Power mode 1 must not be entered while writing to the flash. Also, the system clock source (XOSC/RCOSC) must not be changed while writing. Note that setting CLKCONSTA.CLKSPD to a high value makes it impossible to meet the timing requirement of 20-µs write timing. With CLKCONSTA.CLKSPD = 111, the clock period is only 4 µs. It is therefore recommended to keep CLKCONSTA.CLKSPD at 000 or 001 while writing to the flash.

# 6.2.2 Writing Multiple Times to a Word

The following rules apply when writing multiple times to a 32-bit word between erase:

- Writing 0 to a bit within a 32-bit flash word, which has been set to 1 by the last erase operation, changes the state of the bit to 0, subject to the last bullet below.
- It is possible to write 0 to a bit within a 32-bit word repeatedly (subject to the last bullet below) once the bit has been written with 0. This does not change the state of the bit.
- Writing 1 to a bit does not change the state of the bit, subject to the last bullet below.
- The following limitations apply to writes subsequent to the last page erase:
  - A 0 must not be written more than two times to a single bit.
  - A 32-bit word shall not be written more than 8 times.
  - A page must not be written more than 1024 times.

The state of any bit of a 32-bit flash word is nondeterministic if these limitations are violated.

This makes it possible to write up to 4 new bits to a 32-bit word 8 times. One example write sequence to a word is shown in Table 6-1. Here  $b_n$  represents the 4 new bits written to the word for each update. This technique is useful to maximize the lifetime of the flash for data-logging applications.

| Step | Value Written            | FLASH Contents After Writing                                                                                              | Comment                                                                       |
|------|--------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| 1    | (page erase)             | 0xFFFFFFF                                                                                                                 | The erase sets all bits to 1.                                                 |
| 2    | 0xFFFFFFb <sub>0</sub>   | 0xFFFFFFb <sub>0</sub>                                                                                                    | Only the bits written 0 are set to 0, whereas all bits written 1 are ignored. |
| 3    | 0xFFFFFb₁F               | 0xFFFFFb <sub>1</sub> b <sub>0</sub>                                                                                      | Only the bits written 0 are set to 0, whereas all bits written 1 are ignored. |
| 4    | 0xFFFFb <sub>2</sub> FF  | 0xFFFFb <sub>2</sub> b <sub>1</sub> b <sub>0</sub>                                                                        | Only the bits written 0 are set to 0, whereas all bits written 1 are ignored. |
| 5    | 0xFFFFb <sub>3</sub> FFF | 0xFFFFb <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub>                                                         | Only the bits written 0 are set to 0, whereas all bits written 1 are ignored. |
| 6    | 0xFFFb₄FFFF              | $0xFFFb_4b_3b_2b_1b_0$                                                                                                    | Only the bits written 0 are set to 0, whereas all bits written 1 are ignored. |
| 7    | 0xFFb₅FFFFF              | $0xFFb_5b_4b_3b_2b_1b_0$                                                                                                  | Only the bits written 0 are set to 0, whereas all bits written 1 are ignored. |
| 8    | 0xFb <sub>6</sub> FFFFFF | $0xFb_6b_5b_4b_3b_2b_1b_0$                                                                                                | Only the bits written 0 are set to 0, whereas all bits written 1 are ignored. |
| 9    | 0xb <sub>7</sub> FFFFFFF | 0xb <sub>7</sub> b <sub>6</sub> b <sub>5</sub> b <sub>4</sub> b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> b <sub>0</sub> | Only the bits written 0 are set to 0, whereas all bits written 1 are ignored. |

## Table 6-1. Example Write Sequence

# 6.2.3 DMA Flash Write

When using DMA write operations, the data to be written into flash is stored in the XDATA memory space (RAM or registers). A DMA channel is configured to read the data to be written from the memory source address and write this data to the flash write-data register (FWDATA) fixed destination address, with the DMA trigger event FLASH (TRIG[4:0] = 1 0010 in DMA configuration) enabled. Thus, the flash controller triggers a DMA transfer when the flash write-data register, FWDATA, is ready to receive new data. The DMA channel should be configured to perform single-mode, byte-size transfers with the source address set to start-of-data block and destination address to fixed FWDATA (note that the block size, LEN in configuration data, must be divisible by 4; otherwise, the last word is not written to the flash). High priority should also be ensured for the DMA channel, so it is not interrupted in the write process. If interrupted for more than 20 µs, the write operation may time out, and the write bit, FCTL.WRITE, is set to 0.

When the DMA channel is armed, starting a flash write by setting FCTL.WRITE to 1 triggers the first DMA transfer (DMA and flash controller handle the reset of the transfer).

Figure 6-1 shows an example of how a DMA channel is configured and how a DMA transfer is initiated to write a block of data from a location in XDATA to flash memory.

Flash Write





Figure 6-1. Flash Write Using DMA

# 6.2.4 CPU Flash Write

To write to the flash using the CPU, a program executing from SRAM must implement the steps outlined in the procedure described in Section 6.2.1. Disable interrupts to ensure the operation does not time out.

# 6.3 Flash Page Erase

The flash page-erase operation sets all bits in the page to 1.

A page erase is initiated by setting FCTL.ERASE to 1. The page addressed by FADDRH[6:0] is erased when a page erase is initiated. Note that if a page erase is initiated simultaneously with a page write, i.e., FCTL.WRITE is set to 1, the page erase is performed before the page-write operation starts. The FCTL.BUSY bit can be polled to see when the page erase has completed.

Power mode 1, 2, or 3 must not be entered while erasing a page. Also, the system clock source (XOSC/RCOSC) must not be changed while erasing.

**NOTE:** If a flash page-erase operation is performed from within flash memory and the Watchdog Timer is enabled, a Watchdog Timer interval must be selected that is longer than 20 ms, the duration of the flash page-erase operation, so that the CPU can clear the Watchdog Timer.



## 6.3.1 Performing Flash Erase From Flash Memory

Note that while executing program code from within flash memory, when a flash erase or write operation is initiated the CPU stalls, and program execution resumes from the next instruction when the flash controller has completed the operation.

The following code example of how to erase one flash page in the CC2544 is given for use with the IAR compiler:

#include <ioCC2544.h>

```
unsigned char erase_page_num = 3; /* page number to erase, here: flash page #3 */
/* Erase one flash page */
EA = 0; /* disable interrupts */
while (FCTL & 0x80); /* poll FCTL.BUSY and wait until flash controller is ready */
FADDRH = erase_page_num << 1; /* select the flash page via FADDRH[6:0] bits */
FCTL |= 0x01; /* set FCTL.ERASE bit to start page erase */
while (FCTL & 0x80); /* optional: wait until flash write has completed (~20 ms) */
EA = 1; /* enable interrupts */</pre>
```

## 6.4 Flash DMA Trigger

The flash DMA trigger is activated when flash data written to the FWDATA register has been written to the specified location in the flash memory, thus indicating that the flash controller is ready to accept new data to be written to FWDATA. Four trigger pulses are generated. In order to start the first transfer, one must set the FCTL.WRITE bit to 1. The DMA and the flash controller then handle all transfers automatically for the defined block of data (LEN in DMA configuration). It is further important that the DMA is armed prior to setting the FCTL.WRITE bit, that the trigger source is set to FLASH (TRIG[4:0] = 10010), and that the DMA has high priority so the transfer is not interrupted. If interrupted for more than 20  $\mu$ s, the write operation times out and FCTL.WRITE bit is cleared.

## 6.5 Flash Controller Registers

The flash controller registers are described in this section.



## Flash Controller Registers

www.ti.com

| Bit | Name              | Reset | R/W         | Description                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----|-------------------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | BUSY              | 0     | R           | Indicates that write or erase is in operation. This flag is set when the WRITE or ERASE bit is set.                                                                                                                                                                                                                                                                                           |  |
|     |                   |       |             | 0: No write or erase operation active                                                                                                                                                                                                                                                                                                                                                         |  |
|     |                   |       |             | 1: Write or erase operation activated                                                                                                                                                                                                                                                                                                                                                         |  |
| 6   | FULL              | R/H   |             | Write buffer-full status. This flag is set when 4 bytes have been written to FWDATA during flash write. The write buffer is then full and does not accept more data; i.e, writes to FWDATA are ignored when the FULL flag is set. The FULL flag is cleared when the write buffer again is ready to receive 4 more bytes. This flag is only needed when the CPU is used to write to the flash. |  |
|     |                   |       |             | 0: Write buffer can accept more data.                                                                                                                                                                                                                                                                                                                                                         |  |
|     |                   |       |             | 1: Write buffer full                                                                                                                                                                                                                                                                                                                                                                          |  |
| 5   | ABORT             | 0     | R/H0        | Abort status. This bit is set when a write operation or page erase is aborted. An operation is aborted when the page accessed is locked. The abort bit is cleared when a write or page erase is started.                                                                                                                                                                                      |  |
| 4   | -                 | 0     | R           | Reserved                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 3:2 | :2 CM[1:0] 01 R/W |       | R/W         | Cache mode                                                                                                                                                                                                                                                                                                                                                                                    |  |
|     |                   |       |             | 00: Cache disabled                                                                                                                                                                                                                                                                                                                                                                            |  |
|     |                   |       |             | 01: Cache enabled                                                                                                                                                                                                                                                                                                                                                                             |  |
|     |                   |       |             | 10: Cache enabled, prefetch mode                                                                                                                                                                                                                                                                                                                                                              |  |
|     |                   |       |             | 11: Cache enabled, real-time mode                                                                                                                                                                                                                                                                                                                                                             |  |
|     |                   |       |             | Cache mode. Disabling the cache increases the power consumption and reduces performance. Prefetching, for most applications, improves performance by up to 33% at the expense of potentially increased power consumption. Real-time mode provides predictable flash-read access time; the execution time is equal to that in cache-disabled mode, but the power consumption is lower.         |  |
|     |                   |       |             | Note: The value read always represents the current cache mode. Writing a new cache mode starts a cache mode-change request that may take several clock cycles to complete. Writing to this register is ignored if there is a current cache-change request in progress.                                                                                                                        |  |
| 1   | WRITE             | 0     | R/W1/<br>H0 | Write. Start writing word at location given by FADDRH: FADDRL. The WRITE bit stays at 1 until the write completes. The clearing of this bit indicates that the erase has completed, i.e., it has timed out or aborted.                                                                                                                                                                        |  |
|     |                   |       |             | If ERASE is also set to 1, a page erase of the whole page addressed by FADDRH[6:0] is performed before the write. Setting WRITE to 1 when ERASE is 1 has no effect.                                                                                                                                                                                                                           |  |
| 0   | ERASE             | 0     | R/W1/<br>H0 | Page erase. Erase the page that is given by FADDRH [6:0]. The ERASE bis stays at 1 until the erase completes. The clearing of this bit indicates that the erase completed successfully or aborted. Setting ERASE to 1 when WRITE is 1 has no effect.                                                                                                                                          |  |

#### FWDATA (0x6273) – Flash Write Data

| Bit | Name        | Reset | R/W  | Description                                                                  |
|-----|-------------|-------|------|------------------------------------------------------------------------------|
| 7:0 | FWDATA[7:0] | 0x00  | R0/W | Flash write data. This register can only be written to when FCTL.WRITE is 1. |

#### FADDRH (0x6272) - Flash-Address High Byte

| Bit | Name        | Reset | R/W | Description                                                                             |  |  |  |
|-----|-------------|-------|-----|-----------------------------------------------------------------------------------------|--|--|--|
| 7:0 | FADDRH[7:0] | 0x00  | R/W | Page address/high byte of flash word address<br>Bits [6:0] select which page to access. |  |  |  |

## FADDRL (0x6271) - Flash-Address Low Byte

| Bit | Name        | Reset | R/W | Description                    |
|-----|-------------|-------|-----|--------------------------------|
| 7:0 | FADDRL[7:0] | 0x00  | R/W | Low byte of flash word address |



# I/O Ports - CC2543

Page

For the CC2543, there are 16 digital input/output pins that can be configured as general-purpose digital I/O or as peripheral I/O signals connected to the timers or USART0 peripherals. The usage of the I/O ports is fully configurable from user software through a set of configuration registers.

The I/O ports have the following key features:

- 16 digital input/output pins
- General-purpose I/O or peripheral I/O
- Pullup or pulldown capability on inputs
- External interrupt capability

The external interrupt capability is available on all pins. Thus, external devices may generate interrupts if required. The external interrupt feature can also be used to wake the device up from sleep mode (power mode PM1/PM2/PM3).

#### Topic

#### 7.1 7.2 7.3 7.4 General Purpose I/O Interrupts ..... 76 7.5 General Purpose I/O DMA ...... 77 7.6 7.7 Debug Interface ...... 79 7.8 Radio Test Output Signals ..... 79 7.9 Power-Down Signal MUX ...... 79 7.10



## 7.1 Unused I/O Pins

Unused I/O pins should have a defined level and not be left floating. One way to do this is to leave the pin unconnected and configure the pin as a general-purpose I/O input with pullup resistor. This is also the state of all pins during and after reset (except P1.0, P1.1 and P1.2 which do not have pullup/pulldown capability). Alternatively, the pin can be configured as a general-purpose I/O output. In both cases, the pin should not be connected directly to VDD or GND in order to avoid excessive power consumption.

## 7.2 Low I/O Supply Voltage

In applications where the digital I/O power supply voltage pins, DVDD1 and DVDD2, is below 2.6 V, the register bit PICTL.PADSC should be set to 1 in order to obtain the output dc characteristics specified in the *DC Characteristics* table.

## 7.3 General Purpose I/O

When used as general-purpose I/O, the 16 pins of the CC2543 are organized in three ports; denoted P0, P1 and P2. There are eight pins on P0 ([7:0]), five pins on P1 ([4:0]) and three pins on P2 ([2:0]). All three ports are both bit- and word-addressable through the SFR registers P0, P1 and P2.

Each port pin can individually be set to operate as a general-purpose I/O or as a peripheral I/O.

The output drive strength is 4 mA on all outputs, except for the three high-drive outputs, P1.0, P1.1 and P1.2, which each has 20-mA output drive strength. No more than two of these high-drive ouputs can drive toward the same logic level at the same time.

The registers PXSEL, where x is the port number 0–2 are used to configure each pin in a port as either a general-purpose I/O pin or as a peripheral I/O signal. By default, after a reset, all digital input/output pins are configured as general-purpose input pins.

To change the direction of a port pin, at any time, the register PXDIR is used to set each port (x) pin to be either an input or an output. Thus by setting the appropriate bit within PXDIR to 1, the corresponding pin becomes an output.

When reading the port registers P0, P1 and P2, the logic values on the input pins are returned regardless of the pin configuration. This does not apply during the execution of read-modify-write instructions. The read-modify-write instructions are: ANL, ORL, XRL, JBC, CPL, INC, DEC, DJNZ, MOV, CLR, and SETB. Operating on a port register, the following is true: When the destination is an individual bit in a port register Px, the value of the register, not the value on the pin, is read, modified, and written back to the port register.

When used as an input, the I/O port pins can be configured to have a pullup, pulldown or three-state mode of operation. By default, after a reset, inputs are configured as inputs with pullup. To deselect the pullup or pulldown function on an input, the appropriate bit within the PINP register must be set to 1. The PPULL register can be used to select between pullup and pulldown for pins in groups of four, except for P1[2:0] which do not have pullup/pulldown capability. E.g. to enable pullup on P1.4 set bit 3 in PPULL to 1, this will enable pullup on the group P1[7:4]. The setting in the PXINP and PPULL registers applies for any pin that are configured either as GPIO with input or as a periheral I/O if the peripheral function is an input.

In power mode PM1, PM2, and PM3, the I/O pins retain the I/O mode and output value (if applicable) that was set when PM1/PM2/PM3 was entered.

## 7.4 General Purpose I/O Interrupts

General-purpose I/O pins configured as inputs can be used to generate interrupts. The interrupts can be configured to trigger on either a rising or falling edge of the external signal. The P0, P1 and P2 ports have port interrupt enable bits common for all bits within the port located in the IEN1-2 registers as follows:

- IEN1.POIE: P0 interrupt enable
- IEN2.P1IE: P1 interrupt enable
- IEN2.P2IE: P2 interrupt enable

In addition to these common interrupt enables, the bits within each port have individual interrupt enables located in SFR registers POIEN, PIIEN and P2IEN. Even I/O pins configured as peripheral I/O or general-purpose outputs have interrupts generated when enabled.

When an interrupt condition occurs on one of the I/O pins, the corresponding interrupt status flag in the P0/P1/P2 interrupt flag registers, P0IFG, P1IFG, or P2IFGis set to 1. The interrupt status flag is set regardless of whether the pin has its interrupt enable set. When an interrupt is serviced, the interrupt status flag is cleared by writing a 0 to that flag. This flag must be cleared prior to clearing the CPU port interrupt flag (PXIF).

The SFR registers used for interrupts are described later in this section. The registers are summarized as follows:

- POIEN: P0 interrupt enables
- PIIEN: P1 interrupt enables
- P2IEN: P2 interrupt enables
- PICTL: P0, P1 and P2 edge configuration
- POIFG: P0 interrupt flags
- P1IFG: P1 interrupt flags
- P2IFG: P2 interrupt flag

## 7.5 General Purpose I/O DMA

When used as general-purpose I/O pins, the P0 and P1 ports are each associated with one DMA trigger. These DMA triggers are IOC\_0 for P0 and IOC\_1 for P1, as shown in Table 8-1.

The IOC\_0 trigger is activated when an interrupt occurs on the P0 pins. The IOC\_1 trigger is activated when an interrupt occurs on the P1 pins.

## 7.6 Peripheral I/O

This section describes how the digital I/O pins are configured as peripheral I/Os. For each peripheral unit that can interface with an external system through the digital input/output pins, a description of how peripheral I/Os are configured is given in the following subsections.

For USART0 and timer I/O, setting the appropriate PXSEL bits to 1 is required for the output signals on a digital I/O pin to be controlled by the peripheral. For peripheral inputs from digital I/O pins, this is optional. PXSEL = 1 overrides the pullup/pulldown settings of a pin, so to be able to control pullup/pulldown with the PXINP bits, the PXSEL bit should be set to 0 for that pin.

Note that peripheral units have up to three alternative locations for their I/O pins; see Table 8-1. Priority can be set between peripherals if conflicting settings regarding I/O mapping are present (using the PPRI register and PERCFG.PRI0P2 bits). Multiple peripherals can get input from the same pin. It is only peripherals trying to output data that can cause conflict and invoke prioritization. Conflicting setups will be resolved as described in the register specification.

|                        |   |   |    |    |    |    |   |   |    | - <b>J</b> |   |    |   |   |    |    |  |
|------------------------|---|---|----|----|----|----|---|---|----|------------|---|----|---|---|----|----|--|
| Periphery/<br>Function |   |   |    | F  | °0 |    |   |   | P1 |            |   |    |   |   | P2 |    |  |
| Function               | 7 | 6 | 5  | 4  | 3  | 2  | 1 | 0 | 4  | 3          | 2 | 1  | 0 | 2 | 1  | 0  |  |
| ADC                    | 7 | 6 | 5  | 4  | 3  | 2  | 1 | 0 |    |            |   |    |   |   |    | Т  |  |
| COMP                   |   |   | +  | -  |    |    |   |   |    |            |   |    |   |   |    |    |  |
| USART0<br>SPI          |   |   | С  | SS | MO | MI |   |   |    |            |   |    |   |   |    |    |  |
| alt. 2                 |   |   |    |    |    |    |   |   | MO | MI         | С | SS |   |   |    |    |  |
| alt. 3                 |   |   |    |    | С  |    |   |   | MO | MI         |   |    |   |   |    | SS |  |
| USART0<br>UART         |   |   | RT | СТ | ТХ | RX |   |   |    |            |   |    |   |   |    |    |  |

PXSEL is used to set up peripheral function on a per pin basis.

## Table 7-1. Peripheral I/O Mapping CC2543

|        |     |     |   |   |    |   |     |     | 9  |    |    | ,  |   |    |    |    |
|--------|-----|-----|---|---|----|---|-----|-----|----|----|----|----|---|----|----|----|
| alt. 2 |     |     |   |   |    |   |     |     | ТΧ | RX | RT | СТ |   |    |    |    |
| alt. 3 |     |     |   |   | RT |   |     |     | ΤX | RX |    |    |   |    |    | СТ |
| TIMER1 |     | 4   | 3 | 2 | 1  | 0 |     |     |    |    |    |    |   |    |    |    |
| alt. 2 | 3   |     |   |   |    |   |     |     |    |    | 2  | 0  | 1 |    |    | 4  |
| TIMER3 |     |     |   |   |    |   |     |     |    | 1  | 0  |    |   |    |    |    |
| alt. 2 |     |     |   |   |    |   |     |     |    |    |    | 1  | 0 |    |    |    |
| TIMER4 |     |     |   |   |    |   |     |     |    |    |    | 0  | 1 |    |    |    |
| alt. 2 |     |     |   |   |    |   |     |     | 1  |    |    |    |   |    |    | 0  |
| I2C    | SDA | SCL |   |   |    |   |     |     |    |    |    |    |   |    |    |    |
| alt. 2 |     |     |   |   |    |   | SDA | SCL |    |    |    |    |   |    |    |    |
| debug  |     |     |   |   |    |   |     |     |    |    |    |    |   | DC | DD |    |
| obssel |     |     |   |   |    | 5 | 4   | 3   | 2  | 1  |    |    | 0 |    |    |    |
| 20 mA  |     |     |   |   |    |   |     |     |    |    | Х  | Х  | Х |    |    |    |

## Table 7-1. Peripheral I/O Mapping CC2543 (continued)

## 7.6.1 Timer 1

In Table 7-1, the Timer 1 signals are shown as the following:

- 0: Channel 0 capture/compare pin
- 1: Channel 1 capture/compare pin
- 2: Channel 2 capture/compare pin
- 3: Channel 3 capture/compare pin
- 4: Channel 4 capture/compare pin

The direction of each pin assigned to Timer 1 is controlled by the Timer 1 configuration.

## 7.6.2 Timer 3

In Table 7-1, the Timer 3 signals are shown as the following:

- 0: Channel 0 capture/compare pin
- 1: Channel 1 capture/compare pin

The direction of each pin assigned to Timer 3 is controlled by the Timer 3 configuration.

## 7.6.3 Timer 4

In Table 7-1, the Timer 4 signals are shown as the following:

- 0: Channel 0 capture/compare pin
- 1: Channel 1 capture/compare pin

The direction of each pin assigned to Timer 4 is controlled by the Timer 4 configuration.

## 7.6.4 USART 0

USART 0 has two alternate locations for both UART and SPI mode. In Table 7-1, the USART 0 signals are shown as follows:

UART:

- RX: RXDATA
- TX: TXDATA
- RT: RTS
- CT: CTS

SPI:



- MI: MISO
- MO: MOSI
- C: SCK
- SS: SSN

## 7.6.5 ADC

When using the ADC, Port 0 pins must be configured as ADC inputs. Up to eight ADC inputs can be used. To configure a Port 0 pin to be used as an ADC input, the corresponding bit in the APCFG register must be set to 1. The default values in this register select the Port 0 pins as non-ADC input, i.e., digital input/outputs. The numbers in the tables reflect the ADC channel number.

The settings in the APCFG register override the settings in POSEL.

The ADC can be configured to use the general-purpose I/O pin P2.0 as an external trigger to start conversions, this is marked with T in the tables. P2.0 must be configured as a general-purpose I/O in input mode when being used for ADC external trigger.

## 7.7 Debug Interface

Ports P2.1 and P2.2 are used for debug data and clock signals, respectively. These are shown as DD (debug data) and DC (debug clock) in Table 7-1. When in debug mode, the debug interface controls the direction of these pins. Pullup/pulldown is disabled on these pins while in debug mode.

## 7.8 Radio Test Output Signals

By using the OBSSELx registers (OBSSEL0-OBSSEL5) the user can output different signals from the RF Core to GPIO pins. These signals can be useful for debugging of low level protocols or control of external PA, LNA or switches. The control registers OBSSEL0-OBSSEL5 can be used to override the standard GPIO behavior and output RF Core signals (rfc\_obs\_sig0, rfc\_obs\_sig1, and rfc\_obs\_sig2) on the pins P0[2:0] and P1[4:3,0]. For a list of available signals, see the description of RFC\_OBS\_CTRL0 register.

## 7.9 Power-Down Signal MUX

The PMUX register can be used to output the 32-kHz clock and/or the digital regulator status.

The 32-kHz clock can be output on one of the P0 pins. The enable bit CKOEN enables the output on P0, and the pin of P0 is selected using the CKOPIN (see the PMUX register description for details). When CKOEN is set, all other configurations for the selected pin are overridden. The clock is output in all power modes; however, in PM3 the clock stops (see PM3 in Chapter 4).

Furthermore, the digital regulator status can be output on one of the P1 pins. When the DREGSTA bit is set, the status of the digital regulator is output. DREGSTAPIN selects the P1 pin (see the PMUX register description for details). When DREGSTA is set, all other configurations for the selected pin are overridden. The selected pin outputs 1 when the 1.8-V on-chip digital regulator is powered up (chip has regulated power). The selected pin outputs 0 when the 1.8-V on-chip digital regulator is powered down, i.e., in PM2 and PM3.

## 7.10 I/O Registers

The registers for the I/O ports are described in this section. The registers are:

- P0: Port 0
- P1: Port 1
- P2: Port 2
- PERCFG: Peripheral control register
- APCFG: Analog peripheral I/O configuration
- POSEL: Function select register PO
- PISEL: Function select register P1



I/O Registers

- P2SEL: Function select register P2
- PODIR: Port 0 direction control
- PIDIR: Port 1direction control
- P2DIR: Port 2 direction control
- POINP: Port 0 input control register
- P1INP: Port 1 input control register
- P2INP: Port 2 input control register
- PPULL: Pullup/pulldown register
- PPRI: Priority control
- POIFG: Port 0 interrupt-status flag register
- P1IFG: Port 1 interrupt-status flag register
- P2IFG: Port 2 interrupt-status flag register
- PICTL: interrupt edge register
- POIEN: Port 0 interrupt-mask register
- PIIEN: Port 1 interrupt-mask register
- P2IEN: Port 2 interrupt-mask register
- PMUX: Power-down signal-mux register
- OBSSEL0: Observation output control register 0
- OBSSEL1: Observation output control register 1
- OBSSEL2: Observation output control register 2
- OBSSEL3: Observation output control register 3
- OBSSEL4: Observation output control register 4
- OBSSEL5: Observation output control register 5

#### P0 (0x80) - Port 0

| Bit<br>No. | Name    | Reset | R/W | Description                                                                                                                                    |
|------------|---------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | P0[7:0] | 0xFF  |     | Port 0. General-purpose I/O port. Bit-addressable from SFR. This CPU-<br>internal register is readable, but not writable, from XDATA (0x7080). |

## P1 (0x90) - Port 1

| Bit<br>No. | Name    | Reset  | R/W | Description                                                                                                                                          |
|------------|---------|--------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5        | -       | 000    | R0  | Reserved                                                                                                                                             |
| 4:0        | P1[4:0] | 1 1111 | R/W | Port 1, pins 4:0. General-purpose I/O port. Bit-addressable from SFR. This CPU-internal register is readable, but not writable, from XDATA (0x7090). |

#### P2 (0xA0) - Port 2

| Bit<br>No. | Name    | Reset | R/W | Description                                                                                                                                          |
|------------|---------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3        | -       | 00000 | R0  | Reserved                                                                                                                                             |
| 2:0        | P2[2:0] | 111   | R/W | Port 2, pins 2:0. General-purpose I/O port. Bit-addressable from SFR. This CPU-internal register is readable, but not writable, from XDATA (0x70A0). |

| Bit<br>No. | Name   | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                            |
|------------|--------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6        | PRIOP2 | 00    | R/W | <ul> <li>Port 2 peripheral priority control. These bits shall determine the order of priority when PERCFG assigns USART0 and Timers to the same pins.</li> <li>00: USART0 has priority, then Timer1 then Timer4</li> <li>01: Timer1 has priority, then Timer4, then USART0</li> <li>10: Timer4 has priority, then Timer1, then USART0</li> <li>11: Reserved</li> </ul> |
| 5          | T1CFG  | 0     | R/W | Timer 1 I/O location<br>0: Alternative 1 location<br>1: Alternative 2 location                                                                                                                                                                                                                                                                                         |
| 4          | T3CFG  | 0     | R/W | Timer 3I/O location<br>0: Alternative 1 location<br>1: Alternative 2 location                                                                                                                                                                                                                                                                                          |
| 3          | T4CFG  | 0     | R/W | Timer 4 I/O location<br>0: Alternative 1 location<br>1: Alternative 2 location                                                                                                                                                                                                                                                                                         |
| 2          | I2CCFG | 0     | R/W | I <sup>2</sup> C location<br>0: Alternative 1 location<br>1: Alternative 2 location                                                                                                                                                                                                                                                                                    |
| 1:0        | U0CFG  | 00    | R/W | USART0 I/O location<br>00: Alternative 1 location<br>01: Alternative 2 location<br>10: Alternative 3location                                                                                                                                                                                                                                                           |

## APCFG (0xF2) – Analog Peripheral I/O Configuration

| Bit | Bit Name R |      | R/W | Description                                                                                                                           |  |  |  |
|-----|------------|------|-----|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| No. |            |      |     |                                                                                                                                       |  |  |  |
| 7:0 | APCFG[7:0] | 0x00 | R/W | Analog Peripheral I/O configuration. APCFG[7:0] select P0.7- P0.0 as<br>analog I/O<br>0: Analog I/O disabled<br>1: Analog I/O enabled |  |  |  |

## P0SEL (0xF3) - P0 Function Select

| Bit<br>No. | Name        | Reset | R/W | Description                                                                      |
|------------|-------------|-------|-----|----------------------------------------------------------------------------------|
| 7:0        | SELP0_[7:0] | 0x00  | R/W | P0.7 to P0.0 function select<br>0: General purpose I/O<br>1: Peripheral function |

#### P1SEL (0xF4) - P1 Function Select

| Bit<br>No. | Name        | Reset  | R/W | Description                                                                      |
|------------|-------------|--------|-----|----------------------------------------------------------------------------------|
| 7:5        | -           | 000    | R/W | Reserved                                                                         |
| 4:0        | SELP1_[4:0] | 0 0000 | R/W | P1.4 to P1.0 function select<br>0: General purpose I/O<br>1: Peripheral function |

## P2SEL (0xF5) – P2 Function Select

| Bit<br>No. | Name        | Reset | R/W | Description                                                                      |
|------------|-------------|-------|-----|----------------------------------------------------------------------------------|
| 7:3        | -           | 00000 | R/W | Reserved                                                                         |
| 2:0        | SELP2_[2:0] | 000   | R/W | P2.2 to P2.0 function select<br>0: General purpose I/O<br>1: Peripheral function |



## I/O Registers

## PPRI (0xFB) – Peripheral Priority Setup

| Bit<br>No. | Name     | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                  |
|------------|----------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | PRI_P1_2 | 0     | R/W | Port 1 pin 2 peripheral priority control. These bits shall determine the order of priority when PERCFG assigns several timers to same pin.<br>0: Timer1 has priority<br>1: Timer3 has priority                                                                                                                               |
| 6:5        | PRI_P1_1 | 00    | R/W | Port 1 pin 1 peripheral priority control. These bits shall determine the order<br>of priority when PERCFG assigns several timers to same pin.<br>00: Timer1 has priority, then Timer3, then Timer4<br>01: Timer3 has priority, then Timer1, then Timer4<br>10: Timer4 has priority, then Timer1, then Timer3<br>11: Reserved |
| 4:3        | PRI_P1_0 | 00    | R/W | Port 1 pin 0 peripheral priority control. These bits shall determine the order<br>of priority when PERCFG assigns several timers to same pin.<br>00: Timer1 has priority, then Timer3, then Timer4<br>01: Timer3 has priority, then Timer1, then Timer4<br>10: Timer4 has priority, then Timer1, then Timer3<br>11: Reserved |
| 2          | PRIOP1   | 0     | R/W | Port 1 peripheral priority control. These bits shall determine the order of priority when PERCFG assigns USART0 and Timers to the same pins.<br>0: USART0 has priority<br>1: Timer1 has priority                                                                                                                             |
| 1          | PRI1PO   | 0     | R/W | Port 0 peripheral priority control. These bits shall determine the orther of priority when PERCFG assign Timer1 and I <sup>2</sup> C to same pins 0: I <sup>2</sup> C has priority 1: Timer1 has priority                                                                                                                    |
| 0          | PRIOPO   | 0     | R/W | <ul> <li>Port 0 peripheral priority control. These bits shall determine the order of priority when PERCFG assigns USART0 and Timer 1 to the same pins.</li> <li>0: USART0 has priority</li> <li>1: Timer 1 has priority</li> </ul>                                                                                           |

## P0DIR (0xFD) – Port 0 Direction Control

| Bit<br>No. | Name        | Reset | R/W | Description                                         |
|------------|-------------|-------|-----|-----------------------------------------------------|
| 7:0        | DIRP0_[7:0] | 0x00  | R/W | P0.7 to P0.0 I/O Direction<br>0: Input<br>1: Output |

#### P1DIR (0xFE) – Port 1 Direction Control

| Bit<br>No. | Name        | Reset  | R/W | Description                                         |
|------------|-------------|--------|-----|-----------------------------------------------------|
| 7:5        | -           | 000    | R/W | Reserved, always write 0.                           |
| 4:0        | DIRP1_[4:0] | 0 0000 | R/W | P1.4 to P1.0 I/O Direction<br>0: Input<br>1: Output |

#### P2DIR (0xFF) – Port 2 Direction Control

| Bit<br>No. | Name        | Reset | R/W | Description                                         |
|------------|-------------|-------|-----|-----------------------------------------------------|
| 7:3        | -           | 00000 | R/W | Reserved, always write 0.                           |
| 2:0        | DIRP2_[2:0] | 000   | R/W | P2.2 to P2.0 I/O Direction<br>0: Input<br>1: Output |

## TEXAS INSTRUMENTS

www.ti.com

| P0INP (0x8F) – Port 0 Input Mode |            |       |     |                                                                               |  |  |
|----------------------------------|------------|-------|-----|-------------------------------------------------------------------------------|--|--|
| Bit<br>No.                       | Name       | Reset | R/W | Description                                                                   |  |  |
| 7:0                              | MDP0_[7:0] | 0x00  | R/W | P0.7 - P0.0 Input mode<br>0: Pullup/pulldown [see PPULL (0xF8)]<br>1: 3-state |  |  |

## P1INP (0xF6) - Port 1 Input Mode

| Bit<br>No. | Name       | Reset | R/W | Description                                                                   |
|------------|------------|-------|-----|-------------------------------------------------------------------------------|
| 7          | -          | 0     | R   |                                                                               |
| 6:5        | -          | 00    | R/W | Reserved, always write 0.                                                     |
| 4:3        | MDP1_[4:3] | 00    | R/W | P1.4 - P1.3 Input mode<br>0: Pullup/pulldown [see PPULL (0xF8)]<br>1: 3-state |
| 2:0        | -          | 000   | R   | Reserved                                                                      |

#### P2INP (0xF7) - Port 2 Input Mode

| Bit<br>No. | Name       | Reset  | R/W | Description                                                                   |
|------------|------------|--------|-----|-------------------------------------------------------------------------------|
| 7:3        | -          | 0000 0 | R   | Reserved                                                                      |
| 2:0        | MDP2_[2:0] | 000    | R/W | P2.2 - P2.0 Input mode<br>0: Pullup/pulldown [see PPULL (0xF8)]<br>1: 3-state |

#### PPULL (0xF8) – Port Pullup/Pulldown Control

| Bit<br>No. | Name   | Reset | R/W | Description                                        |
|------------|--------|-------|-----|----------------------------------------------------|
| 7          | -      | 000   | R/W | Reserved, always write 0.                          |
| 4          | PDUP2L | 0     | R/W | P2[2:0] pull direction<br>0: Pullup<br>1: Pulldown |
| 3          | PDUP1H | 0     | R/W | P1[6:4] pull direction<br>0: Pullup<br>1: Pulldown |
| 2          | PDUP1L | 0     | R/W | P1[3] pull direction<br>0: Pullup<br>1: Pulldown   |
| 1          | PDUP0H | 0     | R/W | P0[7:4] pull direction<br>0: Pullup<br>1: Pulldown |
| 0          | PDUP0L | 0     | R/W | P0[3:0] pull direction<br>0: Pullup<br>1: Pulldown |

#### P0IFG (0x89) – Port 0 Interrupt Status Flag

| Bit<br>No. | Name      | Reset | R/W  | Description                                                                                                                               |
|------------|-----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | P0IF[7:0] | 0x00  | R/W0 | Port 0, inputs 7 to 0 interrupt status flags. When an input port pin generates an interrupt request, the corresponding flag shall be set. |

## P1IFG (0x8A) – Port 1 Interrupt Status Flag

| Bit<br>No. | Name      | Reset  | R/W  | Description                                                                                                                               |
|------------|-----------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5        | -         | 000    | R0   | Reserved                                                                                                                                  |
| 4:0        | P1IF[4:0] | 0 0000 | R/W0 | Port 1, inputs 4 to 0 interrupt status flags. When an input port pin generates an interrupt request, the corresponding flag shall be set. |



## I/O Registers

| P2IFG      | P2IFG (0x8B) – Port 2 Interrupt Status Flag |        |      |                                                                                                                                           |  |  |  |  |
|------------|---------------------------------------------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit<br>No. | Name                                        | Reset  | R/W  | Description                                                                                                                               |  |  |  |  |
| 7:3        | -                                           | 0000 0 | R0   | Reserved                                                                                                                                  |  |  |  |  |
| 2:0        | P2IF[2:0]                                   | 000    | R/W0 | Port 2, inputs 2 to 0 interrupt status flags. When an input port pin generates an interrupt request, the corresponding flag shall be set. |  |  |  |  |

#### PICTL (0x8C) – Port Interrupt Control

| Bit<br>No. | Name    | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                           |
|------------|---------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -       | 0     | R   | Reserved.                                                                                                                                                                                                                                                                                                                                                             |
| 6          | PADSC   | 0     | R/W | Drive strength control for I/O pins in output mode. Selects output drive strength enhancement to account for low I/O supply voltage on pin DVDD (this to ensure the same drive strength at lower voltages as at higher). 0: Minimum drive strength enhancement. DVDD1/2 equal to or greater than 2.6 V 1: Maximum drive strength enhancement. DVDD1/2 less than 2.6 V |
| 5          | -       | 0     | R   | Reserved.                                                                                                                                                                                                                                                                                                                                                             |
| 4          | P2ICONL | 0     | R/W | Port 2, inputs 2 to 0 interrupt configuration. This bit shall select the interrupt request condition for Port 2 low inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                    |
| 3          | P1ICONH | 0     | R/W | Port 1, input 4 interrupt configuration. This bit shall select the interrupt request condition for Port 1 high inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                         |
| 2          | PIICONL | 0     | R/W | Port 1, inputs 3 to 0 interrupt configuration. This bit shall select the interrupt request condition for Port 1 low inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                    |
| 1          | POICONH | 0     | R/W | Port 0, inputs 7 to 4 interrupt configuration. This bit shall select the interrupt request condition for Port 0 high inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                   |
| 0          | POICONL | 0     | R/W | Port 0, inputs 3 to 0 interrupt configuration. This bit shall select the interrupt request condition for Port 0 low inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                    |

#### P0IEN (0xAB) – Port 0 Interrupt Mask

| Bit<br>No. | Name        | Reset | R/W | Description                                                                               |
|------------|-------------|-------|-----|-------------------------------------------------------------------------------------------|
| 7:0        | P0_[7:0]IEN | 0x00  | R/W | Port P0.7 to P0.0 interrupt enable<br>0: Interrupt is disabled<br>1: Interrupt is enabled |

#### P1IEN (0x8D) – Port 1 Interrupt Mask

| Bit<br>No. | Name        | Reset  | R/W | Description                                                                               |
|------------|-------------|--------|-----|-------------------------------------------------------------------------------------------|
| 7:5        | -           | 000    | R0  | Reserved                                                                                  |
| 4:0        | P1_[4:0]IEN | 0 0000 | R/W | Port P1.4 to P1.0 interrupt enable<br>0: Interrupt is disabled<br>1: Interrupt is enabled |

## P2IEN (0xAC) – Port 2 Interrupt Mask

| Bit<br>No. | Name        | Reset | R/W | Description                                                                               |
|------------|-------------|-------|-----|-------------------------------------------------------------------------------------------|
| 7:3        | -           | 00000 | R0  | Reserved                                                                                  |
| 2:0        | P2_[2:0]IEN | 000   | R/W | Port P2.2 to P2.0 interrupt enable<br>0: Interrupt is disabled<br>1: Interrupt is enabled |

| Bit<br>No. | Name            | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|-----------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | CKOEN           | 0     | R/W | Clock Out Enable. When this bit is set, the selected 32-kHz clock is output<br>on one of the P0 pins. CKOPIN selects the pin to use. This overrides all<br>other configuration for the selected pin. The clock is output in all power<br>modes; however, in PM3 the clock stops (see PM3 in Chapter 4).                                                                                                                                |
| 6:4        | CKOPIN[2:0]     | 000   | R/W | Clock Out Pin. Selects which P0 pin is to be used to output the selected 32-kHz clock.                                                                                                                                                                                                                                                                                                                                                 |
| 3          | DREGSTA         | 0     | R/W | Digital Regulator Status. When this bit is set, the status of the digital regulator is output on one of the P1 pins. DREGSTAPIN selects the pin. When DREGSTA is set, all other configurations for the selected pin are overridden. The selected pin outputs 1 when the 1.8-V on-chip digital regulator is powered up (chip has regulated power). The selected pin outputs 0 when the 1.8-V on-chip digital regulator is powered down. |
| 2:0        | DREGSTAPIN[2:0] | 000   | R/W | Digital Regulator Status Pin. Selects which P1 pin is to be used to output DREGSTA signal.                                                                                                                                                                                                                                                                                                                                             |

NOTE: Registers OBSSEL0 through OBSSEL5 do not retain data in power modes PM2 and PM3

| OBSSEL0 | (0x6243) | - Observation | output control | register 0 |
|---------|----------|---------------|----------------|------------|
|---------|----------|---------------|----------------|------------|

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                    |
|------------|----------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 0 on P1.0<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.0. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 0<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                  |

## OBSSEL1 (0x6244) – Observation output control register 1

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                    |
|------------|----------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 1 on P1.3<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.3. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 1<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                  |

#### OBSSEL2 (0x6245) – Observation output control register 2

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                    |
|------------|----------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 2 on P1.4<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.4. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 2<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                  |



## I/O Registers

| OBSSEL3 (0x6246) – Observation | output control register 3 |
|--------------------------------|---------------------------|
|--------------------------------|---------------------------|

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                    |
|------------|----------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 3 on P0.0<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P0.0. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 3<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                  |

#### OBSSEL4 (0x6247) – Observation output control register 4

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                    |
|------------|----------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 4 on P0.1<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P0.1. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 4<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                  |

## OBSSEL5 (0x6248) – Observation output control register 5

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                    |
|------------|----------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 5 on P0.2<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P0.2. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 5<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                  |



# I/O Ports - CC2544

Page

For CC2544, there are 8 digital input/output pins that can be configured as general-purpose digital I/O or as peripheral I/O signals connected to the timers or USART peripherals. The usage of the I/O ports is fully configurable from user software through a set of configuration registers.

The I/O ports have the following key features:

- Eight digital input/output pins
- General-purpose I/O or peripheral I/O
- Pullup or pulldown capability on inputs
- External interrupt capability

The external interrupt capability is available on all eight I/O pins. Thus, external devices may generate interrupts if required. The external interrupt feature can also be used to wake the device up from sleep mode (power mode PM1).

#### Topic

#### 8.1 8.2 8.3 8.4 General Purpose I/O Interrupts ..... 88 General Purpose I/O DMA ...... 89 8.5 8.6 8.7 8.8 8.9



## 8.1 Unused I/O pins

Unused I/O pins should have a defined level and not be left floating. One way to do this is to leave the pin unconnected and configure the pin as a general-purpose I/O input with pullup resistor. This is also the state of all pins , during and after reset (except P1.0 and P1.1 which do not have pullup/pulldown capability). Alternatively, the pin can be configured as a general-purpose I/O output. In both cases, the pin should not be connected directly to VDD or GND in order to avoid excessive power consumption.

## 8.2 Low I/O Supply Voltage

In applications where the digital I/O power supply voltage pins, DVDD1 and DVDD2, is below 2.6 V, the register bit PPULL.PADSC should be set to 1 in order to obtain the output dc characteristics specified in the *DC Characteristics*table.

## 8.3 General Purpose I/O

When used as general-purpose I/O, the pins are organized as two 4-bit ports, Port 0 and Port 1; denoted P0 and P1. Both ports are both bit- and word-addressable through the SFR registers P0 and P1. Each port pin can individually be set to operate as a general-purpose I/O or as a peripheral I/O.

The output drive strength is 4 mA on all outputs, except for the two high-drive outputs, P1.0 and P1.1, which each have 20-mA output drive strength.

The registers PXSELy, where x is the port number 0–1 and y is selects high/low bits, are used to configure each pin in a port as either a general-purpose I/O pin or as a peripheral I/O signal. By default, after a reset, all digital input/output pins are configured as general-purpose input pins.

To change the direction of a port pin, at any time, the register PDIR is used to set each port pin to be either an input or an output. Thus by setting the appropriate bit within PDIR to 1, the corresponding pin becomes an output.

When reading the port registers P0 and P1, the logic values on the input pins are returned regardless of the pin configuration. This does not apply during the execution of read-modify-write instructions. The read-modify-write instructions are: ANL, ORL, XRL, JBC, CPL, INC, DEC, DJNZ, MOV, CLR, and SETB. Operating on a port register, the following is true: When the destination is an individual bit in a port register P0 or P1, the value of the register, not the value on the pin, is read, modified, and written back to the port register.

When used as an input, the I/O port pins can be configured to have a pullup, pulldown or three-state mode of operation. By default, after a reset, inputs are configured as inputs with pullup. To deselect the pullup or pulldown function on an input, the appropriate bit within the PINP register must be set to 1. The PPULL register can be used to select between pullup and pulldown for each pin. The I/O port pins P1.0 and P1.1 do not have pullup/pulldown capability. The setting in the PINP and PPULL registers applies for any pin that are configured either as GPIO with input or as a periheral I/O if the peripheral function is an input.

In power mode PM1, the I/O pins retain the I/O mode and output value (if applicable) that was set when PM1 was entered.

## 8.4 General Purpose I/O Interrupts

General-purpose I/O pins configured as inputs can be used to generate interrupts. The interrupts can be configured to trigger on either a rising or falling edge of the external signal. Both the P0 and P1 ports have port interrupt enable bits common for all bits within the port located in the IEN1–IEN2 registers as follows:

- IEN1.POIE: P0 interrupt enable
- IEN1.P1IE: P1 interrupt enable
- IEN1.P2IE: P2 USB D+ interrupt

In addition to these common interrupt enables, the bits within each port have individual interrupt enables located in SFR registers POIEN, PIIEN and P2IEN. Even I/O pins configured as peripheral I/O or general-purpose outputs have interrupts generated when enabled.

When an interrupt condition occurs on one of the I/O pins, the corresponding interrupt status flag in the P0–P1 interrupt flag registers, P0IFG, P1IFG, or P2IFG is set to 1. The interrupt status flag is set regardless of whether the pin has its interrupt enable set. When an interrupt is serviced, the interrupt status flag is cleared by writing a 0 to that flag. This flag must be cleared prior to clearing the CPU port interrupt flag (PxIF).

The SFR registers used for interrupts are described later in this section. The registers are summarized as follows:

- POIEN: PO interrupt enables
- PIIEN: P1 interrupt enables
- P2IEN: USB D+ interrupt enables
- PICTL: P0 and P1 edge configuration
- POIFG: P0 interrupt flags
- P1IFG: P1 interrupt flags
- P2IFG: USB D+ interrupt flag

## 8.5 General Purpose I/O DMA

When used as general-purpose I/O pins, each pin within the P0 and P1 ports are each associated with one DMA trigger.

These DMA triggers are IOC\_0\_x for P0 and IOC\_1\_x for P1, as shown in Table 10-1. Each trigger is activated when a transition with the edge configured in the PICTL register occurs, regardless if an interrupt is enabled on the corresponding pin.

## 8.6 Peripheral I/O

This section describes how the digital I/O pins are configured as peripheral I/Os. For each peripheral unit that can interface with an external system through the digital input/output pins, a description of how peripheral I/Os are configured is given in the following subsections.

PxSELy is used to set up peripheral function on a per pin basis.

Note that if same output function is mapped to several pins the signal will go to all these pins. And if an input to a peripheral is mapped to be coming from several pins a logical OR of all the input signals will be fed to the peripheral.

|             |                       |    | Р  | 0  |    |    | Р  | 1  |    |
|-------------|-----------------------|----|----|----|----|----|----|----|----|
| BIT INDEX   |                       | 3  | 2  | 1  | 0  | 3  | 2  | 1  | 0  |
| DEBUG       |                       |    |    |    |    | DD | DC |    |    |
| OBSSEL      |                       | 5  | 4  | 3  | 2  |    |    | 1  | 0  |
| STREN GTH   |                       |    |    |    |    |    |    | Hi | Hi |
|             | PINCFG <sup>(1)</sup> |    |    |    |    |    |    |    |    |
| GPIO        | 0x0                   | х  | х  | х  | х  | х  | х  | х  | х  |
| USART0 SPI  | 0x1                   | MI | MO | С  | SS | MI | MO | С  | SS |
| USART0 UART | 0x1                   | RX | ТΧ | СТ | RT | RX | ΤX | СТ | RT |
| USART0 SPI  | 0x2                   | С  | SS | MI | MO | С  | SS | MI | MO |

| Table | 8-1. I/O | Port | Configurations |
|-------|----------|------|----------------|
|-------|----------|------|----------------|

<sup>(1)</sup> PINCFG is the value which controls the function of a selected pin. Each pin is configured by the corresponding bitfields as listed here:

- Port 0 Pin 0: P0SEL0.SELP0\_0[3:0]
- Port 0 Pin 2: P0SEL0.SELP0\_2[3:0]
- Port 0 Pin 3: POSEL0.SELP0\_3[3:0]
- Port 1 Pin 0: P1SEL0.SELP0\_0[3:0]
   Port 4 Pix 4 P1SEL0.SELP0\_1[2:0]
- Port 1 Pin 1: P1SEL0.SELP0\_1[3:0]
   Port 1 Pin 2: P1SEL1.SELP0\_2[3:0]
- Port 1 Pin 3: P1SEL1.SELP0\_2[3:0]

|             |     |    |    | •  |    | • | ,  |    |    |    |
|-------------|-----|----|----|----|----|---|----|----|----|----|
| USART0 UART | 0x2 | СТ | RT | RX | TX |   | СТ | RT | RX | ТΧ |
| TIMER1      | 0x3 | 0  | 0  | 0  | 0  |   | 0  | 0  | 0  | 0  |
|             | 0x4 | 1  | 1  | 1  | 1  |   | 1  | 1  | 1  | 1  |
|             | 0x5 | 2  | 2  | 2  | 2  |   | 2  | 2  | 2  | 2  |
|             | 0x6 | 3  | 3  | 3  | 3  |   | 3  | 3  | 3  | 3  |
|             | 0x7 | 4  | 4  | 4  | 4  |   | 4  | 4  | 4  | 4  |
| TIMER3      | 0x8 | 0  | 0  | 0  | 0  |   | 0  | 0  | 0  | 0  |
|             | 0x9 | 1  | 1  | 1  | 1  |   | 1  | 1  | 1  | 1  |
| TIMER4      | 0xA | 0  | 0  | 0  | 0  |   | 0  | 0  | 0  | 0  |
|             | 0xB | 1  | 1  | 1  | 1  |   | 1  | 1  | 1  | 1  |

## Table 8-1. I/O Port Configurations (continued)

To better understand the multitude of ways to configure the I/O ports an example is given. This example intends to show a configuration given a set of register settings. Table 8-3 shows the configuration as given by Table 8-2.

| PIN          | Bitfield in Register | PINCFG | NAME | Configuration Description             |
|--------------|----------------------|--------|------|---------------------------------------|
| Port 0 Pin 0 | POSELO.SELPO_0[3:0]  | 0x0    | GPIO | General purpose input/output          |
| Port 0 Pin 1 | POSELO.SELPO_1[3:0]  | 0x3    | 0    | Timer 1 Channel 0                     |
| Port 0 Pin 2 | POSEL1.SELP0_2[3:0]  | 0x2    | SS   | SPI Slave Select                      |
| Port 0 Pin 3 | POSEL1.SELP0_3[3:0]  | 0x2    | С    | SPI Clock                             |
| Port 1 Pin 0 | P1SEL0.SELP0_0[3:0]  | 0x2    | MO   | MOSI - Master Output Slave Input Data |
| Port 1 Pin 1 | P1SEL0.SELP0_1[3:0]  | 0x2    | MI   | MISO - Master Input Slave Output Data |
| Port 1 Pin 2 | P1SEL1.SELP0_2[3:0]  | 0x0    | 0    | Timer 3 Channel 0                     |
| Port 1 Pin 3 | P1SEL1.SELP0_3[3:0]  | 0x8    | GPIO | General purpose input/output          |

## Table 8-2. I/O Port Configuration - Example

|             |        |    | Р  | 0  |    |   |    | P  | 1  |    |
|-------------|--------|----|----|----|----|---|----|----|----|----|
| BIT INDEX   |        | 3  | 2  | 1  | 0  |   | 3  | 2  | 1  | 0  |
| DEBUG       |        |    |    |    |    |   | DD | DC |    |    |
| OBSSEL      |        | 5  | 4  | 3  | 2  |   |    |    | 1  | 0  |
| STREN GTH   |        |    |    |    |    |   |    |    | Hi | Hi |
|             | PINCFG |    |    |    |    |   |    |    |    |    |
| GPIO        | 0x0    | х  | х  | х  | х  |   | х  | х  | х  | х  |
| USART0 SPI  | 0x1    | MI | MO | С  | SS | - | MI | MO | С  | SS |
| USART0 UART | 0x1    | RX | ТΧ | СТ | RT |   | RX | ТΧ | СТ | RT |
| USART0 SPI  | 0x2    | С  | SS | MI | MO |   | С  | SS | MI | MO |
| USART0 UART | 0x2    | СТ | RT | RX | ТΧ |   | СТ | RT | RX | ТХ |
| TIMER1      | 0x3    | 0  | 0  | 0  | 0  |   | 0  | 0  | 0  | 0  |
|             | 0x4    | 1  | 1  | 1  | 1  |   | 1  | 1  | 1  | 1  |
|             | 0x5    | 2  | 2  | 2  | 2  |   | 2  | 2  | 2  | 2  |
|             | 0x6    | 3  | 3  | 3  | 3  |   | 3  | 3  | 3  | 3  |
|             | 0x7    | 4  | 4  | 4  | 4  |   | 4  | 4  | 4  | 4  |
| TIMER3      | 0x8    | 0  | 0  | 0  | 0  |   | 0  | 0  | 0  | 0  |
|             | 0x9    | 1  | 1  | 1  | 1  |   | 1  | 1  | 1  | 1  |
| TIMER4      | 0xA    | 0  | 0  | 0  | 0  |   | 0  | 0  | 0  | 0  |
|             | 0xB    | 1  | 1  | 1  | 1  | 1 | 1  | 1  | 1  | 1  |

#### 8.6.1 Timer 1

In Table 8-1, the Timer 1 signals are shown as the following:

- 0: Channel 0 capture/compare pin
- 1: Channel 1 capture/compare pin
- 2: Channel 2 capture/compare pin
- 3: Channel 3 capture/compare pin
- 4: Channel 4 capture/compare pin

The direction of each pin assigned to Timer 1 is controlled by the timer 1 configuration.

## 8.6.2 Timer 3

In Table 1-1, the Timer 3 signals are shown as the following:

- 0: Channel 0 compare pin
- 1: Channel 1 compare pin

The direction of each pin assigned to Timer 1 is controlled by the timer 1 configuration.

## 8.6.3 Timer 4

In Table 1-1, the Timer 4 signals are shown as the following:

- 0: Channel 0 compare pin
- 1: Channel 1 compare pin

## 8.6.4 USART 0

Each USART 0 pin has four alternate locations both in UART and SPI mode. In Table 1-1, the USART 0 signals are shown as follows:

UART:

- RX: RXDATA
- TX: TXDATA
- RT: RTS
- CT: CTS
- SPI:
- MI: MISO
- MO: MOSI
- C: SCK
- SS: SSN

## 8.7 Debug Interface

Ports P1.3 and P1.2 are used for debug data and clock signals, respectively. These are shown as DD (debug data) and DC (debug clock) in Table 8-1. When in debug mode, the debug interface controls the direction of these pins. Pullup/pulldown is disabled on these pins while in debug mode.

## 8.8 Radio Test Output Signals

By using the OBSSELx registers (OBSSEL0-OBSSEL5) the user can output different signals from the RF Core to GPIO pins. These signals can be useful for debugging of low level protocols or control of external PA, LNA or switches. The control registers OBSSEL0-OBSSEL5 can be used to override the standard GPIO behavior and output RF Core signals (rfc\_obs\_sig0, rfc\_obs\_sig1, and rfc\_obs\_sig2) on the pins P1[1:0] and P0[3:0]. For a list of available signals, see the description of RFC\_OBS\_CTRL0 register.

Debug Interface

I/O Registers



www.ti.com

## 8.9 I/O Registers

The registers for the I/O ports are described in this section. The registers are:

- P0: Port 0
- P1: Port 1
- POSELO: Function select register PO
- POSEL1: Function select register P0
- PISELO: Function select register P1
- PISEL1: Function select register P1
- PDIR: Direction register
- PINP: Input mode register
- PPULL: Pullup/pulldown register
- POIFG: Port 0 interrupt-status flag register
- P1IFG: Port 1 interrupt-status flag register
- P2IFG: USB D+ interrupt-status flag register
- PICTL: interrupt edge register
- POIEN: Port 0 interrupt-mask register
- PIIEN: Port 1 interrupt-mask register
- P2IEN: USB D+ interrupt-mask register
- OBSSEL0: Observation output control register 0
- OBSSEL1: Observation output control register 1
- OBSSEL2: Observation output control register 2
- OBSSEL3: Observation output control register 3
- OBSSEL4: Observation output control register 4
- OBSSEL5: Observation output control register 5

#### P0 (0x80) - Port 0

| Bit<br>No. | Name    | Reset | R/W | Description                                                                                                                                    |
|------------|---------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4        | -       | 0x0   | R0  | Not Used                                                                                                                                       |
| 3:0        | P0[3:0] | 0xF   | R/W | Port 0. General-purpose I/O port. Bit-addressable from SFR. This CPU-<br>internal register is readable, but not writable, from XDATA (0x7080). |

#### P1 (0x90) - Port 1

| Bit<br>No. | Name    | Reset | R/W | Description                                                                                                                                    |
|------------|---------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4        | -       | 0x0   | R0  | Not Used                                                                                                                                       |
| 3:0        | P1[3:0] | 0xF   | R/W | Port 1. General-purpose I/O port. Bit-addressable from SFR. This CPU-<br>internal register is readable, but not writable, from XDATA (0x7090). |

## P0SEL0 (0xF3) - P0 Function Select

| Bit<br>No. | Name    | Reset | R/W | Description                                                         |
|------------|---------|-------|-----|---------------------------------------------------------------------|
| 7:4        | SELP0_1 | 0000  | R/W | Controls what function is mapped to P0_1. See Table 8-1 for details |
| 3:0        | SELP0_0 | 0000  | R/W | Controls what function is mapped to P0_0. See Table 8-1 for details |

## P0SEL1 (0xF4) – P0 Function Select

| Bit<br>No. | Name    | Reset | R/W | Description                                                         |
|------------|---------|-------|-----|---------------------------------------------------------------------|
| 7:4        | SELP0_3 | 0000  | R/W | Controls what function is mapped to P0_3. See Table 8-1 for details |
| 3:0        | SELP0_2 | 0000  | R/W | Controls what function is mapped to P0_2. See Table 8-1 for details |

## TEXAS INSTRUMENTS

www.ti.com

| -          |         |       |     |                                                                     |  |
|------------|---------|-------|-----|---------------------------------------------------------------------|--|
| Bit<br>No. | Name    | Reset | R/W | Description                                                         |  |
| 7:4        | SELP1_1 | 0000  | R/W | Controls what function is mapped to P1_1. See Table 8-1 for details |  |
| 3:0        | SELP1_0 | 0000  | R/W | Controls what function is mapped to P1_0. See Table 8-1 for details |  |

#### P1SEL1 (0xF6) – P1 Function Select

| Bit<br>No. | Name    | Reset | R/W | Description                                                         |
|------------|---------|-------|-----|---------------------------------------------------------------------|
| 7:4        | SELP1_3 | 0000  | R/W | Controls what function is mapped to P1_3. See Table 8-1 for details |
| 3:0        | SELP1_2 | 0000  | R/W | Controls what function is mapped to P1_2. See Table 8-1 for details |

### PDIR (0xFD) – Port Direction Control

| Bit<br>No. | Name    | Reset | R/W | Description        |
|------------|---------|-------|-----|--------------------|
| 7          | DIRP1_3 | 0     | R/W | P1.3 I/O Direction |
|            |         |       |     | 0: Input           |
|            |         |       |     | 1: Output          |
| 6          | DIRP1_2 | 0     | R/W | P1.2 I/O Direction |
|            |         |       |     | 0: Input           |
|            |         |       |     | 1: Output          |
| 5          | DIRP1_1 | 0     | R/W | P1.1 I/O Direction |
|            |         |       |     | 0: Input           |
|            |         |       |     | 1: Output          |
| 4          | DIRP1_0 | 0     | R/W | P1.0 I/O Direction |
|            |         |       |     | 0: Input           |
|            |         |       |     | 1: Output          |
| 3          | DIRP0_3 | 0     | R/W | P0.3 I/O Direction |
|            |         |       |     | 0: Input           |
|            |         |       |     | 1: Output          |
| 2          | DIRP0_2 | 0     | R/W | P0.2 I/O Direction |
|            |         |       |     | 0: Input           |
|            |         |       |     | 1: Output          |
| 1          | DIRP0_1 | 0     | R/W | P0.1 I/O Direction |
|            |         |       |     | 0: Input           |
|            |         |       |     | 1: Output          |
| 0          | DIRP0_0 | 0     | R/W | P0.0 I/O Direction |
|            |         |       |     | 0: Input           |
|            |         |       |     | 1: Output          |



## I/O Registers

## PINP (0x8F) – Port Input Mode

www.ti.com

| PINP       | (0x8F) – Port Input Mod | le    |     |                                                                                          |
|------------|-------------------------|-------|-----|------------------------------------------------------------------------------------------|
| Bit<br>No. | Name                    | Reset | R/W | Description                                                                              |
| 7          | MDP1_3                  | 0     | R/W | P1.3 Input mode                                                                          |
|            |                         |       |     | 0: Pullup/pulldown [see PPULL (0xF7)]                                                    |
|            |                         |       |     | 1: 3-state                                                                               |
| 6          | MDP1_2                  | 0     | R/W | P1.2 Input mode                                                                          |
|            |                         |       |     | 0: Pullup/pulldown [see PPULL (0xF7)]                                                    |
|            |                         |       |     | 1: 3-state                                                                               |
| 5          | -                       | 0     | R0  | Not Used. No pull up or pull down available on high drive IO pin. Pin is always 3-state. |
| 4          | -                       | 0     | R0  | Not Used. No pull up or pull down available on high drive IO pin. Pin is always 3-state. |
| 3          | MDP0_3                  | 0     | R/W | P0.3 Input mode                                                                          |
|            |                         |       |     | 0: Pullup/pulldown [see PPULL (0xF7)]                                                    |
|            |                         |       |     | 1: 3-state                                                                               |
| 2          | MDP0_2                  | 0     | R/W | P0.2 Input mode                                                                          |
|            |                         |       |     | 0: Pullup/pulldown [see PPULL (0xF7)]                                                    |
|            |                         |       |     | 1: 3-state                                                                               |
| 1          | MDP0_1                  | 0     | R/W | P0.1 Input mode                                                                          |
|            |                         |       |     | 0: Pullup/pulldown [see PPULL (0xF7)]                                                    |
|            |                         |       |     | 1: 3-state                                                                               |
| 0          | MDP0_0                  | 0     | R/W | P0.0 Input mode                                                                          |
|            |                         |       |     | 0: Pullup/pulldown [see PPULL (0xF7)]                                                    |
|            |                         |       |     | 1: 3-state                                                                               |



| Bit<br>No. | Name    | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                                        |
|------------|---------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | PDUP1_3 | 0     | R/W | P1.3 pullup/pulldown select. Selects function for P1.3 if configured as pullup/pulldown<br>0: Pullup<br>1: Pulldown                                                                                                                                                                                                                                                                |
| 6          | PDUP1_2 | 0     | R/W | P1.2 pullup/pulldown select. Selects function for P1.2 if configured as pullup/pulldown<br>0: Pullup<br>1: Pulldown                                                                                                                                                                                                                                                                |
| 5          | PADSC   | 0     | R/W | Drive strength control for I/O pins in output mode. Selects output drive<br>strength enhancement toaccount for low I/O supply voltage on pin DVDD<br>(this to ensure the same drive strength at lowervoltages as at higher).<br>0: Minimum drive strength enhancement. DVDD1/2 equal to or greater<br>than 2.6 V<br>1: Maximum drive strength enhancement. DVDD1/2 less than 2.6 V |
| 4          | -       | 0     | R0  | Not Used                                                                                                                                                                                                                                                                                                                                                                           |
| 3          | PDUP0_3 | 0     | R/W | P0.3 pullup/pulldown select. Selects function for P0.3 if configured as pullup/pulldown<br>0: Pullup<br>1: Pulldown                                                                                                                                                                                                                                                                |
| 2          | PDUP0_2 | 0     | R/W | P0.2 pullup/pulldown select. Selects function for P0.2 if configured as pullup/pulldown<br>0: Pullup<br>1: Pulldown                                                                                                                                                                                                                                                                |
| 1          | PDUP0_1 | 0     | R/W | P0.1 pullup/pulldown select. Selects function for P0.1 if configured as pullup/pulldown<br>0: Pullup<br>1: Pulldown                                                                                                                                                                                                                                                                |
| 0          | PDUP0_0 | 0     | R/W | P0.0 pullup/pulldown select. Selects function for P0.0 if configured as pullup/pulldown<br>0: Pullup<br>1: Pulldown                                                                                                                                                                                                                                                                |

#### P0IFG (0x89) - Port 0 Interrupt Status Flag

| Bit<br>No. | Name      | Reset | R/W  | Description                                                                                                                    |
|------------|-----------|-------|------|--------------------------------------------------------------------------------------------------------------------------------|
| 7:4        | -         | 0x0   | R0   | Not Used                                                                                                                       |
| 3:0        | P0IF[3:0] | 0x0   | R/W0 | Port 0, inputs 3 to 0 interrupt status flags. When a port pin has an edge as set by PICL, the corresponding flag shall be set. |

#### P1IFG (0x8A) – Port 1 Interrupt Status Flag

| Bit<br>No. | Name      | Reset | R/W  | Description                                                                                                                    |
|------------|-----------|-------|------|--------------------------------------------------------------------------------------------------------------------------------|
| 7:4        | -         | 0x0   | R0   | Not Used                                                                                                                       |
| 3:0        | P1IF[3:0] | 0x0   | R/W0 | Port 1, inputs 3 to 0 interrupt status flags. When a port pin has an edge as set by PICL, the corresponding flag shall be set. |

#### P2IFG (0x8B) – USB D+ Interrupt Status Flag

| Bit<br>No. | Name | Reset | R/W  | Description                                                                           |  |  |  |
|------------|------|-------|------|---------------------------------------------------------------------------------------|--|--|--|
| 7:6        | -    | 0x0   | R0   | Not Used                                                                              |  |  |  |
| 5          | DPIF | 0x0   | R/W0 | USB D+ interrupt-status flag. This flag is set when the D+ line has an negative edge. |  |  |  |
| 4:0        | -    | 0x0   | R0   | Not Used                                                                              |  |  |  |

# TEXAS INSTRUMENTS

www.ti.com

## I/O Registers

| PICTI      | (0x8C) – Port Interrupt | Control |     |                                                                                                                                 |
|------------|-------------------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------|
| Bit<br>No. | Name                    | Reset   | R/W | Description                                                                                                                     |
| 7          | P1ICON_3                | 0       | R/W | Port 1, input 3 interrupt configuration.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt |
| 6          | P1ICON_2                | 0       | R/W | Port 1, input 2 interrupt configuration.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt |
| 5          | P1ICON_1                | 0       | R/W | Port 1, input 1 interrupt configuration.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt |
| 4          | P1ICON_0                | 0       | R/W | Port 1, input 0 interrupt configuration.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt |
| 3          | POICON_3                | 0       | R/W | Port 0, input 3 interrupt configuration.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt |
| 2          | P0ICON_2                | 0       | R/W | Port 0, input 2 interrupt configuration.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt |
| 1          | P0ICON_1                | 0       | R/W | Port 0, input 1 interrupt configuration.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt |
| 0          | P0ICON_0                | 0       | R/W | Port 0, input 0 interrupt configuration.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt |

### P0IEN (0xAB) - Port 0 Interrupt mask

| Bit<br>No. | Name        | Reset | R/W | Description                                                                               |
|------------|-------------|-------|-----|-------------------------------------------------------------------------------------------|
| 7:4        | -           | 0x0   | R0  | Not Used                                                                                  |
| 3:0        | P0_[3:0]IEN | 0x0   | R/W | Port P0.3 to P0.0 interrupt enable<br>0: Interrupt is disabled<br>1: Interrupt is enabled |

#### P1IEN (0x8D) - Port 1 Interrupt mask

| Bit<br>No. | Name        | Reset | R/W | Description                                                                               |
|------------|-------------|-------|-----|-------------------------------------------------------------------------------------------|
| 7:4        | -           | 0x0   | R0  | Not Used                                                                                  |
| 3:0        | P1_[3:0]IEN | 0x0   | R/W | Port P1.3 to P1.0 interrupt enable<br>0: Interrupt is disabled<br>1: Interrupt is enabled |

#### P2IEN (0xAC) – USB D+ Interrupt mask

| Bit<br>No. | Name  | Reset | R/W | Description                                                                    |
|------------|-------|-------|-----|--------------------------------------------------------------------------------|
| 7:6        | -     | 0x0   | R0  | Not Used                                                                       |
| 5          | DPIEN | 0     | R/W | USB D+ interrupt enable<br>0: Interrupt is disabled<br>1: Interrupt is enabled |
| 4:0        | -     | 0x0   | R0  | Not Used                                                                       |

| OBSS       | EL0 (0x6243) – Observation outpu | it control  | register 0 |                                                                                                                                                                                              |
|------------|----------------------------------|-------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit<br>No. | Name                             | Reset       | R/W        | Description                                                                                                                                                                                  |
| 7          | EN                               | 0           | R/W        | Bit controlling the observation output 0 on P1[0].<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.0.             |
| 6:0        | SEL[6:0]                         | 000<br>0000 | R/W        | Select output signal on observation output 0<br>1110111 (119): 32-kHz clock<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved |

#### OBSSEL1 (0x6244) – Observation output control register 1

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                  |
|------------|----------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 1 on P1[1].<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.1.             |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 1<br>1110111 (119): 32-kHz clock<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved |

## OBSSEL2 (0x6245) – Observation output control register 2

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                  |
|------------|----------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 2 on P0[0].<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P0.0.             |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 2<br>1110111 (119): 32-kHz clock<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved |

#### OBSSEL3 (0x6246) – Observation output control register 3

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                  |
|------------|----------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 3 on P0[1].<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P0.1.             |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 3<br>1110111 (119): 32-kHz clock<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved |



## I/O Registers

| OBSSEL4 | (0x6247 | - Observation ou | utput control register 4 |
|---------|---------|------------------|--------------------------|
|---------|---------|------------------|--------------------------|

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                  |
|------------|----------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 4 on P0[2].<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P0.2.             |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 4<br>1110111 (119): 32-kHz clock<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved |

#### OBSSEL5 (0x6248) – Observation output control register 5

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                  |
|------------|----------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 5 on P0[3].<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P0.3.             |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 5<br>1110111 (119): 32-kHz clock<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved |



# I/O Ports - CC2545

Page

There are 31 digital input/output pins that can be configured as general-purpose digital I/O or as peripheral I/O signals connected to the timers or USART0 peripherals. The usage of the I/O ports is fully configurable from user software through a set of configuration registers.

The I/O ports have the following key features:

- 31 digital input/output pins
- General-purpose I/O or peripheral I/O
- Pullup or pulldown capability on inputs
- External interrupt capability

The external interrupt capability is available on all pins of ports P0, P1, and P2. Thus, external devices may generate interrupts if required. The external interrupt feature can also be used to wake the device up from sleep mode (power mode PM1/PM2/PM3).

#### Topic

#### 9.1 9.2 Low I/O Supply Voltage ...... 100 9.3 General Purpose I/O ..... 100 9.4 General Purpose I/O Interrupts ..... 100 9.5 General Purpose I/O DMA ..... 101 9.6 Debug Interface ..... 103 9.7 9.8 Radio Test Output Signals ..... 103 9.9 Power Down Signal MUX ..... 103 9.10



## 9.1 Unused I/O Pins

Unused I/O pins should have a defined level and not be left floating. One way to do this is to leave the pin unconnected and configure the pin as a general-purpose I/O input with pullup resistor. This is also the state of all pins during and after reset (except P1.0, P1.1 and P1.2 which do not have pullup/pulldown capability). Alternatively, the pin can be configured as a general-purpose I/O output. In both cases, the pin should not be connected directly to VDD or GND in order to avoid excessive power consumption.

## 9.2 Low I/O Supply Voltage

In applications where the digital I/O power supply voltage pins, DVDD1 and DVDD2, is below 2.6 V, the register bit PICTL.PADSC should be set to 1 in order to obtain the output dc characteristics specified in the *DC Characteristics* table.

## 9.3 General Purpose I/O

When used as general-purpose I/O, the 31 pins of the CC2545 are organized in four ports; denoted P0, P1, P2 and P3. There are eight pins on P0 ([7:0]), seven pins on P1 ([6:0]), eight pins on P2 ([7:0]) and eight pins on P3 ([7:0]). All four ports are both bit- and word-addressable through the SFR registers P0, P1, P2 and P3.

Each port pin in port P0, P1, and P2 can individually be set to operate as a general-purpose I/O or as a peripheral I/O.

The output drive strength is 4 mA on all outputs, except for the three high-drive outputs, P1.0, P1.1 and P1.2, which each has 20-mA output drive strength. No more than two of these high-drive ouputs can drive toward the same logic level at the maximum current (20 mA) at the same time. All three pins can drive towards the same logic level if the sum of all currents going through the pins is equal to or less than 40 mA.

The registers PXSEL, where x is the port number 0–3, are used to configure each pin in a port as either a general-purpose I/O pin or as a peripheral I/O signal. By default, after a reset, all digital input/output pins are configured as general-purpose input pins.

To change the direction of a port pin, at any time, the register PXDIR is used to set each port (x) pin to be either an input or an output. Thus by setting the appropriate bit within PXDIR to 1, the corresponding pin becomes an output.

When reading the port registers P0, P1, P2, and P3, the logic values on the input pins are returned regardless of the pin configuration. This does not apply during the execution of read-modify-write instructions. The read-modify-write instructions are: ANL, ORL, XRL, JBC, CPL, INC, DEC, DJNZ, MOV, CLR, and SETB. Operating on a port register, the following is true: When the destination is an individual bit in a port register Px, the value of the register, not the value on the pin, is read, modified, and written back to the port register.

When used as an input, the I/O port pins can be configured to have a pullup, pulldown or three-state mode of operation. By default, after a reset, inputs are configured as inputs with pullup. To deselect the pullup or pulldown function on an input, the appropriate bit within the PINP register must be set to 1. The PPULL register can be used to select between pullup and pulldown for pins in groups of four, except for P1[2:0] which do not have pullup/pulldown capability. E.g. to enable pullup on P1.4 set bit 3 in PPULL to 1, this will enable pullup on the group P1[7:4]. The setting in the PXINP and PPULL registers applies for any pin that are configured either as GPIO with input or as a periheral I/O if the peripheral function is an input.

In power mode PM1, PM2, and PM3, the I/O pins retain the I/O mode and output value (if applicable) that was set when PM1/PM2/PM3 was entered.

## 9.4 General Purpose I/O Interrupts

General-purpose I/O pins configured as inputs can be used to generate interrupts. The interrupts can be configured to trigger on either a rising or falling edge of the external signal. The P0, P1 and P2 ports have port interrupt enable bits common for all bits within the port located in the IEN1-2 registers as follows:

- IEN1.POIE: P0 interrupt enable
- IEN1.P1IE: P1 interrupt enable



#### IEN1.P2IE: P2 interrupt enable

In addition to these common interrupt enables, the bits within each port have individual interrupt enables located in SFR registers POIEN, PIIEN and P2IEN. Even I/O pins configured as peripheral I/O or general-purpose outputs have interrupts generated when enabled.

When an interrupt condition occurs on one of the I/O pins, the corresponding interrupt status flag in the P0/P1/P2 interrupt flag registers, P0IFG, P1IFG, or P2IFGis set to 1. The interrupt status flag is set regardless of whether the pin has its interrupt enable set. When an interrupt is serviced, the interrupt status flag is cleared by writing a 0 to that flag. This flag must be cleared prior to clearing the CPU port interrupt flag (PXIF).

The SFR registers used for interrupts are described later in this section. The registers are summarized as follows:

- POIEN: P0 interrupt enables
- PIIEN: P1 interrupt enables
- P2IEN: P2 interrupt enables
- PICTL: P0, P1 and P2 edge configuration
- POIFG: P0 interrupt flags
- P1IFG: P1 interrupt flags
- P2IFG: P2 interrupt flag

## 9.5 General Purpose I/O DMA

When used as general-purpose I/O pins, the P0 and P1 ports are each associated with one DMA trigger. These DMA triggers are IOC\_0 for P0 and IOC\_1 for P1, as shown in Table 8-1.

The IOC\_0 trigger is activated when an interrupt occurs on the P0 pins. The IOC\_1 trigger is activated when an interrupt occurs on the P1 pins.

## 9.6 Peripheral I/O

This section describes how the digital I/O pins are configured as peripheral I/Os. For each peripheral unit that can interface with an external system through the digital input/output pins, a description of how peripheral I/Os are configured is given in the following subsections.

For USART0 and timer I/O, setting the appropriate PXSEL bits to 1 is required for the output signals on a digital I/O pin to be controlled by the peripheral. For peripheral inputs from digital I/O pins, this is optional. PXSEL = 1 overrides the pullup/pulldown settings of a pin, so to be able to control pullup/pulldown with the PXINP bits, the PXSEL bit should be set to 0 for that pin.

Note that peripheral units have up to three alternative locations for their I/O pins; see Table 7-1. Priority can be set between peripherals if conflicting settings regarding I/O mapping are present (using the PPRI register and PERCFG.PRI0P2 bits). P3 has no peripheral mapped to it. Multiple peripherals can get input from the same pin. It is only peripherals trying to output data that can cause conflict and invoke prioritization. Conflicting setups will be resolved as described in the register specification.

PXSEL is used to set up peripheral function on a per-pin basis.

Table 9-1. Peripheral I/O Mapping CC2545

| Periphery/<br>Function |   |   |    | F  | 0  |    |   |   |    |    |   | P1 |   |   |   |    |   |   | P2 |    |   |    |   |
|------------------------|---|---|----|----|----|----|---|---|----|----|---|----|---|---|---|----|---|---|----|----|---|----|---|
| Function               | 7 | 6 | 5  | 4  | 3  | 2  | 1 | 0 | 6  | 5  | 4 | 3  | 2 | 1 | 0 | 7  | 6 | 5 | 4  | 3  | 2 | 1  | 0 |
| ADC                    | 7 | 6 | 5  | 4  | 3  | 2  | 1 | 0 |    |    |   |    |   |   |   |    |   |   |    |    |   |    | Т |
| COMP                   |   |   | +  | -  |    |    |   |   |    |    |   |    |   |   |   |    |   |   |    |    |   |    |   |
| USART0<br>SPI          |   |   | С  | SS | MO | MI |   |   |    |    |   |    |   |   |   |    |   |   |    |    |   |    |   |
| alt. 2                 |   |   |    |    |    |    |   |   | MO | MI | С | SS |   |   |   |    |   |   |    |    |   |    |   |
| alt. 3                 |   |   |    |    |    |    |   |   |    |    |   |    |   |   |   | MO |   |   |    | MI | С | SS |   |
| USART0<br>UART         |   |   | RT | СТ | ТΧ | RX |   |   |    |    |   |    |   |   |   |    |   |   |    |    |   |    |   |

| alt. 2  |   |   |   |   |   |   |   |   | ТΧ  | RX  | RT | СТ |   |   |   |    |     |     |   |    |    |    |   |
|---------|---|---|---|---|---|---|---|---|-----|-----|----|----|---|---|---|----|-----|-----|---|----|----|----|---|
| alt. 3  |   |   |   |   |   |   |   |   |     |     |    |    |   |   |   | ТΧ |     |     |   | RX | RT | СТ |   |
| TIMER1  |   | 4 | 3 | 2 | 1 | 0 |   |   |     |     |    |    |   |   |   |    |     |     |   |    |    |    |   |
| alt. 2  | 3 |   |   |   |   |   |   |   |     |     |    |    | 2 | 0 | 1 |    |     |     |   |    |    |    | 4 |
| TIMER3  |   |   |   |   |   |   | 1 | 0 |     |     |    |    |   |   |   |    |     |     |   |    |    |    |   |
| alt. 2  |   |   |   |   |   |   |   |   | 1   | 0   |    |    |   |   |   |    |     |     |   |    |    |    |   |
| TIMER4  |   |   |   |   |   |   |   |   |     |     |    |    |   | 0 | 1 |    |     |     |   |    |    |    |   |
| alt. 2  |   |   |   |   |   |   |   |   |     |     |    |    |   |   |   |    |     |     | 1 |    |    |    | 0 |
| I2C     |   |   |   |   |   |   |   |   | SDA | SCL |    |    |   |   |   |    |     |     |   |    |    |    |   |
| alt. 2  |   |   |   |   |   |   |   |   |     |     |    |    |   |   |   |    | SDA | SCL |   |    |    |    |   |
| debug   |   |   |   |   |   |   |   |   |     |     | DC | DD |   |   |   |    |     |     |   |    |    |    |   |
| obssel  |   |   |   |   |   |   |   |   |     | 5   | 4  | 3  | 2 | 1 | 0 |    |     |     |   |    |    |    |   |
| 20 mA   |   |   |   |   |   |   |   |   |     |     |    |    | Х | Х | Х |    |     |     |   |    |    |    |   |
| Xosc32k |   |   |   |   |   |   |   |   | Х   | Х   |    |    |   |   |   |    |     |     |   |    |    |    |   |

## Table 9-1. Peripheral I/O Mapping CC2545 (continued)

**NOTE:** P3 has no peripherals mapped to it, except P3[5:0] which can have OBSSEL[5:0] if PPRI.OBSLOC is set.

Unused settings give GPIO.

## 9.6.1 Timer 1

In Table 9-1, the Timer 1 signals are shown as the following:

- 0: Channel 0 capture/compare pin
- 1: Channel 1 capture/compare pin
- 2: Channel 2 capture/compare pin
- 3: Channel 3 capture/compare pin
- 4: Channel 4 capture/compare pin

The direction of each pin assigned to Timer 1 is controlled by the Timer 1 configuration.

## 9.6.2 Timer 3

In Table 9-1, the Timer 3 signals are shown as the following:

- 0: Channel 0 capture/compare pin
- 1: Channel 1 capture/compare pin

The direction of each pin assigned to Timer 3 is controlled by the Timer 3 configuration.

## 9.6.3 Timer 4

In Table 9-1, the Timer 4 signals are shown as the following:

- 0: Channel 0 capture/compare pin
- 1: Channel 1 capture/compare pin

The direction of each pin assigned to Timer 4 is controlled by the Timer 4 configuration.

## 9.6.4 USART 0

USART 0 has two alternate locations for both UART and SPI mode. In Table 9-1, the USART 0 signals are shown as follows:

UART:

RX: RXDATA

TEXAS INSTRUMENTS

www.ti.com

- TX: TXDATA
- RT: RTS
- CT: CTS

SPI:

- MI: MISO
- MO: MOSI
- C: SCK
- SS: SSN

## 9.6.5 ADC

When using the ADC, Port 0 pins must be configured as ADC inputs. Up to eight ADC inputs can be used. To configure a Port 0 pin to be used as an ADC input, the corresponding bit in the APCFG register must be set to 1. The default values in this register select the Port 0 pins as non-ADC input, i.e., digital input/outputs. The numbers in the tables reflect the ADC channel number.

The settings in the APCFG register override the settings in POSEL.

The ADC can be configured to use the general-purpose I/O pin P2.0 as an external trigger to start conversions, this is marked with T in the tables. P2.0 must be configured as a general-purpose I/O in input mode when being used for ADC external trigger.

## 9.7 Debug Interface

Ports P1.3 and P1.4 are used for debug data and clock signals, respectively. These are shown as DD (debug data) and DC (debug clock) in Table 9-1. When in debug mode, the debug interface controls the direction of these pins. Pullup/pulldown is disabled on these pins while in debug mode.

## 9.8 Radio Test Output Signals

By using the OBSSELx registers (OBSSEL0-OBSSEL5) the user can output different signals from the RF Core to GPIO pins. These signals can be useful for debugging of low level protocols or control of external PA, LNA or switches. The control registers OBSSEL0-OBSSEL5 can be used to override the standard GPIO behavior and output RF Core signals (rfc\_obs\_sig0, rfc\_obs\_sig1, and rfc\_obs\_sig2) on pins P1[5:0] or P3[5:0]. For a list of available signals, see the description of RFC\_OBS\_CTRL0 register.

## 9.9 Power Down Signal MUX

The PMUX register can be used to output the 32-kHz clock and/or the digital regulator status.

The selected 32-kHz clock source can be output on one of the P0 pins. The enable bit CKOEN enables the output on P0, and the pin of P0 is selected using the CKOPIN (see the PMUX register description for details). When CKOEN is set, all other configurations for the selected pin are overridden. The clock is output in all power modes; however, in PM3 the clock stops (see PM3 in Chapter 4).

Furthermore, the digital regulator status can be output on one of the P1 pins. When the DREGSTA bit is set, the status of the digital regulator is output. DREGSTAPIN selects the P1 pin (see the PMUX register description for details). When DREGSTA is set, all other configurations for the selected pin are overridden. The selected pin outputs 1 when the 1.8-V on-chip digital regulator is powered up (chip has regulated power). The selected pin outputs 0 when the 1.8-V on-chip digital regulator is powered down, i.e., in PM2 and PM3.

## 9.10 I/O Registers

The registers for the I/O ports are described in this section. The registers are:

- P0: Port 0
- P1: Port 1
- P2: Port 2

I/O Registers



www.ti.com

- P3: Port 3
- PERCFG: Peripheral control register
- APCFG: Analog peripheral I/O configuration
- POSEL: Function select register P0
- PISEL: Function select register P1
- P2SEL: Function select register P2
- PODIR: Port 0 direction control
- PIDIR: Port 1direction control
- P2DIR: Port 2 direction control
- P3DIR: Port 3 direction control
- POINP: Port 0 input control register
- Plinp: Port 1 input control register
- P2INP: Port 2 input control register
- P3INP: Port 3 input control register
- PPULL: Pullup/pulldown register
- PPRI: Priority control
- POIFG: Port 0 interrupt-status flag register
- P1IFG: Port 1 interrupt-status flag register
- P2IFG: Port 2 interrupt-status flag register
- PICTL: interrupt edge register
- POIEN: Port 0 interrupt-mask register
- P1IEN: Port 1 interrupt-mask register
- P2IEN: Port 2 interrupt-mask register
- PMUX: Power-down signal-mux register
- OBSSEL0: Observation output control register 0
- OBSSEL1: Observation output control register 1
- OBSSEL2: Observation output control register 2
- OBSSEL3: Observation output control register 3
- OBSSEL4: Observation output control register 4
- OBSSEL5: Observation output control register 5

#### P0 (0x80) - Port 0

| Bit<br>No. | Name    | Reset | R/W | Description                                                                                                                                    |
|------------|---------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | P0[7:0] | 0xFF  | R/W | Port 0. General-purpose I/O port. Bit-addressable from SFR. This CPU-<br>internal register is readable, but not writable, from XDATA (0x7080). |

#### P1 (0x90) - Port 1

| Bit<br>No. | Name    | Reset       | R/W | Description                                                                                                                                          |
|------------|---------|-------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -       | 0           | R0  | Reserved                                                                                                                                             |
| 6:0        | P1[6:0] | 111<br>1111 | R/W | Port 1, pins 6:0. General-purpose I/O port. Bit-addressable from SFR. This CPU-internal register is readable, but not writable, from XDATA (0x7090). |

#### P2 (0xA0) - Port 2

| Bit<br>No. | Name    | Reset | R/W | Description                                                                                                                                    |
|------------|---------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | ₽2[7:0] | 0xFF  | R/W | Port 2. General-purpose I/O port. Bit-addressable from SFR. This CPU-<br>internal register is readable, but not writable, from XDATA (0x70A0). |

# TEXAS INSTRUMENTS

www.ti.com

| P3 (0x     | P3 (0xB0) – Port 3 |       |     |                                                                                                                                                |  |  |
|------------|--------------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit<br>No. | Name               | Reset | R/W | Description                                                                                                                                    |  |  |
| 7:0        | P3[7:0]            | 0xFF  | R/W | Port 3. General-purpose I/O port. Bit-addressable from SFR. This CPU-<br>internal register is readable, but not writable, from XDATA (0x70B0). |  |  |

## PERCFG (0xF1) – Peripheral Control

| Bit<br>No. | Name   | Reset | R/W | Description                                                                                                   |
|------------|--------|-------|-----|---------------------------------------------------------------------------------------------------------------|
| 7:6        | -      | 00    | R/W | Reserved                                                                                                      |
| 5          | T1CFG  | 0     | R/W | Timer 1 I/O location<br>0: Alternative 1 location<br>1: Alternative 2 location                                |
| 4          | T3CFG  | 0     | R/W | Timer 3I/O location<br>0: Alternative 1 location<br>1: Alternative 2 location                                 |
| 3          | T4CFG  | 0     | R/W | Timer 4 I/O location<br>0: Alternative 1 location<br>1: Alternative 2 location                                |
| 2          | I2CCFG | 0     | R/W | I <sup>2</sup> C location<br>0: Alternative 1 location<br>1: Alternative 2 location                           |
| 1:0        | U0CFG  | 00    | R/W | USART0 I/O location<br>00: Alternative 1 location<br>01: Alternative 2 location<br>10: Alternative 3 location |

## APCFG (0xF2) – Analog Peripheral I/O Configuration

| Bit<br>No. | Name       | Reset | R/W | Description                                                                                                                           |
|------------|------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | APCFG[7:0] | 0x00  | R/W | Analog Peripheral I/O configuration. APCFG[7:0] select P0.7- P0.0 as<br>analog I/O<br>0: Analog I/O disabled<br>1: Analog I/O enabled |

#### P0SEL (0xF3) - P0 Function Select

| Bit<br>No. | Name        | Reset | R/W | Description                                                                      |
|------------|-------------|-------|-----|----------------------------------------------------------------------------------|
| 7:0        | SELP0_[7:0] | 0x00  | R/W | P0.7 to P0.0 function select<br>0: General purpose I/O<br>1: Peripheral function |

## P1SEL (0xF4) - P1 Function Select

| Bit<br>No. | Name        | Reset       | R/W | Description                                                                      |
|------------|-------------|-------------|-----|----------------------------------------------------------------------------------|
| 7          | -           | 0           | R/W | Reserved                                                                         |
| 6:0        | SELP1_[6:0] | 000<br>0000 | R/W | P1.6 to P1.0 function select<br>0: General purpose I/O<br>1: Peripheral function |

#### P2SEL (0xF5) - P2 Function Select

| Bit<br>No. | Name        | Reset | R/W | Description                                                                      |
|------------|-------------|-------|-----|----------------------------------------------------------------------------------|
| 7:0        | SELP2_[7:0] | 0x00  | R/W | P2.7 to P2.0 function select<br>0: General purpose I/O<br>1: Peripheral function |

#### I/O Registers

## PPRI (0xFB) – Peripheral Priority Setup

| Bit<br>No. | Name   | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|--------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -      | 0     | R/W | Reserved, always write 0.                                                                                                                                                                                                                                                                                                                                                                                        |
| 6          | OBSLOC | 0     | R/W | 0: OBSSEL at P1[5:0]<br>1: OBSSEL at P3[5:0]                                                                                                                                                                                                                                                                                                                                                                     |
| 5          | PRIOP2 | 0     | R/W | Port 2 peripheral priority control. This bit shall determine the order of priority when PERCFG assigns Timer1 and Timer4 to same pin on port 2. 0: Timer1 has priority 1: Timer4 has priority                                                                                                                                                                                                                    |
| 4:3        | PRI1P1 | 00    | R/W | <ul> <li>Port 1 peripheral priority control. These bits shall determine the order of priority when PERCFG assigns USART0 , I<sup>2</sup>C or Timer 3 to the same pins.</li> <li>00: USART0 has priority, then Timer3, then I<sup>2</sup>C</li> <li>01: Timer3 has priority, then USART0, then I<sup>2</sup>C</li> <li>10: I<sup>2</sup>C has priority, then USART0, then Timer3</li> <li>11: Reserved</li> </ul> |
| 2          | PRIOP1 | 0     | R/W | Port 1 peripheral priority control. These bits shall determine the order of priority when PERCFG assigns Timer 1 and Timer 4 to the same pins.<br>0: Timer1 has priority<br>1: Timer4 has priority                                                                                                                                                                                                               |
| 1          | -      | 0     | R/W | Reserved, always write 0.                                                                                                                                                                                                                                                                                                                                                                                        |
| 0          | PRIOP0 | 0     | R/W | Port 0 peripheral priority control. These bits shall determine the order of priority when PERCFG assigns USART0 and Timer 1 to the same pins.<br>0: USART0 has priority<br>1: Timer 1 has priority                                                                                                                                                                                                               |

#### P0DIR (0xFD) - Port 0 Direction Control

| Bit<br>No. | Name        | Reset | R/W | Description                                         |
|------------|-------------|-------|-----|-----------------------------------------------------|
| 7:0        | DIRP0_[7:0] | 0x00  | R/W | P0.7 to P0.0 I/O Direction<br>0: Input<br>1: Output |

#### P1DIR (0xFE) – Port 1 Direction Control

| Bit<br>No. | Name        | Reset       | R/W | Description                                         |
|------------|-------------|-------------|-----|-----------------------------------------------------|
| 7          | -           | 0           | R/W | Reserved, always write 0.                           |
| 6:0        | DIRP1_[6:0] | 000<br>0000 | R/W | P1.6 to P1.0 I/O Direction<br>0: Input<br>1: Output |

#### P2DIR (0xFF) – Port 2 Direction Control

| Bit<br>No. | Name        | Reset | R/W | Description                                         |
|------------|-------------|-------|-----|-----------------------------------------------------|
| 7:0        | DIRP2_[7:0] | 0x00  | R/W | P2.7 to P2.0 I/O Direction<br>0: Input<br>1: Output |

## P3DIR (0xF9) – Port 3 Direction Control

| Bit<br>No. | Name        | Reset | R/W | Description                                         |
|------------|-------------|-------|-----|-----------------------------------------------------|
| 7:0        | DIRP3_[7:0] | 0x00  | R/W | P3.7 to P3.0 I/O Direction<br>0: Input<br>1: Output |

## TEXAS INSTRUMENTS

www.ti.com

| P0INP      | P0INP (0x8F) – Port 0 Input Mode |       |     |                                                                               |  |  |  |  |
|------------|----------------------------------|-------|-----|-------------------------------------------------------------------------------|--|--|--|--|
| Bit<br>No. | Name                             | Reset | R/W | Description                                                                   |  |  |  |  |
| 7:0        | MDP0_[7:0]                       | 0x00  | R/W | P0.7 - P0.0 Input mode<br>0: Pullup/pulldown [see PPULL (0xF8)]<br>1: 3-state |  |  |  |  |

## P1INP (0xF6) – Port 1 Input Mode

| Bit<br>No. | Name       | Reset | R/W | Description                                                                   |
|------------|------------|-------|-----|-------------------------------------------------------------------------------|
| 7          | -          | 0     | R   |                                                                               |
| 6:3        | MDP1_[6:3] | 000 0 | R/W | P1.6 - P1.3 Input mode<br>0: Pullup/pulldown [see PPULL (0xF8)]<br>1: 3-state |
| 2:0        |            | 000   | R   | Reserved                                                                      |

## P2INP (0xF7) – Port 2 Input Mode

| Bit<br>No. | Name       | Reset | R/W | Description                                                                   |
|------------|------------|-------|-----|-------------------------------------------------------------------------------|
| 7:0        | MDP2_[7:0] | 0x00  |     | P2.7 - P2.0 Input mode<br>0: Pullup/pulldown [see PPULL (0xF8)]<br>1: 3-state |

## P3INP (0xFA) - Port 3 Input Mode

| Bit<br>No. | Name       | Reset | R/W | Description                                                                   |
|------------|------------|-------|-----|-------------------------------------------------------------------------------|
| 7:0        | MDP3_[7:0] | 0x00  | R/W | P3.7 - P3.0 Input mode<br>0: Pullup/pulldown [see PPULL (0xF8)]<br>1: 3-state |

#### PPULL (0xF8) - Port Pullup/Pulldown Control

| Bit<br>No. | Name   | Reset | R/W | Description                                        |
|------------|--------|-------|-----|----------------------------------------------------|
| 7          | PDUP3H | 0     | R/W | P3[7:4] pull direction<br>0: Pullup<br>1: Pulldown |
| 6          | PDUP3L | 0     | R/W | P3[3:0] pull direction<br>0: Pullup<br>1: Pulldown |
| 5          | PDUP2H | 0     | R/W | P2[7:4] pull direction<br>0: Pullup<br>1: Pulldown |
| 4          | PDUP2L | 0     | R/W | P2[3:0] pull direction<br>0: Pullup<br>1: Pulldown |
| 3          | PDUP1H | 0     | R/W | P1[6:4] pull direction<br>0: Pullup<br>1: Pulldown |
| 2          | PDUP1L | 0     | R/W | P1[3] pull direction<br>0: Pullup<br>1: Pulldown   |
| 1          | PDUP0H | 0     | R/W | P0[7:4] pull direction<br>0: Pullup<br>1: Pulldown |
| 0          | PDUP0L | 0     | R/W | P0[3:0] pull direction<br>0: Pullup<br>1: Pulldown |

#### I/O Registers

#### P0IFG (0x89) – Port 0 Interrupt Status Flag

| Bit<br>No. | Name      | Reset | R/W  | Description                                                                                                                               |  |  |  |
|------------|-----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:0        | P0IF[7:0] | 0x00  | R/W0 | Port 0, inputs 7 to 0 interrupt status flags. When an input port pin generates an interrupt request, the corresponding flag shall be set. |  |  |  |

#### P1IFG (0x8A) – Port 1 Interrupt Status Flag

| Bit<br>No. | Name      | Reset       | R/W  | Description                                                                                                                               |
|------------|-----------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -         | 0           | R0   | Reserved                                                                                                                                  |
| 6:0        | P1IF[6:0] | 000<br>0000 | R/W0 | Port 1, inputs 6 to 0 interrupt status flags. When an input port pin generates an interrupt request, the corresponding flag shall be set. |

## P2IFG (0x8B) - Port 2 Interrupt Status Flag

| Bit<br>No. | Name      | Reset | R/W  | Description                                                                                                                               |
|------------|-----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | P2IF[7:0] | 0x00  | R/W0 | Port 2, inputs 7 to 0 interrupt status flags. When an input port pin generates an interrupt request, the corresponding flag shall be set. |

#### PICTL (0x8C) – Port Interrupt Control

| Bit<br>No. | Name    | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                           |
|------------|---------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -       | 0     | R   | Reserved.                                                                                                                                                                                                                                                                                                                                                             |
| 6          | PADSC   | 0     | R/W | Drive strength control for I/O pins in output mode. Selects output drive strength enhancement to account for low I/O supply voltage on pin DVDD (this to ensure the same drive strength at lower voltages as at higher). 0: Minimum drive strength enhancement. DVDD1/2 equal to or greater than 2.6 V 1: Maximum drive strength enhancement. DVDD1/2 less than 2.6 V |
| 5          | P2ICONH | 0     | R/W | Port 2, inputs 7 to 4 interrupt configuration. This bit shall select the interrupt request condition for Port 2 high inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                   |
| 4          | P2ICONL | 0     | R/W | Port 2, inputs 3 to 0 interrupt configuration. This bit shall select the interrupt request condition for Port 2 low inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                    |
| 3          | Pliconh | 0     | R/W | Port 1, inputs 6 to 4 interrupt configuration. This bit shall select the interrupt request condition for Port 1 high inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                   |
| 2          | PliCONL | 0     | R/W | Port 1, inputs 3 to 0 interrupt configuration. This bit shall select the interrupt request condition for Port 1 low inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                    |
| 1          | POICONH | 0     | R/W | Port 0, inputs 7 to 4 interrupt configuration. This bit shall select the interrupt request condition for Port 0 high inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                   |
| 0          | POICONL | 0     | R/W | Port 0, inputs 3 to 0 interrupt configuration. This bit shall select the interrupt request condition for Port 0 low inputs.<br>0: rising edge on input gives interrupt<br>1: falling edge on input gives interrupt                                                                                                                                                    |

#### P0IEN (0xAB) - Port 0 Interrupt Mask

| Bit<br>No. | Name        | Reset | R/W | Description                                                                               |
|------------|-------------|-------|-----|-------------------------------------------------------------------------------------------|
| 7:0        | P0_[7:0]IEN | 0x00  | R/W | Port P0.7 to P0.0 interrupt enable<br>0: Interrupt is disabled<br>1: Interrupt is enabled |

# Texas Instruments

www.ti.com

#### P1IEN (0x8D) – Port 1 Interrupt Mask

| Bit<br>No. | Name        | Reset       | R/W | Description                                                                               |
|------------|-------------|-------------|-----|-------------------------------------------------------------------------------------------|
| 7          | -           | 0           | R0  | Reserved                                                                                  |
| 6:0        | P1_[6:0]IEN | 000<br>0000 | R/W | Port P1.6 to P1.0 interrupt enable<br>0: Interrupt is disabled<br>1: Interrupt is enabled |

# P2IEN (0xAC) – Port 2 Interrupt Mask

| Bit<br>No. | Name        | Reset | R/W | Description                                                                               |
|------------|-------------|-------|-----|-------------------------------------------------------------------------------------------|
| 7:0        | P2_[7:0]IEN | 0x00  | R/W | Port P2.7 to P2.0 interrupt enable<br>0: Interrupt is disabled<br>1: Interrupt is enabled |

#### PMUX (0xAE) – Power-Down Signal Mux

| Bit<br>No. | Name            | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|-----------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | CKOEN           | 0     | R/W | Clock Out Enable. When this bit is set, the selected 32-kHz clock is output<br>on one of the P0 pins. CKOPIN selects the pin to use. This overrides all<br>other configuration for the selected pin. The clock is output in all power<br>modes; however, in PM3 the clock stops (see PM3 in Chapter 4).                                                                                                                                |
| 6:4        | CKOPIN[2:0]     | 000   | R/W | Clock Out Pin. Selects which P0 pin is to be used to output the selected 32-kHz clock.                                                                                                                                                                                                                                                                                                                                                 |
| 3          | DREGSTA         | 0     | R/W | Digital Regulator Status. When this bit is set, the status of the digital regulator is output on one of the P1 pins. DREGSTAPIN selects the pin. When DREGSTA is set, all other configurations for the selected pin are overridden. The selected pin outputs 1 when the 1.8-V on-chip digital regulator is powered up (chip has regulated power). The selected pin outputs 0 when the 1.8-V on-chip digital regulator is powered down. |
| 2:0        | DREGSTAPIN[2:0] | 000   | R/W | Digital Regulator Status Pin. Selects which P1 pin is to be used to output DREGSTA signal.                                                                                                                                                                                                                                                                                                                                             |

NOTE: Registers OBSSEL0 through OBSSEL5 do not retain data in power modes PM2 and PM3

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                       |
|------------|----------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 0 on P1.0 or P3.0<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.0 or<br>P3.0. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 0<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                                     |

# OBSSEL0 (0x6243) – Observation output control register 0



#### I/O Registers

| OBSSEL1 (0x6244) – Observation | output control register 1 |
|--------------------------------|---------------------------|
|--------------------------------|---------------------------|

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                       |
|------------|----------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 1 on P1.1 or P3.1<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.1 or<br>P3.1. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 1<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                                     |

#### OBSSEL2 (0x6245) – Observation output control register 2

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                        |
|------------|----------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 2 on P1.2 or P3.2.<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.2 or<br>P3.2. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 2<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                                      |

#### OBSSEL3 (0x6246) – Observation output control register 3

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                        |
|------------|----------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 3 on P1.3 or P3.3.<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.3 or<br>P3.3. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 3<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                                      |

#### OBSSEL4 (0x6247) – Observation output control register 4

| Bit<br>No. | Name     | Reset       | R/W | Description                                                                                                                                                                                        |
|------------|----------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | EN       | 0           | R/W | Bit controlling the observation output 4 on P1.4 or P3.4.<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.4 or<br>P3.4. |
| 6:0        | SEL[6:0] | 000<br>0000 | R/W | Select output signal on observation output 4<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                                      |



| OBSS       | OBSSEL5 (0x6248) – Observation output control register 5 |             |     |                                                                                                                                                                                                    |  |  |  |
|------------|----------------------------------------------------------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit<br>No. | Name                                                     | Reset       | R/W | Description                                                                                                                                                                                        |  |  |  |
| 7          | EN                                                       | 0           | R/W | Bit controlling the observation output 5 on P1.5 or P3.5.<br>0: Obs. output disabled<br>1: Obs. output enabled<br>Note: If enabled, this overwrites the standard GPIO behavior of P1.5 or<br>P3.5. |  |  |  |
| 6:0        | SEL[6:0]                                                 | 000<br>0000 | R/W | Select output signal on observation output 5<br>1111011 (123): rfc_obs_sig0<br>1111100 (124): rfc_obs_sig1<br>1111101 (125): rfc_obs_sig2<br>Others: Reserved                                      |  |  |  |



The Direct Memory Access (DMA) Controller can be used to relieve the 8051 CPU core of handling data movement operations, thus achieving high overall performance with good power efficiency. The DMA controller can move data from a peripheral unit such as RF transceiver to memory with minimum CPU intervention.

The DMA controller coordinates all DMA transfers, ensuring that DMA requests are prioritized appropriately relative to each other and to CPU memory access. The DMA controller contains a number of programmable DMA channels for memory-memory data movement.

The DMA controller controls data transfers over the entire address range in XDATA memory space. Because most of the SFR registers are mapped into the DMA memory space, these flexible DMA channels can be used to unburden the CPU in innovative ways, e.g., to feed a USART with data from memory, etc. Use of the DMA can also reduce system power consumption by keeping the CPU in a low-power mode without having to wake up to move data to or from a peripheral unit (see Section 4.1.1 for CPU low-power mode). Note that Section 2.2.3 describes the SFR registers that are not mapped into XDATA memory space.

The main features of the DMA controller are as follows:

- Two independent DMA channels
- Three configurable levels of DMA channel priority
- 32 configurable transfer trigger events
- Independent control of source and destination address
- Single, block and repeated transfer modes
- Supports length field in transfer data, setting variable transfer length
- · Can operate in either word-size or byte-size mode

#### Topic

#### Page

| 10.1 | DMA Operation                    | 113 |
|------|----------------------------------|-----|
|      | DMA Configuration Parameters     |     |
| 10.3 | DMA Configuration Setup          | 117 |
| 10.4 | Stopping DMA Transfers           | 117 |
| 10.5 | DMA Interrupts                   | 118 |
| 10.6 | DMA Configuration Data Structure | 118 |
| 10.7 | DMA Memory Access                | 118 |
| 10.8 | DMA Registers                    | 122 |
|      | 5                                |     |



# 10.1 DMA Operation

There are two DMA channels available in the DMA controller, channel 0 and channel 1. Each DMA channel can move data from one place within the DMA memory space to another, i.e., between XDATA locations.

In order to use a DMA channel, it must first be configured as described in Section 10.2 and Section 10.3. Figure 10-1 shows the DMA state diagram.

Once a DMA channel has been configured, it must be armed before any transfers are allowed to be initiated. A DMA channel is armed by setting the appropriate bit in the DMA channel-arm register DMAARM.

When a DMA channel is armed, a transfer begins when the configured DMA trigger event occurs. Note that the time to arm one channel (i.e., get configuration data) takes nine system clocks; thus, if the corresponding DMAARM bit is set and a trigger appears within the time it takes to configure the channel, the wanted trigger is lost. If both are armed, it takes 18 system clocks, and channel 1 is ready first, then channel channel 0 (both within the last eight system clocks). There are 32 possible DMA trigger events (see Table 10-1), e.g., UART transfer, timer overflow. The trigger event to be used by a DMA channel is set by the DMA channel configuration; thus, no knowledge of this is available until after the configuration has been read. The DMA trigger events are listed in Table 10-1.

In addition to starting a DMA transfer through the DMA trigger events, the user software may force a DMA transfer to begin by setting the corresponding DMAREQ bit.

It should be noted that if the previously configured trigger source generates trigger events while DMA is being configured, these are counted as missed events, and as soon as the DMA channel is ready, the transfer is started. This occurs even though the new trigger source is not the same as the previous one. In some situations, this leads to errors in the transfer. In order to account for this, trigger source 0 should be the source between reconfigurations. This is achieved by setting up dummy source and destination addresses, using fixed length of one byte, block transfer, and trigger source 0. Enabling a software trigger (DMAREQ) clears missed-trigger counting, and no new triggers are generated while a new configuration is fetched from memory (unless software writes to DMAREQ for this channel).

A DMAREQ bit is cleared only when the corresponding DMA transfer occurs. The DMAREQ bit is not cleared when the channel is disarmed.

TEXAS INSTRUMENTS

#### DMA Operation

www.ti.com







# **10.2 DMA Configuration Parameters**

Setup and control of the DMA operation is performed by the user software. This section describes the parameters which must be configured before a DMA channel can be used. Section 10.3 describes how the parameters are set up in software and passed to the DMA controller.

The behavior of each of the two DMA channels is configured with the following parameters:

**Source address:** The first address from which the DMA channel should read data.

**Destination address:** The first address to which the DMA channel should write the data read from the source address. The user must ensure that the destination is writable.

**Transfer count:** The number of transfers to perform before rearming or disarming the DMA channel and alerting the CPU with an interrupt request. The length can be defined in the configuration or it can be defined as described next for the VLEN setting.

**VLEN setting:** The DMA channel is capable of variable-length transfers, using the first byte or word to set the transfer length. When doing this, various options are available regarding how to count the number of bytes to transfer.

**Priority:** The priority of the DMA transfers for the DMA channel with respect to the CPU and other DMA channels and access ports.

**Trigger event:** All DMA transfers are initiated by so-called DMA trigger events. This trigger either starts a DMA block transfer or a single DMA transfer. In addition to the configured trigger, a DMA channel can always be triggered by setting its designated DMAREQ.DMAREQx flag. The DMA trigger sources are described in Table 10-1 (CC2544) and Table 10-2 (CC2543/45).

**Source and destination increment:** The source and destination addresses can be controlled to increment or decrement or not change.

**Transfer mode:** The transfer mode determines whether the transfer should be a single transfer or a block transfer, or repeated versions of these.

**Byte or word transfers:** Determines whether each DMA transfer should be 8-bit (byte) or 16-bit (word).

**Interrupt mask:** An interrupt request is generated on completion of the DMA transfer. The interrupt mask bit controls whether the interrupt generation is enabled or disabled.

**M8:** Decide whether to use seven or eight bits per byte for transfer length. This is only applicable when doing byte transfers.

A detailed description of all configuration parameters is given in Section 10.2.1 through Section 10.2.11.

# 10.2.1 Source Address

The address in XDATA memory where the DMA channel starts to read data. This can be any XDATA address – in RAM, in the mapped flash bank (see MEMCTR.XBANK), XREG, or XDATA addressed SFR.

# 10.2.2 Destination Address

The first address to which the DMA channel should write the data read from the source address. The user must ensure that the destination is writable. This can be any XDATA address – in RAM, XREG, or XDATA addressed SFR.

# 10.2.3 Transfer Count

The number of bytes/words that must be transferred for the DMA transfer to be complete. When the transfer count is reached, the DMA controller rearms or disarms the DMA channel and alerts the CPU with an interrupt request. The transfer count can be defined in the configuration or it can be defined as variable-length, as described in Section 10.2.4.



# 10.2.4 VLEN Setting

The DMA channel is capable of using the first byte or word (for word, bits 12:0 are used) in source data as the transfer length. This allows variable-length transfers. When using variable-length transfer, various options regarding how to count number of bytes to transfer is given. In any case, the transfer-count (LEN) setting is used as a maximum transfer count. If the transfer length specified by the first byte or word is greater than LEN, then LEN bytes/words are transferred. When using variable-length transfers, then LEN should be set to the largest allowed transfer length plus one.

Note that the M8 bit (Section 10.2.11) is only used when byte-size transfers are chosen.

Options which can be set with VLEN are the following:

- 1. Transfer number of bytes/words commanded by first byte/word + 1 (transfers the length byte/word, and then as many bytes/words as dictated by the length byte/word)
- 2. Transfer number of bytes/words commanded by first byte/word
- 3. Transfer number of bytes/words commanded by first byte/word + 2 (transfers the length byte/word, and then as many bytes/words as dictated by the length byte/word + 1)
- Transfer number of bytes/words commanded by first byte/word + 3 (transfers the length byte/word, and then as many bytes/words as dictated by the length byte/word + 2)

Figure 10-2 shows the VLEN options.



Figure 10-2. Variable Length (VLEN) Transfer Options

# 10.2.5 Trigger Event

Each DMA channel can be set up to sense on a single trigger. This field determines which trigger the DMA channel senses.

# 10.2.6 Source and Destination Increment

When the DMA channel is armed or rearmed, the source and destination addresses are transferred to internal address pointers. The possibilities for address increment are:

- Increment by zero. The address pointer remains fixed after each transfer.
- Increment by one. The address pointer increments one count after each transfer.
- Increment by two. The address pointer increments two counts after each transfer.
- Decrement by one. The address pointer decrements one count after each transfer.

where a count equals 1 byte in byte mode and 2 bytes in word mode.

# 10.2.7 DMA Transfer Mode

DMA Configuration Setup

The transfer mode determines how the DMA channel behaves when it starts transferring data. There are four transfer modes described as follows:

**Single:** On a trigger, a single DMA transfer occurs, and the DMA channel awaits the next trigger. After the number of transfers specified by the transfer count is completed, the CPU is notified, and the DMA channel is disarmed.

**Block:** On a trigger, the number of DMA transfers specified by the transfer count is performed as quickly as possible, after which the CPU is notified and the DMA channel is disarmed.

**Repeated single:** On a trigger, a single DMA transfer occurs, and the DMA channel awaits the next trigger. After the number of transfers specified by the transfer count is completed, the CPU is notified, and the DMA channel is rearmed.

**Repeated block:** On a trigger, the number of DMA transfers specified by the transfer count is performed as quickly as possible, after which the CPU is notified and the DMA channel is rearmed.

# 10.2.8 DMA Priority

A DMA priority is configurable for each DMA channel. The DMA priority is used to determine the winner in the case of multiple simultaneous internal memory requests, and whether the DMA memory access should have priority or not over a simultaneous CPU memory access. In case of an internal tie, a round-robin scheme is used to ensure access for all. There are three levels of DMA priority:

High: Highest internal priority. DMA access always prevails over CPU access.

**Normal:** Second-highest internal priority. DMA access prevails over the CPU on at least every second try.

Low: Lowest internal priority. DMA access always defers to a CPU access.

# 10.2.9 Byte or Word Transfers

Determines whether 8-bit (byte) or 16-bit (word) transfers are done.

# 10.2.10 Interrupt Mask

On completing a DMA transfer, the channel can generate an interrupt to the processor. This bit masks the interrupt.

# 10.2.11 Mode 8 Setting

This field determines whether to use 7 or 8 bits per byte for transfer length. Only applicable when doing byte transfers.

# **10.3 DMA Configuration Setup**

The DMA channel parameters such as address mode, transfer mode, and priority, described in the previous section, must be configured before a DMA channel can be armed and activated. The parameters are not configured directly through SFR registers, but instead they are written in a special DMA configuration data structure in memory. Each DMA channel in use requires its own DMA configuration-data structure. The DMA configuration data structure consists of eight bytes and is described in Section 10.6. A DMA configuration-data structure may reside at any location decided on by the user software, and the address location is passed to the DMA controller through a set of SFRs, DMAxCFGH:DMAxCFGL. Once a channel has been armed, the DMA controller reads the configuration data structure for that channel, given by the address in DMAxCFGH:DMAxCFGL.

DMA0CFGH: DMA0CFGL gives the start address for the DMA channel 0 configuration data structure.

DMA1CFGH: DMA1CFGL gives the start address for the DMA channel 1 configuration data structure.

# 10.4 Stopping DMA Transfers

Ongoing DMA transfers or armed DMA channels are aborted using the DMAARM register to disarm the DMA channel.



DMA Interrupts

One or more DMA channels are aborted by writing a 1 to the DMAARM.ABORT register bit, and at the same time selecting which DMA channels to abort by setting the corresponding DMAARM.DMAARMx bits to 1. When setting DMAARM.ABORT to 1, the DMAARM.DMAARMx bits for nonaborted channels must be written as 0.

No DMA interrupt is generated when aborting an ongoing DMA transfer (disarming a DMA channel).

#### **10.5 DMA Interrupts**

Each DMA channel can be configured to generate an interrupt to the CPU on completing a DMA transfer. This is accomplished with the IRQMASK bit in the channel configuration. The corresponding interrupt flag in the DMAIRO SFR register is set when the interrupt is generated.

Regardless of the IRQMASK bit in the channel configuration, the corresponding interrupt flag in the DMAIRQ register is set on DMA channel completion. Thus, software should always check (and clear) this register when rearming a channel with a changed IRQMASK setting. Failure to do so could generate an interrupt based on the stored interrupt flag.

If a DMA transfer is aborted prior to its completion, the corresponding bit in the DMAIRQ register is not set, and an interrupt is not generated.

#### **10.6 DMA Configuration Data Structure**

For each DMA channel, the DMA configuration data structure consists of eight bytes. The configuration data structure is described in Table 10-3.

#### 10.7 DMA Memory Access

The DMA data transfer is affected by endian convention. Note that the DMA descriptors follow big-endian convention while the other registers follow little-endian convention. This must be accounted for in compilers.

| DMA    | Trigger   | Functional Unit  | Description                                                 |
|--------|-----------|------------------|-------------------------------------------------------------|
| Number | Name      |                  | Description                                                 |
| 0      | NONE      | DMA              | No trigger, setting the DMAREQ.DMAREQx bit starts transfer. |
| 1      | PREV      | DMA              | DMA channel is triggered by completion of previous channel. |
| 2      | T1_CH0    | Timer 1          | Timer 1, compare, channel 0                                 |
| 3      | T1_CH1    | Timer 1          | Timer 1, compare, channel 1                                 |
| 4      | T1_CH2    | Timer 1          | Timer 1, compare, channel 2                                 |
| 5      | T2_EVENT1 | Timer 2          | Timer 2, event pulse 1                                      |
| 6      | T2_EVENT2 | Timer 2          | Timer 2, event pulse 2                                      |
| 7      | T3_CH0    | Timer 3          | Timer 3, compare, channel 0                                 |
| 8      | T3_CH1    | Timer 3          | Timer 3, compare, channel 1                                 |
| 9      | T4_CH0    | Timer 4          | Timer 4, compare, channel 0                                 |
| 10     | T4_CH1    | Timer 4          | Timer 4, compare, channel 1                                 |
| 11     | RADIO1    | Radio            | Radio trigger 1                                             |
| 14     | URX0      | USART 0          | USART 0 RX complete                                         |
| 15     | UTX0      | USART 0          | USART 0 TX complete                                         |
| 18     | FLASH     | Flash controller | Flash data write complete                                   |
| 19     | RADIO     | Radio            | Radio trigger 0                                             |
| 20     | IOC_0_0   | I/O controller   | P0.0 I/O pin transition                                     |
| 21     | IOC_0_1   | I/O controller   | P0.1 I/O pin transition                                     |
| 22     | IOC_0_2   | I/O controller   | P0.2 I/O pin transition                                     |
| 23     | IOC_0_3   | I/O controller   | P0.3 I/O pin transition                                     |
| 24     | IOC_1_0   | I/O controller   | P1.0 I/O pin transition                                     |

Table 10-1. DMA Trigger Sources CC2544

| DMA    | Trigger | Functional Unit | Description                                              |  |  |
|--------|---------|-----------------|----------------------------------------------------------|--|--|
| Number | Name    | Functional Unit | Description                                              |  |  |
| 25     | IOC_1_1 | I/O controller  | P1.1 I/O pin transition                                  |  |  |
| 26     | IOC_1_2 | I/O controller  | P1.2 I/O pin transition                                  |  |  |
| 27     | IOC_1_3 | I/O controller  | P1.3 I/O pin transition                                  |  |  |
| 28     | ST      | Sleep timer     | Sleep timer compare                                      |  |  |
| 29     | ENC_DW  | AES             | AES encryption processor requests download of input data |  |  |
| 30     | ENC_UP  | AES             | AES encryption processor requests upload of output data  |  |  |
| 31     | DBG_BW  | Debug interface | Debug interface burst write                              |  |  |

# Table 10-1. DMA Trigger Sources CC2544 (continued)

# Table 10-2. DMA Trigger Sources CC2543/45

| DMA    | Trigger   | Europei en el Unite | Description                                                 |
|--------|-----------|---------------------|-------------------------------------------------------------|
| Number | Name      | - Functional Unit   | Description                                                 |
| 0      | NONE      | DMA                 | No trigger, setting the DMAREQ.DMAREQx bit starts transfer  |
| 1      | PREV      | DMA                 | DMA channel is triggered by completion of previous channel. |
| 2      | T1_CH0    | Timer 1             | Timer 1, compare, channel 0                                 |
| 3      | T1_CH1    | Timer 1             | Timer 1, compare, channel 1                                 |
| 4      | T1_CH2    | Timer 1             | Timer 1, compare, channel 2                                 |
| 5      | T2_EVENT1 | Timer 2             | Timer 2, event pulse 1                                      |
| 6      | T2_EVENT2 | Timer 2             | Timer 2, event pulse 2                                      |
| 7      | T3_CH0    | Timer 3             | Timer 3, compare, channel 0                                 |
| 8      | T3_CH1    | Timer 3             | Timer 3, compare, channel 1                                 |
| 9      | T4_CH0    | Timer 4             | Timer 4, compare, channel 0                                 |
| 10     | T4_CH1    | Timer 4             | Timer 4, compare, channel 1                                 |
| 11     | RADIO1    | Radio               | Radio trigger 1                                             |
| 12     | IOC_0     | USART 0             | Port 0 I/O pin input transition                             |
| 13     | IOC_1     | USART 0             | Port 1 I/O pin input transition                             |
| 14     | URX0      | USART 0             | USART 0 RX complete                                         |
| 15     | UTX0      | USART 0             | USART 0 TX complete                                         |
| 16     | ST        | Sleep timer         | Sleep timer compare                                         |
| 18     | FLASH     | Flash controller    | Flash data write complete                                   |
| 19     | RADIO     | Radio               | Radio trigger 0                                             |
| 20     | ADC_CHALL | ADC                 | ADC end of a conversion in a sequence, sample ready         |
| 21     | ADC_CH11  | ADC                 | ADC end of conversion channel 0 in sequence, sample ready   |
| 22     | ADC_CH21  | ADC                 | ADC end of conversion channel 1 in sequence, sample ready   |
| 23     | ADC_CH32  | ADC                 | ADC end of conversion channel 2 in sequence, sample ready   |
| 24     | ADC_CH42  | ADC                 | ADC end of conversion channel 3 in sequence, sample ready   |
| 25     | ADC_CH53  | ADC                 | ADC end of conversion channel 4 in sequence, sample ready   |
| 26     | ADC_CH63  | ADC                 | ADC end of conversion channel 5 in sequence, sample ready   |
| 27     | ADC_CH74  | ADC                 | ADC end of conversion channel 6 in sequence, sample ready   |
| 28     | ADC_CH84  | ADC                 | ADC end of conversion channel 7 in sequence, sample ready   |
| 29     | ENC_DW    | AES                 | AES encryption processor requests download of input data    |
| 30     | ENC_UP    | AES                 | AES encryption processor requests upload of output data     |
| 31     | DBG_BW    | Debug interface     | Debug interface burst write                                 |



# Table 10-3. DMA Configuration Data Structure

| Byte<br>Offset | Bit | Name                   | Description                                                                                                                                                                                  |
|----------------|-----|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0              | 7:0 | SRCADDR[15:8]          | DMA channel source address, high                                                                                                                                                             |
| 1              | 7:0 | SRCADDR[7:0]           | DMA channel source address, low                                                                                                                                                              |
| 2              | 7:0 | DESTADDR[15:8]         | DMA channel destination address, high. Note that flash memory is not directly writable.                                                                                                      |
| 3              | 7:0 | DESTADDR[7:0]          | DMA channel destination address, low. Note that flash memory is not directly writable.                                                                                                       |
| 4              | 7:5 | VLEN[2:0]              | Variable-length transfer mode. In word mode, bits 12:0 of the first word are considered as the transfer length.<br>000: Use LEN for transfer count                                           |
|                |     |                        | <ul> <li>OO1: Transfer the number of bytes/words specified by the first byte/word + 1 (up to a maximum specified by LEN). Thus, the transfer count excludes the length byte/word.</li> </ul> |
|                |     |                        | 010: Transfer the number of bytes/words specified by the first byte/word (up to a maximum specified by LEN). Thus, the transfer count includes the length byte/word.                         |
|                |     |                        | 011: Transfer the number of bytes/words specified by the first byte/word + 2 (up to a maximum specified by LEN).                                                                             |
|                |     |                        | 100: Transfer the number of bytes/words specified by the first byte/word + 3 (up to a maximum specified by LEN).                                                                             |
|                |     |                        | 101: Reserved                                                                                                                                                                                |
|                |     |                        | 110: Reserved                                                                                                                                                                                |
|                |     |                        | 111: Alternative for using LEN as the transfer count                                                                                                                                         |
| 4              | 4:0 | LEN[12:8]              | The DMA channel transfer count                                                                                                                                                               |
|                |     |                        | Used as the maximum allowable length when VLEN differs from 000 and 111. The DMA channel counts in words when in WORDSIZE mode, and in bytes otherwise.                                      |
| 5              | 7:0 | LEN[7:0]               | The DMA channel transfer count                                                                                                                                                               |
|                |     |                        | Used as the maximum allowable length when VLEN differs from 000 and 111. The DMA channel counts in words when in WORDSIZE mode, and in bytes otherwise.                                      |
| 6              | 7   | WORDSIZE               | Selects whether each DMA transfer is 8-bit (0) or 16-bit (1).                                                                                                                                |
| 6              | 6:5 | TMODE[1:0]             | The DMA channel transfer mode                                                                                                                                                                |
|                |     |                        | 00: Single                                                                                                                                                                                   |
|                |     |                        | 01: Block                                                                                                                                                                                    |
|                |     |                        | 10: Repeated single                                                                                                                                                                          |
|                |     |                        | 11: Repeated block                                                                                                                                                                           |
| 6              | 4:0 | TRIG[4:0]              | Selects one of the triggers shown in Table 10-1                                                                                                                                              |
| 7              | 7:6 | <pre>SRCINC[1:0]</pre> | Source address increment mode (after each transfer):                                                                                                                                         |
|                |     |                        | 00: 0 bytes/words                                                                                                                                                                            |
|                |     |                        | 01: 1 byte/word                                                                                                                                                                              |
|                |     |                        | 10: 2 bytes/word                                                                                                                                                                             |
|                |     |                        | 11: -1 byte/word                                                                                                                                                                             |
| 7              | 5:4 | DESTINC[1:0]           | Destination address increment mode (after each transfer):                                                                                                                                    |
|                |     |                        | 00: 0 bytes/words                                                                                                                                                                            |
|                |     |                        | 01: 1 byte/word                                                                                                                                                                              |
|                |     |                        | 10: 2 bytes/words                                                                                                                                                                            |
|                |     |                        | 11: –1 byte/word                                                                                                                                                                             |
| 7              | 3   | IRQMASK                | Interrupt mask for this channel.                                                                                                                                                             |
|                |     |                        | 0: Disable interrupt generation                                                                                                                                                              |
|                |     |                        | 1: Enable interrupt generation on DMA channel done                                                                                                                                           |
| 7              | 2   | М8                     | Mode of 8th bit for VLEN transfer length; only applicable when WORDSIZE = 0 and VLEN differs from 000 and 111.                                                                               |
|                |     |                        | 0: Use all 8 bits for transfer count                                                                                                                                                         |
|                |     |                        | 1: Use 7 LSB for transfer count                                                                                                                                                              |
| 7              | 1:0 | PRIORITY[1:0]          | The DMA channel priority:                                                                                                                                                                    |

| Byte<br>Offset | Bit | Name | Description                                |
|----------------|-----|------|--------------------------------------------|
|                |     |      | 00: Low, CPU has priority.                 |
|                |     |      | 01: Assured, DMA at least every second try |
|                |     |      | 10: High, DMA has priority                 |
|                |     |      | 11: Reserved                               |

# Table 10-3. DMA Configuration Data Structure (continued)

# **10.8 DMA Registers**

This section describes the SFR registers associated with the DMA controller.

| Bit | Name    | Reset | R/W  | Description                                                                                                                                                             |
|-----|---------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ABORT   | 0     | R0/W | DMA abort. This bit is used to stop ongoing DMA transfers. Writing a 1 to this bit aborts all channels which are selected by setting the corresponding DMAARM bit to 1. |
|     |         |       |      | 0: Normal operation                                                                                                                                                     |
|     |         |       |      | 1: Abort all selected channels                                                                                                                                          |
| 6:2 | -       | 00000 | R/W  | Reserved                                                                                                                                                                |
| 1   | DMAARM1 | 0     | R/W1 | DMA arm channel 1                                                                                                                                                       |
|     |         |       |      | This bit must be set in order for any DMA transfers to occur on the channel. For nonrepetitive transfer modes, the bit is automatically cleared on completion.          |
| 0   | DMAARM0 | 0     | R/W1 | DMA arm channel 0                                                                                                                                                       |
|     |         |       |      | This bit must be set in order for any DMA transfers to occur on the channel. For nonrepetitive transfer modes, the bit is automatically cleared on completion.          |

#### DMAARM (0xD6) – DMA Channel Arm

#### DMAREQ (0xD7) – DMA Channel Start Request and Status

| Bit | Name    | Reset      | R/W     | Description                                                                                                                                |
|-----|---------|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2 | -       | 00000<br>0 | R0      | Reserved                                                                                                                                   |
| 1   | DMAREQ1 | 0          | R/W1 H0 | DMA transfer request, channel 1                                                                                                            |
|     |         |            |         | When set to 1, activate the DMA channel (has the same effect as a single trigger event). This bit is cleared when DMA transfer is started. |
| 0   | DMAREQ0 | 0          | R/W1 H0 | DMA transfer request, channel 0                                                                                                            |
|     |         |            |         | When set to 1, activate the DMA channel (has the same effect as a single trigger event). This bit is cleared when DMA transfer is started. |

#### DMA0CFGH (0xD5) – DMA Channel-0 Configuration Address High Byte

| Bit | Name          | Reset | R/W | Description                                         |
|-----|---------------|-------|-----|-----------------------------------------------------|
| 7:0 | DMA0CFG[15:8] | 0x00  | R/W | The DMA channel-0 configuration address, high-order |

#### DMA0CFGL (0xD4) – DMA Channel-0 Configuration Address Low Byte

| Bit | Name         | Reset | R/W | Description                                        |
|-----|--------------|-------|-----|----------------------------------------------------|
| 7:0 | DMA0CFG[7:0] | 0x00  | R/W | The DMA channel 0 configuration address, low-order |

# DMA1CFGH (0xD3) – DMA Channel-1 Configuration Address High Byte

| Bit | Name          | Reset | R/W | Description                                         |
|-----|---------------|-------|-----|-----------------------------------------------------|
| 7:0 | DMA1CFG[15:8] | 0x00  | R/W | The DMA channel 1 configuration address, high-order |

#### DMA1CFGL (0xD2) - DMA Channel-1 Configuration Address Low Byte

| Bit | Name         | Reset | R/W | Description                                        |
|-----|--------------|-------|-----|----------------------------------------------------|
| 7:0 | DMA1CFG[7:0] | 0x00  | R/W | The DMA channel 1 configuration address, low-order |

# DMAIRQ (0xD1) – DMA Interrupt Flag

| Bit | Name   | Reset  | R/W  | Description                                        |
|-----|--------|--------|------|----------------------------------------------------|
| 7:2 | -      | 000000 | R0   | Reserved                                           |
| 1   | DMAIF1 | 0      | R/W0 | DMA channel-1 interrupt flag                       |
|     |        |        |      | 0: DMA channel transfer not complete               |
|     |        |        |      | 1: DMA channel transfer complete/interrupt pending |
| 0   | DMAIF0 | 0      | R/W0 | DMA channel-0 interrupt flag                       |
|     |        |        |      | 0: DMA channel transfer not complete               |
|     |        |        |      | 1: DMA channel transfer complete/interrupt pending |



# Timer 1 (16-Bit Timer)

Timer 1 is an independent 16-bit timer which supports typical timer/counter functions such as input capture, output compare, and PWM functions. The timer has five independent capture/compare channels. The timer uses one I/O pin per channel. The timer is used for a wide range of control and measurement applications, and the availability of up/down count mode with five channels allows, for example, implementation of motor-control applications.

The features of Timer 1 are as follows:

- · Five capture/compare channels
- Rising, falling, or any-edge input capture
- Set, clear or toggle output compare
- Free-running, modulo, or up/down counter operation
- Clock prescaler for divide by 1, 8, 32, or 128
- Interrupt request generated on each capture/compare and terminal count
- DMA trigger function

#### Topic

#### Page

| 11.1  | 16-Bit Counter                       | 124        |
|-------|--------------------------------------|------------|
| 11.2  | Timer 1 Operation                    | 124        |
| 11.3  | Free-Running Mode                    | 124        |
| 11.4  | Modulo Mode                          | 125        |
| 11.5  | Up/Down Mode                         | 125        |
|       | Channel-Mode Control                 |            |
| 11.7  | Input Capture Mode                   | <b>126</b> |
|       | Output Compare Mode                  |            |
| 11.9  | IR Signal Generation and Learning    | 131        |
| 11.10 | Timer 1 Interrupts                   | 133        |
| 11.11 | Timer 1 DMA Triggers                 | 133        |
| 11.12 | 2 Timer 1 Registers                  | 134        |
| 11.13 | Accessing Timer 1 Registers as Array | 139        |



#### 11.1 16-Bit Counter

The timer consists of a 16-bit counter that increments or decrements at each active clock edge. The period of the active clock edges is defined by the register bits, CLKCONCMD.TICKSPD, which set the global division of the system clock, giving a variable clock-tick frequency from 0.25 MHz to 32 MHz (given the use of the 32-MHz XOSC as clock source). This frequency is further divided in Timer 1 by the prescaler value set by TICTL.DIV. This prescaler value can be 1, 8, 32, or 128. Thus, the lowest clock frequency used by Timer 1 is 1953.125 Hz and the highest is 32 MHz when the 32 MHz XOSC is used as system clock source. When the 16-MHz RCOSC is used as system clock source, then the highest clock frequency used by Timer 1 is 16 MHz.

The counter operates as a free-running counter, a modulo counter, or an up/down counter for use in center-aligned PWM.

It is possible to read the 16-bit counter value through the two 8-bit SFRs, T1CNTH and T1CNTL, containing the high-order byte and low-order byte, respectively. When T1CNTL is read, the high-order byte of the counter at that instant is buffered in T1CNTH so that the high-order byte can be read from T1CNTH. Thus, T1CNTL must always be read first, before reading T1CNTH.

All write accesses to the T1CNTL register reset the 16-bit counter.

The counter produces an interrupt request when the terminal count value (overflow) is reached. It is possible to start and halt the counter with <code>T1CTL</code> control register settings. The counter is started when a value other than 00 is written to <code>T1CTL.MODE</code>. If 00 is written to <code>T1CTL.MODE</code>, the counter halts at its present value.

# 11.2 Timer 1 Operation

In general, control register T1CTL is used to control the timer operation. The status register T1STAT holds the interrupt flags. The various modes of operation are described as follows.

# 11.3 Free-Running Mode

In the free-running mode of operation, the counter starts from 0x0000 and increments at each active clock edge. When the counter reaches 0xFFFF (overflow), the counter is loaded with 0x0000 and continues incrementing its value as shown in Figure 11-1. When the terminal count value 0xFFFF is reached, the interrupt flag T1STAT.OVFIF is set. An interrupt request is generated if enabled, see Section 11.10 for details. The free-running mode can be used to generate independent time intervals and output signal frequencies.



Figure 11-1. Free-Running Mode



# 11.4 Modulo Mode

When the timer operates in modulo mode, the 16-bit counter starts at 0x0000 and increments at each active clock edge. After the counter has reached the period value T1CC0, held in registers T1CC0H:T1CC0L, the counter is reset to 0x0000 and continues to increment. If the timer is started with a value above T1CC0, the interrupt flag T1STAT.OVFIF is set when the terminal count value (0xFFFF) is reached, after which the counter wraps to 0x0000. An interrupt request is generated if enabled, see Section 11.10 for details. If a periodic interrupt is wanted at the period value, this can be obtained by enabling an output compare interrupt on channel 0, as explained in Section 11.8. The modulo mode can be used for applications where a period other then 0xFFFF is required. The counter operation is shown in Figure 11-2.





# 11.5 Up/Down Mode

In the up/down timer mode, the counter repeatedly starts from 0x0000 and counts up until the value held in T1CC0H:T1CC0L is reached, and then the counter counts down until 0x0000 is reached, as shown in Figure 11-3. This timer mode is used when symmetrical output pulses are required with a period other than 0xFFFF, and therefore allows implementation of center-aligned PWM output applications. The interrupt flag T1STAT.OVFIF is set when the counter value reaches 0x0000 in the up/down mode. An interrupt request is generated if enabled, see Section 11.10 for details.



Figure 11-3. Up/Down Mode

# 11.6 Channel-Mode Control

The channel mode is set for each channel with its control and status register, T1CCTLn. The settings include input capture and output compare modes.



#### 11.7 Input Capture Mode

When a channel is configured as an input capture channel, the I/O pin associated with that channel is configured as an input. After the timer has been started, a rising edge, falling edge, or any edge on the input pin triggers a capture of the 16-bit counter contents into the associated capture register. Thus, the timer is able to capture the time when an external event takes place.

**NOTE:** Before an I/O pin can be used by the timer, the required I/O pin must be configured as a Timer 1 peripheral pin.

The channel input pin is synchronized to the internal system clock. Thus, pulses on the input pin must have a minimum duration greater than the system clock period.

The content of the 16-bit capture register is read out from registers T1CCnH:T1CCnL.

When the capture takes place, the interrupt flag for the channel, TISTAT.CHnIF (n is the channel number), is set. An interrupt request is generated if enabled, see Section 11.10 for details.

#### 11.8 Output Compare Mode

In output compare mode, the I/O pin associated with a channel is set as an output. After the timer has been started, the contents of the counter are compared with the contents of the channel compare register T1CCnH:T1CCnL. If the compare register equals the counter contents, the output pin is set, reset, or toggled, according to the compare output mode setting of T1CCTLn.CMP. Note that all edges on output pins are glitch-free when operating in a given output compare mode. Writing to the compare register T1CCnL is buffered, so that a value written to T1CCnL does not take effect until the corresponding high-order register, T1CCnH, is written. Writing to compare registers T1CCnH:T1CCnL does not take effect on the output compare value until the counter value is 0x00.

Note that channel 0 has fewer output compare modes because T1CC0H:T1CC0L has a special function in modes 6 and 7, meaning these modes would not be useful for channel 0.

When a compare occurs, the interrupt flag for the channel, T1STAT.CHnIF (n is the channel number), is set. An interrupt request is generated if enabled, see Section 11.10 for details.

Examples of output compare modes in various timer modes are given in the following figures.

**Edge-aligned:** PWM output signals can be generated using the timer modulo mode and channels 1 and 2 in output compare mode 6 or 7 (defined by the <code>TICCTLn.CMP</code> bits, where n is 1 or 2) as shown in Figure 11-4. The period of the PWM signal is determined by the setting in <code>TICCO</code>, and the duty cycle is determined by <code>TICCn</code>, where n is the PWM channel, 1 or 2.

The timer free-running mode may also be used. In this case, CLKCONCMD.TICKSPD and the prescaler divider value in the T1CTL.DIV bits set the period of the PWM signal. The polarity of the PWM signal is determined by whether output compare mode 6 or 7 is used.

PWM output signals can also be generated using output compare modes 4 and 5 as shown in Figure 11-4, or by using modulo mode as shown in Figure 11-5. Using output compare mode 4 or 5 is preferred for simple PWM.

**Center-aligned:** PWM outputs can be generated when the timer up/down mode is selected. The channel output compare mode 4 or 5 (defined by TICCTLn.CMP bits, where n is 1 or 2) is selected, depending on the required polarity of the PWM signal. The period of the PWM signal is determined by TICCO, and the duty cycle for the channel output is determined by TICCn, where n is the PWM channel, 1 or 2.

The center-aligned PWM mode is required by certain types of motor-drive applications, and typically less noise is produced than in the edge-aligned PWM mode, because the I/O pin transitions are not lined up on the same clock edge.

In some types of applications, a defined delay or dead time is required between outputs. Typically, this is required for outputs driving an H-bridge configuration to avoid uncontrolled cross-conduction in one side of the H-bridge. The delay or dead-time can be obtained in the PWM outputs by using T1CCn as shown in the following:

Assuming that channel 1 and channel 2 are used to drive the outputs using timer up/down mode and the channels use output compare modes 4 and 5, respectively, then the timer period (in Timer 1 clock periods) is:

 $t_P = T1CC0 \times 2$ 

and the dead time, i.e., the time when both outputs are low, (in Timer 1 clock periods) is given by:  $t_D = T1CC1 - T1CC2$ 

A compare output pin is initialized to the value listed in Table 11-1 when:

• a value is written to TICNTL (all Timer 1 channels)

• 0x7 is written to TICCTLn.CMP (channel n)

# Table 11-1. Initial Compare Output Values (Compare Mode)

| Compare Mode (T1CCTLn.CMP)                                                | Initial Compare Output |
|---------------------------------------------------------------------------|------------------------|
| Set output on compare (000)                                               | 0                      |
| Clear output on compare (001)                                             | 1                      |
| Toggle output on compare (010)                                            | 0                      |
| Set output on compare-up, clear on compare down in up-down mode (011)     | 0                      |
| In other modes than up-down mode, set output on compare, clear on 0 (011) | 0                      |
| Clear output on compare-up, set on compare down in up-down mode (100)     | 1                      |
| In other modes than up-down mode, clear output on compare, set on 0 (100) | 1                      |
| Clear when equal T1CC0, set when equal T1CCn (101)                        | 0                      |
| Set when equal T1CC0, clear when equal T1CCn (110)                        | 1                      |













Figure 11-5. Output Compare Modes, Timer Modulo Mode



#### Output Compare Mode

www.ti.com







# 11.9 IR Signal Generation and Learning

This section describes how Timer 1 can be configured in IR generation mode, where it counts Timer 3 periods and the output is ANDed with the output of Timer 3 to generate modulated consumer IR signals with minimal CPU interaction.

# 11.9.1 Introduction

Generation of IR signals for remote control is generally done in one of two ways:

- Modulated codes
- Non-modulated codes (C-codes, flash codes)

The device includes flexible timer functionality to implement generation and learning of both types of IR signals with minimal CPU interaction. Most IR protocols can be implemented with only one CPU intervention per command.

# 11.9.2 Modulated Codes

Modulated codes can be generated using Timer 1 (16-bit) and Timer 3 (8-bit). Timer 3 in modulo mode is used to generate the carrier. Timer 3 has an individual prescaler for its input. Its period is set using T3CC0. Timer 3 channel 1 is used for PWM output. The duty cycle of the carrier is set using T3CC1. Channel 1 uses compare mode: *Clear output on compare, set on 0x00* (T3CCTL1.CMP = 100). Table 11-2 shows the frequency error calculation for a 38-kHz carrier using Timer 3.

| Description            | Value           |  |  |
|------------------------|-----------------|--|--|
| System clock frequency | 32,000 kHz      |  |  |
| IR carrier frequency   | 38 kHz          |  |  |
| System clock period    | 0.00003125 ms   |  |  |
| IR carrier period      | 0.026315789 ms  |  |  |
| Timer prescaler        | 4               |  |  |
| Timer period           | 0.000125 ms     |  |  |
| Ideal timer value      | 210.5263158     |  |  |
| True timer value       | 211             |  |  |
| True timer period      | 0.026375 ms     |  |  |
| True timer frequency   | 37.91469194 kHz |  |  |
| Period error           | 59.21052632 ns  |  |  |
| Frequency error        | 85.30805687 Hz  |  |  |
| Frequency error %      | 0.2245%         |  |  |

#### Table 11-2. Frequency Error Calculation for 38-kHz Carrier

The IRCTL.IRGEN register bit enables IR generation mode in Timer 1. When the IRGEN bit is set, Timer 1 takes the output of the Timer 3 channel 1 compare signal as tick instead of the system tick. The Timer 1 period is set using T1CC0 with Timer 1 in modulo mode (T1CTL.MODE = 10) and channel 0 in compare mode (T1CCTL0.MODE = 1). Channel 1 compare mode *Clear output on compare, set on 0x0000* (T1CCTL1.CMP = 100) is used for output of the gating signal.

The number of *mark* carrier periods is set by T1CC1. T1CC1 must be updated every Timer 1 period by the DMA or CPU. Note that an update to T1CC1 is buffered and does not take effect before Timer 1 reaches 0x0000.

The number of *space* carrier periods is set by T1CC0. Its value should be set to the total number of *mark* and *space* carrier periods wanted. The compare values are buffered until the timer hits 0x0000.

The output of Timer 1 channel 1 is ANDed with that of Timer 3 channel 1 to form the IR output as shown in Figure 11-7





Figure 11-7. Block Diagram of Timers in IR-Generation Mode

The timing of the Timer 3 channel 1 output and Timer 1 channel 1 output signals is synchronized such that no glitches are produced on the IR Out signal.

When the IRGEN bit is set, the IR out signal is routed to pins instead of the normal Timer 1 channel 1 output (see also Section 8.6.1).

Figure 11-8 shows the example of Timer 3 being initialized to a 33% duty cycle (T3CC0 =  $3 \times T3CC1$ ). Timer 1 has been initialized to 3.



Figure 11-8. Modulated Waveform Example

To achieve a period of *space* only, TICC1 should be set to 0x00.

# 11.9.3 Non-Modulated Codes

To generate non-modulated IR codes, Timer 1 is used in modulo mode. The period of the signal is given by T1CC0, and the pulse duration is given by T1CC1. T1CC1 gives the length of the *mark* period, and T1CC0 gives the total number of *mark* and *space* periods. The compare values are buffered until the timer hits 0x0000. The compare values must be updated once every period by the DMA or CPU if they are not to be kept the same.



# 11.9.4 Learning

Learning is done by using the capture function of Timer 1 (16-bit) and Timer 3 (8-bit). Timer 3 can handle the carrier frequency detection and Timer 1 can handle the code learning from the demodulated signal. The circuit could be set up as described in Figure 11-9



Figure 11-9. IR Learning Board Diagram

# 11.9.4.1 Carrier Frequency Detection

Timer 3 is used to capture and detect the carrier frequency with input directly from the IR PIN diode. The timer should sample the carrier a limited number of times. If a carrier is detected, the frequency detected should contribute to the average number, which is what can be stored in the database.

# 11.9.4.2 Demodulated Code Learning

The output from the IR PIN diode is demodulated by an appropriate circuit. The output from this circuit is used as input to one of the Timer 1 channels in capture mode.

# 11.9.5 Other Considerations

The IR output pin should be placed in the high-impedance state or pulled down during reset to avoid unnecessary power consumption from illuminating the IR LED. Note that only the P1.1 output for Timer 1 channel 1 is placed in the high-impedance state with no pullup during and after reset.

# 11.10 Timer 1 Interrupts

One interrupt vector is assigned to the timer. An interrupt request is generated when one of the following timer events occurs:

- Counter reaches terminal count value (overflow, or turns around zero).
- Input capture event
- Output compare event

The status register, T1STAT, contains the source interrupt flags for the terminal-count value event and the five channel compare/capture events. A source interrupt flag is set when the corresponding event occurs, regardless of interrupt mask bits. The CPU interrupt flag IRCON.T1IF is set when one of the events occurs if the corresponding interrupt mask bit is equal to 1. The interrupt mask bits are T1CCTLn.IM for the five channels and TIMIF.T10VFIM for the overflow event. The CPU interrupt flag IRCON.T1IF is also set when a Timer 1 source interrupt flag is being cleared and one or more other Timer 1 source interrupt flags are still set while the corresponding interrupt mask bit is set. An interrupt request is generated when IRCON.T1IF goes from 0 to 1 if IEN1.T1IEN and IEN0.EA are both equal to 1.

# 11.11 Timer 1 DMA Triggers

There are three DMA triggers associated with Timer 1. These are DMA triggers T1\_CH0, T1\_CH1, and T1\_CH2, which are generated on timer compare events as follows:

- T1\_CH0 Channel 0 compare
- T1\_CH1 Channel 1 compare
- T1\_CH2 Channel 2 compare

133



There are no triggers associated with channels 3 and 4.

# 11.12 Timer 1 Registers

This section describes the Timer 1 registers, which consist of the following registers:

- T1CNTH Timer 1 count high
- T1CNTL Timer 1 count low
- T1CTL Timer 1 control
- T1STAT Timer 1 status
- T1CCTLn Timer 1 channel n capture/compare control
- T1CCnH Timer 1 channel n capture/compare value high
- T1CCnL Timer 1 channel n capture/compare value low

The TIMIF.TIOVFIM register bit resides in the TIMIF register, which is described together with the Timer 3 and Timer 4 registers.

#### T1CNTH (0xE3) - Timer 1 Counter High

| Bit | Name      | Reset | R/W | Description                                                                                                         |
|-----|-----------|-------|-----|---------------------------------------------------------------------------------------------------------------------|
| 7:0 | CNT[15:8] | 0x00  | R   | Timer count high-order byte. Contains the high byte of the 16-bit timer counter buffered at the time T1CNTL is read |

#### T1CNTL (0xE2) - Timer 1 Counter Low

| Bit | Name     | Reset | R/W | Description                                                                                                                                                                                                             |
|-----|----------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CNT[7:0] | 0x00  | R/W | Timer count low-order byte. Contains the low byte of the 16-bit timer counter. Writing anything to this register results in the counter being cleared to 0x0000 and initializes all output pins of associated channels. |

#### T1CTL (0xE4) - Timer 1 Control

| Bit | Name          | Reset | R/W | Description                                                                                     |
|-----|---------------|-------|-----|-------------------------------------------------------------------------------------------------|
| 7:4 | -             | 0000  | R0  | Reserved                                                                                        |
| 3:2 | DIV[1:0]      | 00    | R/W | Prescaler divider value. Generates the active clock edge used to update the counter as follows: |
|     |               |       |     | 00: Tick frequency/1                                                                            |
|     |               |       |     | 01: Tick frequency/8                                                                            |
|     |               |       |     | 10: Tick frequency/32                                                                           |
|     |               |       |     | 11: Tick frequency/128                                                                          |
| 1:0 | MODE<br>[1:0] | 00    | R/W | Timer 1 mode select. The timer operating mode is selected as follows:                           |
|     |               |       |     | 00: Operation is suspended.                                                                     |
|     |               |       |     | 01: Free-running, repeatedly count from 0x0000 to 0xFFFF.                                       |
|     |               |       |     | 10: Modulo, repeatedly count from 0x0000 to TICC0.                                              |
|     |               |       |     | 11: Up/down, repeatedly count from 0x0000 to TICC0 and from TICC0 down to 0x0000.               |

| T1S | 1STAT (0xAF) – Timer 1 Status |       |      |                                                                                                                                                                                                                          |  |  |  |  |  |
|-----|-------------------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit | Name                          | Reset | R/W  | Description                                                                                                                                                                                                              |  |  |  |  |  |
| 7:6 | -                             | 00    | R0   | Reserved                                                                                                                                                                                                                 |  |  |  |  |  |
| 5   | OVFIF                         | 0     | R/W0 | Timer 1 counter-overflow interrupt flag. Set when the counter reaches the terminal count value in free-<br>running or modulo mode, and when zero is reached counting down in up-down mode. Writing a 1 has<br>no effect. |  |  |  |  |  |
| 4   | CH41F                         | 0     | R/W0 | Timer 1 channel 4 interrupt flag. Set when the channel 4 interrupt condition occurs. Writing a 1 has no effect.                                                                                                          |  |  |  |  |  |
| 3   | CH3IF                         | 0     | R/W0 | Timer 1 channel 3 interrupt flag. Set when the channel 3 interrupt condition occurs. Writing a 1 has no effect.                                                                                                          |  |  |  |  |  |
| 2   | CH2IF                         | 0     | R/W0 | Timer 1 channel 2 interrupt flag. Set when the channel 2 interrupt condition occurs. Writing a 1 has no effect.                                                                                                          |  |  |  |  |  |
| 1   | CH1IF                         | 0     | R/W0 | Timer 1 channel 1 interrupt flag. Set when the channel 1 interrupt condition occurs. Writing a 1 has no effect.                                                                                                          |  |  |  |  |  |
| 0   | CH0IF                         | 0     | R/W0 | Timer 1 channel 0 interrupt flag. Set when the channel 0 interrupt condition occurs. Writing a 1 has no effect.                                                                                                          |  |  |  |  |  |

# T1CCTL0 (0xE5) – Timer 1 Channel 0 Capture/Compare Control

| Bit | Name     | Reset | R/W | Description                                                                                            |  |  |
|-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------|--|--|
| 7   | RFIRQ    | 0     | R/W | When set, use RF interrupt for capture instead of regular capture input.                               |  |  |
| 6   | IM       | 1     | R/W | Channel 0 interrupt mask. Enables interrupt request when set.                                          |  |  |
| 5:3 | CMP[2:0] | 000   | R/W | Channel 0 compare-mode select. Selects action on output when timer value equals compare value in T1CC0 |  |  |
|     |          |       |     | 000: Set output on compare                                                                             |  |  |
|     |          |       |     | 001: Clear output on compare                                                                           |  |  |
|     |          |       |     | 010: Toggle output on compare                                                                          |  |  |
|     |          |       |     | 011: Set output on compare-up, clear on 0                                                              |  |  |
|     |          |       |     | 100: Clear output on compare-up, set on 0                                                              |  |  |
|     |          |       |     | 101: Reserved                                                                                          |  |  |
|     |          |       |     | 110: Reserved                                                                                          |  |  |
|     |          |       |     | 111: Initialize output pin. CMP[2:0] is not changed.                                                   |  |  |
| 2   | MODE     | 0     | R/W | Mode. Select Timer 1 channel 0 capture or compare mode                                                 |  |  |
|     |          |       |     | 0: Capture mode                                                                                        |  |  |
|     |          |       |     | 1: Compare mode                                                                                        |  |  |
| 1:0 | CAP[1:0] | 00    | R/W | Channel 0 capture-mode select                                                                          |  |  |
|     |          |       |     | 00: No capture                                                                                         |  |  |
|     |          |       |     | 01: Capture on rising edge                                                                             |  |  |
|     |          |       |     | 10: Capture on falling edge                                                                            |  |  |
|     |          |       |     | 11: Capture on all edges                                                                               |  |  |

#### T1CC0H (0xDB) - Timer 1 Channel 0 Capture/Compare Value, High

| Bit | Name        | Reset | R/W | Description                                                                                                                                                                                                         |
|-----|-------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC0[15:8] | 0x00  | R/W | Timer 1 channel 0 capture/compare value high-order byte. Writing to this register when<br>T1CCTL0.MODE = 1 (compare mode) causes the T1CC0[15:0] update to the written value to be<br>delayed until T1CNT = 0x0000. |

#### T1CC0L (0xDA) – Timer 1 Channel 0 Capture/Compare Value, Low

| Bit | Name       | Reset | R/W | Description                                                                                                                                                                                                     |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC0[7:0] | 0x00  | R/W | Timer 1 channel 0 capture/compare value low-order byte. Data written to this register is stored in a buffer but not written to T1CC0[7:0] until, and at the same time as, a later write to T1CC0H takes effect. |



Timer 1 Registers

| Bit | Name     |       | R/W | Description                                                                                                        |  |  |
|-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------|--|--|
|     |          | Reset | -   | Description                                                                                                        |  |  |
| 7   | RFIRQ    | 0     | R/W | When set, use RF interrupt for capture instead of regular capture input.                                           |  |  |
| 6   | IM       | 1     | R/W | Channel 1 interrupt mask. Enables interrupt request when set.                                                      |  |  |
| 5:3 | CMP[2:0] | 000   | R/W | Channel 1 compare-mode select. Selects action on output when timer value equals compare value in T1CC1.            |  |  |
|     |          |       |     | 000: Set output on compare                                                                                         |  |  |
|     |          |       |     | 001: Clear output on compare                                                                                       |  |  |
|     |          |       |     | 010: Toggle output on compare                                                                                      |  |  |
|     |          |       |     | 011: Set output on compare-up, clear on compare-down in up-down mode. Otherwise set output on compare, clear on 0. |  |  |
|     |          |       |     | 100: Clear output on compare-up, set on compare-down in up-down mode. Otherwise clear output on compare, set on 0. |  |  |
|     |          |       |     | 101: Clear when equal T1CC0, set when equal T1CC1                                                                  |  |  |
|     |          |       |     | 110: Set when equal T1CC0, clear when equal T1CC1                                                                  |  |  |
|     |          |       |     | 111: Initialize output pin. CMP[2:0] is not changed.                                                               |  |  |
| 2   | MODE     | 0     | R/W | Mode. Select Timer 1 channel 1 capture or compare mode                                                             |  |  |
|     |          |       |     | 0: Capture mode                                                                                                    |  |  |
|     |          |       |     | 1: Compare mode                                                                                                    |  |  |
| 1:0 | CAP[1:0] | 00    | R/W | Channel 1 capture-mode select                                                                                      |  |  |
|     |          |       |     | 00: No capture                                                                                                     |  |  |
|     |          |       |     | 01: Capture on rising edge                                                                                         |  |  |
|     |          |       |     | 10: Capture on falling edge                                                                                        |  |  |
|     |          |       |     | 11: Capture on all edges                                                                                           |  |  |

# T1CCTL1 (0xE6) – Timer 1 Channel 1 Capture/Compare Control

#### T1CC1H (0xDD) – Timer 1 Channel 1 Capture/Compare Value, High

| Bit | Name        | Reset | R/W | Description                                                                                                                                                                                                      |
|-----|-------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC1[15:8] | 0x00  | R/W | Timer 1 channel 1 capture/compare value high-order byte. Writing to this register when<br>T1CCTL1.MODE = 1 (compare mode) causes the T1CC1[15:0] update to the written value to be delayed until T1CNT = 0x0000. |

#### T1CC1L (0xDC) – Timer 1 Channel 1 Capture/Compare Value, Low

| Bit | Name       | Reset | R/W | Description                                                                                                                                                                                                     |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC1[7:0] | 0x00  |     | Timer 1 channel 1 capture/compare value low-order byte. Data written to this register is stored in a buffer but not written to T1CC1[7:0] until, and at the same time as, a later write to T1CC1H takes effect. |



| Bit | Name     | Reset | R/W | Description                                                                                                        |  |
|-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------|--|
| 7   | RFIRQ    | 0     | R/W | When set, use RF interrupt for capture instead of regular capture input.                                           |  |
| 6   | IM       | 1     | R/W | Channel 2 interrupt mask. Enables interrupt request when set.                                                      |  |
| 5:3 | CMP[2:0] | 000   | R/W | Channel 2 compare mode select. Selects action on output when timer value equals compare value in ${\tt T1CC2}$ .   |  |
|     |          |       |     | 000: Set output on compare                                                                                         |  |
|     |          |       |     | 001: Clear output on compare                                                                                       |  |
|     |          |       |     | 010: Toggle output on compare                                                                                      |  |
|     |          |       |     | 011: Set output on compare-up, clear on compare-down in up-down mode. Otherwise set output on compare, clear on 0. |  |
|     |          |       |     | 100: Clear output on compare-up, set on compare-down in up-down mode. Otherwise clear output on compare, set on 0. |  |
|     |          |       |     | 101: Clear when equal T1CC0, set when equal T1CC2                                                                  |  |
|     |          |       |     | 110: Set when equal T1CC0, clear when equal T1CC2                                                                  |  |
|     |          |       |     | 111: Initialize output pin. CMP[2:0] is not changed.                                                               |  |
| 2   | MODE     | 0     | R/W | Mode. Select Timer 1 channel 2 capture or compare mode                                                             |  |
|     |          |       |     | 0: Capture mode                                                                                                    |  |
|     |          |       |     | 1: Compare mode                                                                                                    |  |
| 1:0 | CAP[1:0] | 00    | R/W | Channel 2 capture-mode select                                                                                      |  |
|     |          |       |     | 00: No capture                                                                                                     |  |
|     |          |       |     | 01: Capture on rising edge                                                                                         |  |
|     |          |       |     | 10: Capture on falling edge                                                                                        |  |
|     |          |       |     | 11: Capture on all edges                                                                                           |  |

# T1CCTL2 (0xE7) – Timer 1 Channel 2 Capture/Compare Control

#### T1CC2H (0xDF) - Timer 1 Channel 2 Capture/Compare Value, High

| Bit | Name        | Reset | R/W | Description                                                                                                                                                                                                         |
|-----|-------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC2[15:8] | 0x00  | R/W | Timer 1 channel 2 capture/compare value high-order byte. Writing to this register when<br>T1CCTL2.MODE = 1 (compare mode) causes the T1CC2[15:0] update to the written value to be<br>delayed until T1CNT = 0x0000. |

#### T1CC2L (0xDE) – Timer 1 Channel 2 Capture/Compare Value, Low

| Bit | Name       | Reset | R/W | Description                                                                                                                                                                                                     |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC2[7:0] | 0x00  | R/W | Timer 1 channel 2 capture/compare value low-order byte. Data written to this register is stored in a buffer but not written to T1CC2[7:0] until, and at the same time as, a later write to T1CC2H takes effect. |



Timer 1 Registers

| Bit | Name     | Reset | R/W | Description                                                                                                        |
|-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------|
| 7   | RFIRQ    | 0     | R/W | When set, use RF interrupt for capture instead of regular capture input.                                           |
| 6   | IM       | 1     | R/W | Channel 3 interrupt mask. Enables interrupt request when set.                                                      |
| 5:3 | CMP[2:0] | 000   | R/W | Channel 3 compare mode select. Selects action on output when timer value equals compare value in ${\tt T1CC3}$ .   |
|     |          |       |     | 000: Set output on compare                                                                                         |
|     |          |       |     | 001: Clear output on compare                                                                                       |
|     |          |       |     | 010: Toggle output on compare                                                                                      |
|     |          |       |     | 011: Set output on compare-up, clear on compare-down in up-down mode. Otherwise set output on compare, clear on 0. |
|     |          |       |     | 100: Clear output on compare-up, set on compare down in up-down mode. Otherwise clear output on compare, set on 0. |
|     |          |       |     | 101: Clear when equal T1CC0, set when equal T1CC3                                                                  |
|     |          |       |     | 110: Set when equal T1CC0, clear when equal T1CC3                                                                  |
|     |          |       |     | 111: Initialize output pin. CMP[2:0] is not changed.                                                               |
| 2   | MODE     | 0     | R/W | Mode. Select Timer 1 channel 3 capture or compare mode                                                             |
|     |          |       |     | 0: Capture mode                                                                                                    |
|     |          |       |     | 1: Compare mode                                                                                                    |
| 1:0 | CAP[1:0] | 00    | R/W | Channel 3 capture-mode select                                                                                      |
|     |          |       |     | 00: No capture                                                                                                     |
|     |          |       |     | 01: Capture on rising edge                                                                                         |
|     |          |       |     | 10: Capture on falling edge                                                                                        |
|     |          |       |     | 11: Capture on all edges                                                                                           |

#### T1CCTL3 (0x62A3) – Timer 1 Channel 3 Capture/Compare Control

#### T1CC3H (0x62AD) – Timer 1 Channel 3 Capture/Compare Value, High

| Bit | Name        | Reset | R/W | Description                                                                                                                                                                                                         |
|-----|-------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC3[15:8] | 0x00  | R/W | Timer 1 channel 3 capture/compare value high-order byte. Writing to this register when<br>T1CCTL3.MODE = 1 (compare mode) causes the T1CC3[15:0] update to the written value to be<br>delayed until T1CNT = 0x0000. |

#### T1CC3L (0x62AC) – Timer 1 Channel 3 Capture/Compare Value, Low

| Bit | Name       | Reset | R/W | Description                                                                                                                                                                                                     |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC3[7:0] | 0x00  | R/W | Timer 1 channel 3 capture/compare value low-order byte. Data written to this register is stored in a buffer but not written to T1CC3[7:0] until, and at the same time as, a later write to T1CC3H takes effect. |



| Bit | Name     | Reset | R/W | Description                                                                                                        |  |
|-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------|--|
| 7   | RFIRQ    | 0     | R/W | When set, use RF interrupt for capture instead of regular capture input.                                           |  |
| 6   | IM       | 1     | R/W | Channel 4 interrupt mask. Enables interrupt request when set.                                                      |  |
| 5:3 | CMP[2:0] | 000   | R/W | Channel 4 compare mode select. Selects action on output when timer value equals compare value in ${\tt TlCC4}$ .   |  |
|     |          |       |     | 000: Set output on compare                                                                                         |  |
|     |          |       |     | 001: Clear output on compare                                                                                       |  |
|     |          |       |     | 010: Toggle output on compare                                                                                      |  |
|     |          |       |     | 011: Set output on compare-up, clear on compare down in up-down mode. Otherwise set output on compare, clear on 0. |  |
|     |          |       |     | 100: Clear output on compare-up, set on compare down in up-down mode. Otherwise clear output on compare, set on 0. |  |
|     |          |       |     | 101: Clear when equal T1CC0, set when equal T1CC4                                                                  |  |
|     |          |       |     | 110: Set when equal T1CC0, clear when equal T1CC4                                                                  |  |
|     |          |       |     | 111: Initialize output pin. CMP[2:0] is not changed.                                                               |  |
| 2   | MODE     | 0     | R/W | Mode. Select Timer 1 channel 4 capture or compare mode                                                             |  |
|     |          |       |     | 0: Capture mode                                                                                                    |  |
|     |          |       |     | 1: Compare mode                                                                                                    |  |
| 1:0 | CAP[1:0] | 00    | R/W | Channel 4 capture-mode select                                                                                      |  |
|     |          |       |     | 00: No capture                                                                                                     |  |
|     |          |       |     | 01: Capture on rising edge                                                                                         |  |
|     |          |       |     | 10: Capture on falling edge                                                                                        |  |
|     |          |       |     | 11: Capture on all edges                                                                                           |  |

# T1CCTL4 (0x62A4) – Timer 1 Channel 4 Capture/Compare Control

#### T1CC4H (0x62AF) – Timer 1 Channel 4 Capture/Compare Value, High

| Bit | Name        | Reset | R/W | Description                                                                                                                                                                                                         |
|-----|-------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC4[15:8] | 0x00  | R/W | Timer 1 channel 4 capture/compare value high-order byte. Writing to this register when<br>T1CCTL4.MODE = 1 (compare mode) causes the T1CC4[15:0] update to the written value to be<br>delayed until T1CNT = 0x0000. |

#### T1CC4L (0x62AE) – Timer 1 Channel 4 Capture/Compare Value, Low

| Bit | Name       | Reset | R/W | Description                                                                                                                                                                                                     |
|-----|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | T1CC4[7:0] | 0x00  | R/W | Timer 1 channel 4 capture/compare value low-order byte. Data written to this register is stored in a buffer but not written to T1CC4[7:0] until, and at the same time as, a later write to T1CC4H takes effect. |

#### IRCTL (0x6281) - Timer 1 IR Generation Control

| Bit | Name  | Reset    | R/W | Description                                                                                                                                                                        |
|-----|-------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | -     | 0000 000 | R/W | Reserved                                                                                                                                                                           |
| 0   | IRGEN | 0        | R/W | When this bit is set, a connection between Timer 3 channel 1 and Timer 1 tick input is made so that the timers can be used to generate modulated IR codes (see also Section 11.9). |

# 11.13 Accessing Timer 1 Registers as Array

The Timer 1 capture/compare channel registers can be accessed as a contiguous region in the XDATA memory space. This facilitates accessing the registers as a simple indexed structure. The five capture/compare control registers are mapped to 0x62A0–0x62A4. The 16-bit capture/compare values are mapped to 0x62A6–0x62AF; 0x62A5 is unused.



Page

# Timer 3 and Timer 4 (8-Bit Timers)

Timer 3 and Timer 4 are two 8-bit timers. Each timer has two independent capture/compare channels, each using one I/O pin per channel.

Features of Timer 3 and Timer 4 are as follows:

- Two capture/compare channels
- Set, clear, or toggle output compare
- Clock prescaler for divide by 1, 2, 4, 8, 16, 32, 64, 128
- Interrupt request generated on each capture/compare and terminal-count event
- DMA trigger function

#### Topic

# 12.1 8-Bit Timer Counter 141 12.2 Timer 3/Timer 4 Mode Control 141 12.3 Channel Mode Control 141 12.4 Input Capture Mode 142 12.5 Output Compare Mode 142 12.6 Timer 3 and Timer 4 Interrupts 142 12.7 Timer 3 and Timer 4 DMA Triggers 143 12.8 Timer 3 and Timer 4 Registers 143



# 12.1 8-Bit Timer Counter

All timer functions are based on the main 8-bit counter found in Timer 3 and Timer 4. The counter increments or decrements at each active clock edge. The period of the active clock edges, as defined by the register bits CLKCONCMD.TICKSPD[2:0], is further multiplied (the frequency is divided) by the prescaler value set by TxCTL.DIV[2:0] (where x refers to the timer number, 3 or 4). The counter operates as either a free-running counter, a down counter, a modulo counter, or an up/down counter.

It is possible to read the 8-bit counter value through the SFR register TxCNT, where x refers to the timer number, 3 or 4.

The possibility to clear and halt the counter is given with TxCTL control register settings. The counter is started when a 1 is written to TxCTL. START. If a 0 is written to TxCTL. START, the counter halts at its present value.

# 12.2 Timer 3/Timer 4 Mode Control

In general, the control register TxCTL is used to control the timer operation.

# 12.2.1 Free-Running Mode

In the free-running mode of operation, the counter starts from 0x00 and increments at each active clock edge. When the counter reaches 0xFF, the counter is loaded with 0x00 and continues incrementing its value. When the terminal count value 0xFF is reached (i.e., an overflow occurs), the interrupt flag TIMIF.TxOVFIF is set. An interrupt request is generated if enabled, see Section 12.6 for details. The free-running mode can be used to generate independent time intervals and output-signal frequencies.

# 12.2.2 Down Mode

In the down mode, after the timer has been started, the counter is loaded with the contents in TxCC0. The counter then counts down to 0x00. The interrupt flag TIMIF.TxOVFIF is set when 0x00 is reached. An interrupt request is generated if enabled, see Section 12.6 for details. The timer down mode can generally be used in applications where an event timeout interval is required.

# 12.2.3 Modulo Mode

When the timer operates in modulo mode, the 8-bit counter starts at 0x00 and increments at each active clock edge. After the count has reached the period value held in register TxCC0, the counter is reset to 0x00 and continues to increment. If the timer started with a value above TxCC0, the interrupt flag TIMIF.TxOVFIF is set when the terminal value (0xFF) is reached, after which the counter wraps to 0x00. An interrupt request is generated if enabled, see Section 12.6 for details. If a periodic interrupt is wanted at the period value, this can be obtained by enabling an output compare interrupt on channel 0, as explained in Section 12.5. The modulo mode can be used for applications where a period other than 0xFF is required.

# 12.2.4 Up/Down Mode

In the up/down timer mode, the counter repeatedly starts from 0x00 and counts up until the value held in TxCC0 is reached, and then the counter counts down until 0x00 is reached. This timer mode is used when symmetrical output pulses are required with a period other than 0xFF, allowing implementation of centeraligned PWM output applications. The interrupt flag TIMIF.TxOVFIF is set when the counter value reaches 0x00 in the up/down mode. An interrupt request is generated if enabled, see Section 12.6 for details.

Clearing the counter by writing to TxCTL.CLR also resets the count direction to the count-up-from-0x00 mode.

# 12.3 Channel Mode Control

The channel modes for each channel, 0 and 1, are set by the control and status registers TxCCTLn, where n is the channel number, 0 or 1. The settings include capture and compare modes.



#### 12.4 Input Capture Mode

When a channel is configured as an input capture channel, the I/O pin associated with that channel is configured as an input. After the timer has been started, a rising edge, falling edge, or any edge on the input pin triggers a capture of the 8-bit counter contents into the associated capture register. Thus, the timer is able to capture the time when an external event takes place.

**NOTE:** Before an I/O pin can be used by the timer, the required I/O pin must be configured as a Timer 3/Timer 4 peripheral pin.

The channel input pin is synchronized to the internal system clock. Thus, pulses on the input pin must have a minimum duration greater than the system clock period.

The content of the 8-bit capture register for channel n is read out from register T3CCn/T4CCn.

When the capture takes place, the interrupt flag for the channel, TIMIF.TxCHnIF (x is 3 or 4, n is the channel number), is set. An interrupt request is generated if enabled, see Section 12.6 for details.

# 12.5 Output Compare Mode

In output-compare mode, the I/O pin associated with a channel must be set to an output. After the timer has been started, the content of the counter is compared with the contents of channel compare register TxCCOn. If the compare register equals the counter contents, the output pin is set, reset, or toggled according to the compare output mode setting of TxCCTL.CMP1:0. Note that all edges on output pins are glitch-free when operating in a given compare output mode.

For simple PWM use, output compare modes 4 and 5 are preferred.

Writing to compare register TxCC0 or TxCC1 does not take effect on the output compare value until the counter value is 0x00.

When the capture takes place, the interrupt flag for the channel, TIMIF.TxCHnIF (x is 3 or 4, n is the channel number), is set. An interrupt request is generated if enabled, see Section 12.6 for details.

A compare output pin is initialized to the value listed in Table 11-1 when:

- a 1 is written to TXCNTR.CLR (All Timer x channels)
- 0x7 is written to TxCCTLn.CMP (Timer x, channel n)

#### Table 12-1. Initial Compare Output Values (Compare Mode)

| Compare Mode (TxCCTLn.CMP)                                                | Initial Compare Output |
|---------------------------------------------------------------------------|------------------------|
| Set output on compare (000)                                               | 0                      |
| Clear output on compare (001)                                             | 1                      |
| Toggle output on compare (010)                                            | 0                      |
| Set output on compare-up, clear on compare-down in up-down mode (011)     | 0                      |
| In other modes than up-down mode, set output on compare, clear on 0 (011) | 0                      |
| Clear output on compare-up, set on compare-down in up-down mode (100)     | 1                      |
| In other modes than up-down mode, clear output on compare, set on 0 (100) | 1                      |
| Set output on compare, clear on 0xFF (101)                                | 0                      |
| Clear output on compare, set on 0x00 (110)                                | 1                      |

# 12.6 Timer 3 and Timer 4 Interrupts

One interrupt vector is assigned to each of the timers. These are T3 and T4. An interrupt request is generated when one of the following timer events occurs:

- Counter reaches terminal count value.
- Compare event
- Capture event

The SFR register TIMIF contains all interrupt flags for Timer 3 and Timer 4. The register bits TIMIF.TxOVFIF and TIMIF.TxCHnIF contain the source interrupt flags for the two terminal-count value events and the four channel compare events, respectively. A source interrupt flag is set when the corresponding event occurs, regardless of interrupt mask bits. The CPU interrupt flag IRCON.T3IF or IRCON.T4IF is set when one of the events occurs if the corresponding interrupt mask bit is equal to 1. The interrupt mask bits are TxCCTLn.IM for the four channels and TxCTL.OVFIM for the overflow events. The CPU interrupt flag IRCON.T3IF or IRCON.T4IF is also set when a Timer 3 or Timer 4 source interrupt flag is being cleared and one or more other source interrupt flags for the same timer are still set while the corresponding interrupt mask bit is set. An interrupt request is generated when IRCON.TxIF goes from 0 to 1 if IEN1.TxIEN and IEN0.EA are both equal to 1 (x is 3 or 4).

# 12.7 Timer 3 and Timer 4 DMA Triggers

Two DMA triggers are associated with Timer 3, and two DMA triggers are associated with Timer 4.

- T3\_CH0: Timer 3 channel 0 capture/compare
- T3\_CH1: Timer 3 channel 1 capture/compare
- T4\_CH0: Timer 4 channel 0 capture/compare
- T4\_CH0: Timer 4 channel 1 capture/compare

# 12.8 Timer 3 and Timer 4 Registers

#### T3CNT (0xCA) – Timer 3 Counter

|     | ()       |       |     |                                                                   |
|-----|----------|-------|-----|-------------------------------------------------------------------|
| Bit | Name     | Reset | R/W | Description                                                       |
| 7:0 | CNT[7:0] | 0x00  | R   | Timer count byte. Contains the current value of the 8-bit counter |

#### T3CTL (0xCB) - Timer 3 Control

| Bit | Name      | Reset | R/W   | Description                                                                                                                            |
|-----|-----------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | DIV[2:0]  | 000   | R/W   | Prescaler divider value. Generates the active clock edge used to clock the timer from CLKCONCMD.TICKSPD as follows:                    |
|     |           |       |       | 000: Tick frequency/1                                                                                                                  |
|     |           |       |       | 001: Tick frequency/2                                                                                                                  |
|     |           |       |       | 010: Tick frequency/4                                                                                                                  |
|     |           |       |       | 011: Tick frequency/8                                                                                                                  |
|     |           |       |       | 100: Tick frequency16                                                                                                                  |
|     |           |       |       | 101: Tick frequency /32                                                                                                                |
|     |           |       |       | 110: Tick frequency/64                                                                                                                 |
|     |           |       |       | 111: Tick frequency/128                                                                                                                |
| 4   | START     | 0     | R/W   | Start timer. Normal operation when set, suspended when cleared                                                                         |
| 3   | OVFIM     | 1     | R/W   | Overflow interrupt mask                                                                                                                |
|     |           |       |       | 0: Interrupt is disabled.                                                                                                              |
|     |           |       |       | 1: Interrupt is enabled.                                                                                                               |
| 2   | CLR       | 0     | R0/W1 | Clear counter. Writing a 1 to CLR resets the counter to 0x00 and initializes all output pins of associated channels. Always read as 0. |
| 1:0 | MODE[1:0] | 00    | R/W   | Timer 3 mode. Select the mode as follows:                                                                                              |
|     |           |       |       | 00: Free-running, repeatedly count from 0x00 to 0xFF                                                                                   |
|     |           |       |       | 01: Down, count from T3CC0 to 0x00                                                                                                     |
|     |           |       |       | 10: Modulo, repeatedly count from 0x00 to T3CC0                                                                                        |
|     |           |       |       | 11: Up/down, repeatedly count from 0x00 to T3CC0 and down to 0x00                                                                      |



#### Timer 3 and Timer 4 Registers

| Bit | Name     | Reset | R/W | Description                                                                                                                    |
|-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------|
| 7   | _        | 0     | R0  | Reserved                                                                                                                       |
| 6   | IM       | 1     | R/W | Channel 0 interrupt mask                                                                                                       |
|     |          |       |     | 0: Interrupt is disabled.                                                                                                      |
|     |          |       |     | 1: Interrupt is enabled.                                                                                                       |
| 5:3 | CMP[2:0] | 000   | R/W | Channel 0 compare output mode select. Specified action occurs on output when timer value equals compare value in ${\tt T3CC0}$ |
|     |          |       |     | 000: Set output on compare                                                                                                     |
|     |          |       |     | 001: Clear output on compare                                                                                                   |
|     |          |       |     | 010: Toggle output on compare                                                                                                  |
|     |          |       |     | 011: Set output on compare-up, clear on 0                                                                                      |
|     |          |       |     | 100: Clear output on compare-up, set on 0                                                                                      |
|     |          |       |     | 101: Set output on compare, clear on 0xFF                                                                                      |
|     |          |       |     | 110: Clear output on compare, set on 0x00                                                                                      |
|     |          |       |     | 111: Initialize output pin. CMP[2:0] is not changed.                                                                           |
| 2   | MODE     | 0     | R/W | Mode. Select Timer 3 channel 0 mode                                                                                            |
|     |          |       |     | 0: Capture mode                                                                                                                |
|     |          |       |     | 1: Compare mode                                                                                                                |
| 1:0 | CAP[1:0] | 00    | R/W | Capture mode select                                                                                                            |
|     |          |       |     | 00: No capture                                                                                                                 |
|     |          |       |     | 01: Capture on rising edge                                                                                                     |
|     |          |       |     | 10: Capture on falling edge                                                                                                    |
|     |          |       |     | 11: Capture on both edges                                                                                                      |

# T3CC0 (0xCD) – Timer 3 Channel 0 Capture/Compare Value

| Bit | Name     | Reset | R/W | Description                                                                                                                                                                                       |
|-----|----------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VAL[7:0] | 0x00  | R/W | Timer capture/compare value channel 0. Writing to this register when T3CCTL0.MODE=1 (compare mode) causes the T3CC0.VAL[7:0] update to the written value to be delayed until T3CNT.CNT[7:0]=0x00. |

| Bit | Name     | Reset | R/W | Description                                                                                                        |
|-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------|
| 7   | -        | 0     | R0  | Reserved                                                                                                           |
| 6   | IM       | 1     | R/W | Channel 1 interrupt mask                                                                                           |
|     |          |       |     | 0: Interrupt is disabled.                                                                                          |
|     |          |       |     | 1: Interrupt is enabled.                                                                                           |
| 5:3 | CMP[2:0] | 000   | R/W | Channel 1 compare output-mode select. Specified action on output when timer value equals compare value in T3CC1    |
|     |          |       |     | 000: Set output on compare                                                                                         |
|     |          |       |     | 001: Clear output on compare                                                                                       |
|     |          |       |     | 010: Toggle output on compare                                                                                      |
|     |          |       |     | 011: Set on compare-up, clear on compare-down in up-down mode. Otherwise, set output on compare, clear on 0.       |
|     |          |       |     | 100: Clear output on compare-up, set on compare-down in up-down mode. Otherwise clear output on compare, set on 0. |
|     |          |       |     | 101: Set output on compare, clear on 0xFF                                                                          |
|     |          |       |     | 110: Clear output on compare, set on 0x00                                                                          |
|     |          |       |     | 111: Initialize output pin. CMP[2:0] is not changed                                                                |
| 2   | MODE     | 0     | R/W | Mode. Select Timer 3 channel 1 mode                                                                                |
|     |          |       |     | 0: Capture mode                                                                                                    |
|     |          |       |     | 1: Compare mode                                                                                                    |
| 1:0 | CAP[1:0] | 00    | R/W | Capture mode select                                                                                                |
|     |          |       |     | 00: No capture                                                                                                     |
|     |          |       |     | 01: Capture on rising edge                                                                                         |
|     |          |       |     | 10: Capture on falling edge                                                                                        |
|     |          |       |     | 11: Capture on both edges                                                                                          |

#### T3CC1 (0xCF) – Timer 3 Channel 1 Capture/Compare Value

| Bit | Name     | Reset | R/W | Description                                                                                                                                                                                              |  |
|-----|----------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:0 | VAL[7:0] | 0x00  | R/W | Timer 3 capture/compare value, channel 1. Writing to this register when T3CCTL1.MODE = 1 (compare mode) causes the T3CC1.VAL[7:0] update to the written value to be delayed until T3CNT.CNT[7:0] = 0x00. |  |

#### T4CNT (0xEA) - Timer 4 Counter

| Bit | Name     | Reset | R/W | Description                                                       |
|-----|----------|-------|-----|-------------------------------------------------------------------|
| 7:0 | CNT[7:0] | 0x00  | R   | Timer count byte. Contains the current value of the 8-bit counter |



# Timer 3 and Timer 4 Registers

| Bit | Name      | Reset | R/W   | Description                                                                                                                           |
|-----|-----------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | DIV[2:0]  | 000   | R/W   | Prescaler divider value. Generates the active clock edge used to clock the timer from<br>CLKCONCMD.TICKSPD as follows:                |
|     |           |       |       | 000: Tick frequency/1                                                                                                                 |
|     |           |       |       | 001: Tick frequency/2                                                                                                                 |
|     |           |       |       | 010: Tick frequency/4                                                                                                                 |
|     |           |       |       | 011: Tick frequency/8                                                                                                                 |
|     |           |       |       | 100: Tick frequency/16                                                                                                                |
|     |           |       |       | 101: Tick frequency/32                                                                                                                |
|     |           |       |       | 110: Tick frequency/64                                                                                                                |
|     |           |       |       | 111: Tick frequency/128                                                                                                               |
| 4   | START     |       | R/W   | Start timer. Normal operation when set, suspended when cleared                                                                        |
| 3   | OVFIM     | 1     | R/W   | Overflow interrupt mask                                                                                                               |
| 2   | CLR       | 0     | R0/W1 | Clear counter. Writing a 1 to CLR resets the counter to 0x00 and initialize all output pins of associated channels. Always read as 0. |
| 1:0 | MODE[1:0] | 0     | R/W   | Timer 4 mode. Select the mode as follows:                                                                                             |
|     |           |       |       | 00: Free running, repeatedly count from 0x00 to 0xFF                                                                                  |
|     |           |       |       | 01: Down, count from T4CC0 to 0x00                                                                                                    |
|     |           |       |       | 10: Modulo, repeatedly count from 0x00 to T4CC0                                                                                       |
|     |           |       |       | 11: Up/down, repeatedly count from 0x00 to T4CC0 and down to 0x00                                                                     |

# T4CCTL0 (0xEC) – Timer 4 Channel 0 Capture/Compare Control

| Bit | Name     | Reset | R/W | Description                                                                                                                 |
|-----|----------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------|
| 7   | -        | 0     | R0  | Reserved                                                                                                                    |
| 6   | IM       | 1     | R/W | Channel 0 interrupt mask                                                                                                    |
| 5:3 | CMP[2:0] | 000   | R/W | Channel 0 compare output-mode select. Specified action occurs on output when timer value equals compare value in T4CC0.     |
|     |          |       |     | 000: Set output on compare                                                                                                  |
|     |          |       |     | 001: Clear output on compare                                                                                                |
|     |          |       |     | 010: Toggle output on compare                                                                                               |
|     |          |       |     | 011: Set output on compare-up, clear on 0                                                                                   |
|     |          |       |     | 100: Clear output on compare-up, set on 0                                                                                   |
|     |          |       |     | 101: Set output on compare, clear on 0xFF                                                                                   |
|     |          |       |     | 110: Clear output on compare, set on 0x00                                                                                   |
|     |          |       |     | 111: Initialize output pin. CMP[2:0] is not changed                                                                         |
| 2   | MODE     | 0     | R/W | Mode. Select Timer 4 channel 0 mode                                                                                         |
|     |          |       |     | 0: Capture mode                                                                                                             |
|     |          |       |     | 1: Compare mode                                                                                                             |
| 1:0 | CAP[1:0] | 00    | R/W | Capture mode select. 00 – No capture, 01 – Capture on rising edge, 10 – Capture on falling edge, 11 – Capture on both edges |

# T4CC0 (0xED) – Timer 4 Channel 0 Capture/Compare Value

| Bit | Name     | Reset | R/W | Description                                                                                                                                                                                              |
|-----|----------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VAL[7:0] | 0x00  | R/W | Timer 4 capture/compare value, channel 0. Writing to this register when T4CCTL0.MODE = 1 (compare mode) causes the T4CC0.VAL[7:0] update to the written value to be delayed until T4CNT.CNT[7:0] = 0x00. |

CAP[1:0]

1:0

| Bit | Name     | Reset | R/W | Description                                                                                                             |
|-----|----------|-------|-----|-------------------------------------------------------------------------------------------------------------------------|
| 7   | -        | 0     | R0  | Reserved                                                                                                                |
| 6   | IM       | 1     | R/W | Channel 1 interrupt mask                                                                                                |
| 5:3 | CMP[2:0] | 000   | R/W | Channel 1 compare output-mode select. Specified action on output when timer value equals compare value in ${\tt T4CC1}$ |
|     |          |       |     | 000: Set output on compare                                                                                              |
|     |          |       |     | 001: Clear output on compare                                                                                            |
|     |          |       |     | 010: Toggle output on compare                                                                                           |
|     |          |       |     | 011: Set on compare-up, clear on compare-down in up-down mode. Otherwise, set output on compare, clear on 0.            |
|     |          |       |     | 100: Clear output on compare-up, set on compare-down in up-down mode. Otherwise clear output on compare, set on 0.      |
|     |          |       |     | 101: Set output on compare, clear on 0xFF                                                                               |
|     |          |       |     | 110: Clear output on compare, set on 0x00                                                                               |
|     |          |       |     | 111: Initialize output pin. CMP[2:0] is not changed.                                                                    |
| 2   | MODE     | 0     | R/W | Mode. Select Timer 4 channel 1 mode                                                                                     |
|     |          |       |     | 0: Capture mode                                                                                                         |
|     |          |       |     | 1: Compare mode                                                                                                         |

edge, 11 - Capture on both edges

# T4CC1 (0xEF) – Timer 4 Channel 1 Capture/Compare Value

R/W

| Bit | Name     | Reset | R/W | Description                                                                                                                                                                                            |
|-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VAL[7:0] | 0x00  | R/W | Timer capture/compare value, channel 1. Writing to this register when T4CCTL1.MODE = 1 (compare mode) causes the T4CC1.VAL[7:0] update to the written value to be delayed until T4CNT.CNT[7:0] = 0x00. |

Capture mode select. 00 - No Capture, 01 - Capture on rising edge, 10 - Capture on falling

#### TIMIF (0xD8) - Timer 1/3/4 Interrupt Mask/Flag

00

|     | (0xD0) - Timer 1/3/4 interrupt masking |       |      |                                  |  |
|-----|----------------------------------------|-------|------|----------------------------------|--|
| Bit | Name                                   | Reset | R/W  | Description                      |  |
| 7   | -                                      | 0     | R0   | Reserved                         |  |
| 6   | T10VFIM                                | 1     | R/W  | Timer 1 overflow interrupt mask  |  |
| 5   | T4CH1IF                                | 0     | R/W0 | Timer 4 channel 1 interrupt flag |  |
|     |                                        |       |      | 0: No interrupt is pending.      |  |
|     |                                        |       |      | 1: Interrupt is pending.         |  |
| 4   | T4CH0IF                                | 0     | R/W0 | Timer 4 channel 0 interrupt flag |  |
|     |                                        |       |      | 0: No interrupt is pending.      |  |
|     |                                        |       |      | 1: Interrupt is pending.         |  |
| 3   | T40VFIF                                | 0     | R/W0 | Timer 4 overflow interrupt flag  |  |
|     |                                        |       |      | 0: No interrupt is pending.      |  |
|     |                                        |       |      | 1: Interrupt is pending.         |  |
| 2   | T3CH1IF                                | 0     | R/W0 | Timer 3 channel 1 interrupt flag |  |
|     |                                        |       |      | 0: No interrupt is pending.      |  |
|     |                                        |       |      | 1: Interrupt is pending.         |  |
| 1   | T3CH0IF                                | 0     | R/W0 | Timer 3 channel 0 interrupt flag |  |
|     |                                        |       |      | 0: No interrupt is pending.      |  |
|     |                                        |       |      | 1: Interrupt is pending.         |  |
| 0   | T3OVFIF                                | 0     | R/W0 | Timer 3 overflow interrupt flag  |  |
|     |                                        |       |      | 0: No interrupt is pending.      |  |
|     |                                        |       |      | 1: Interrupt is pending.         |  |



# Sleep Timer

The Sleep Timer is used to set the period during which the system enters and exits low-power modes PM1 and PM2. On CC2545, the Sleep Timer may also be used to maintain timing in Timer 2 when entering power mode PM1 or PM2.

The main features of the Sleep Timer are the following:

- 24-bit timer up-counter operating at 32-kHz clock rate
- 24-bit compare with interrupt and DMA trigger
- 24-bit capture

NOTE: PM2 and PM3 are not available in the CC2544.

#### Topic

# 13.1 General 149 13.2 Timer Compare 149 13.3 Timer Capture 149 13.4 Sleep Timer Registers 150

#### Page



# 13.1 General

The Sleep Timer is a 24-bit timer running on the 32-kHz clock . The timer starts running immediately after a reset and continues to run uninterrupted.

The current value of the timer can be read from SFR registers ST2:ST1:ST0. When ST0 is read, the current value of the 24-bit counter is latched. Thus, the ST0 register must be read before ST1 and ST2 to read a correct Sleep Timer count value.

The Sleep Timer is running when operating in all power modes except PM3. The value of the Sleep Timer is not preserved in PM3. When returning from PM1 or PM2 (where the system clock is shut down), the Sleep Timer value in ST2:ST1:ST0 is not up-to-date until a positive edge on the 32-kHz clock has been detected after the system clock restarted. To ensure an updated value is read, wait for a positive transition on the 32-kHz clock by polling the SLEEPSTA.CLK32K bit, before reading the Sleep Timer value.

Note that if supply voltage drops below 2 V while in PM2, the sleep interval might be affected.

# 13.2 Timer Compare

A timer compare event occurs when the timer value is equal to the 24-bit compare value and there is a positive edge on the 32-kHz clock. The compare value is set by writing to registers ST2:ST1:ST0. Writing to ST0 while STLOAD.LDRDY is 1 initiates loading of the new compare value, i.e., the most-recent values written to the ST2, ST1, and ST0 registers. This means that when writing a compare value, ST2 and ST1 must be written before ST0.STLOAD.LDRDY is 0 during the load, and software must not start a new load until STLOAD.LDRDY has flipped back to 1.

When setting a new compare value, the value should be at least 5 more than the current sleep timer value. Otherwise, the timer compare event may be lost.

The interrupt enable bit for the ST interrupt is IEN0.STIE, and the interrupt flag is IRCON.STIF. When a timer compare event occurs, the interrupt flag IRCON.STIF is asserted.

In PM1 and PM2, the Sleep Timer compare event may be used to wake up the device and return to active operation in active mode. The default value of the compare value after reset is 0xFF FFFF.

The interrupt enable bit for the ST interrupt is IENO.STIE, and the interrupt flag is IRCON.STIF.

The Sleep Timer compare event can also be used as a DMA trigger (DMA trigger 28 in Table 10-1 on CC2544, DMA trigger 16 in Table 10-2 on CC2543 and CC2545).

# **13.3 Timer Capture**

The timer capture occurs when the interrupt flag for a selected I/O pin is set and this event has been dectected by the 32-kHz clock. Sleep Timer capture is enabled by setting STCC.PORT[1:0] and STCC.PIN[2:0] to the I/O pin that is to be used to trigger the capture. When STCS.VALID goes high, the capture value in STCV2:STCV1:STCV0 can be read. The captured value is one more than the value at the instant for the event on the I/O pin. Software should therefore subtract one from the captured value if abolute timing is required. To enable a new capture, follow these steps:

- 1. Clear STCS.VALID.
- 2. Wait until SLEEPSTA.CLK32K is low.
- 3. Wait until SLEEPSTA.CLK32K is high.
- 4. Clear the pin interrupt flag in the POIFG/P1IFG/P2IFG register.

This sequence, using the rising edge on P0.0 as an example, is shown in Figure 13-1. Failure to follow the procedure may cause the capture functionality to stop working until a chip reset.





T0412-01

# Figure 13-1. Sleep Timer Capture (Example Using Rising Edge on P0\_0)

It is not possible to switch the input-capture pin while capture is enabled. Capture must be disabled before a new input-capture pin can be selected. To disable capture, follow these steps (note that interrupts will be disabled for up to half of a 32-kHz cycle, or 15.26 µs):

- 1. Disable interrupts.
- 2. Wait until SLEEPSTA.CLK32K is high.
- 3. Set STCC.PORT[1:0] to 3. This disables capture.

# 13.4 Sleep Timer Registers

The registers used by the Sleep Timer are:

- ST2 Sleep Timer 2
- ST1 Sleep Timer 1
- ST0 Sleep Timer 0
- STLOAD Sleep Timer load status
- STCC Sleep Timer capture control
- STCS Sleep Timer capture status
- STCV0 Sleep Timer capture value byte 0
- STCV1 Sleep Timer capture value byte 1
- STCV2 Sleep Timer capture value byte 2

| ST2 (0x97) | ) – Sleep | Timer 2 |
|------------|-----------|---------|
|------------|-----------|---------|

| Bit | Name     | Reset | R/W | Description                                                                                                                                                                                                                                                                                                     |
|-----|----------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ST2[7:0] | 0x00  | R/W | Sleep Timer count/compare value. When read, this register returns the high bits [23:16] of the Sleep Timer count. When writing, this register sets the high bits [23:16] of the compare value. The value read is latched at the time of reading register ST0. The value written is latched when ST0 is written. |

| ST1 ( | ST1 (0x96) – Sleep Timer 1 |       |     |                                                                                                                                                                                                                                                                                                                   |  |
|-------|----------------------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit   | Name                       | Reset | R/W | Description                                                                                                                                                                                                                                                                                                       |  |
| 7:0   | ST1[7:0]                   | 0x00  | R/W | Sleep Timer count/compare value. When read, this register returns the middle bits [15:8] of the Sleep Timer count. When writing, this register sets the middle bits [15:8] of the compare value. The value read is latched at the time of reading register ST0. The value written is latched when ST0 is written. |  |

#### ST0 (0x95) - Sleep Timer 0

| Bit | Name     | Reset | R/W | Description                                                                                                                                                                                                                                            |
|-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | ST0[7:0] | 0x00  | R/W | Sleep Timer count/compare value. When read, this register returns the low bits [7:0] of the Sleep Timer count. When writing, this register sets the low bits [7:0] of the compare value. Writes to this register are ignored unless STLOAD.LDRDY is 1. |

| Bit | Name  | Reset       | R/W | Description                                                                                                                                              |
|-----|-------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | -     | 0000<br>000 | R0  | Reserved                                                                                                                                                 |
| 0   | LDRDY | 1           | R   | Load ready. This bit is 0 while the Sleep Timer loads the 24-bit compare value and 1 when the Sleep Timer is ready to start loading a new compare value. |

#### STCC (0x62B0) – Sleep Timer Capture Control

| Bit | Name      | Reset | R/W | Description                                                                                                                                    |
|-----|-----------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | -         | 000   | R0  | Reserved                                                                                                                                       |
| 4:3 | PORT[1:0] | 11    | R   | Port select. Valid settings are 0–2. Capture is disabled when set to 3, i.e. an invalid setting is selected.                                   |
| 2:0 | PIN[2:0]  | 111   |     | Pin select. Valid settings are 0–7 when PORT[1:0] is 0 or 1, 0–5 when PORT[1:0] is 2. Capture is disabled when an invalid setting is selected. |

# STCS (0x62B1) – Sleep Timer Capture Status

| Bit | Name  | Reset       | R/W  | Description                                                                                                      |
|-----|-------|-------------|------|------------------------------------------------------------------------------------------------------------------|
| 7:1 | -     | 0000<br>000 | R0   | Reserved                                                                                                         |
| 0   | VALID | 0           | R/W0 | Capture valid flag. Set to 1 when capture value in STCV has been updated. Clear explicitly to allow new capture. |

# STCV0 (0x62B2) – Sleep Timer Capture Value Byte 0

| Bit | Name      | Reset | R/W | Description                             |
|-----|-----------|-------|-----|-----------------------------------------|
| 7:0 | STCV[7:0] | 0x00  | R   | Bits [7:0] of Sleep Timer capture value |

#### STCV1 (0x62B3) – Sleep Timer Capture Value Byte 1

| Bit | Name     | Reset | R/W | Description                              |
|-----|----------|-------|-----|------------------------------------------|
| 7:0 | STCV[15: | 0x00  | R   | Bits [15:8] of Sleep Timer capture value |
|     | 8]       |       |     |                                          |

#### STCV2 (0x62B4) – Sleep Timer Capture Value Byte 2

| Bit | Name            | Reset | R/W | Description                               |
|-----|-----------------|-------|-----|-------------------------------------------|
| 7:0 | STCV[23:<br>16] | 0x00  | R   | Bits [23:16] of Sleep Timer capture value |



The ADC (CC2543/45 only) supports 14-bit analog-to-digital conversion with up to 12 effective number of bits (ENOB). It includes an analog multiplexer with up to eight individually configurable channels and a reference voltage generator. Conversion results can be written to memory through DMA. Several modes of operation are available.

| Торіс |                  | Page |
|-------|------------------|------|
|       | ADC Introduction |      |



# 14.1 ADC Introduction

The ADC supports up to 14-bit analog-to-digital conversion with up to 12 bits ENOB (Effective Number Of Bits). It includes an analog multiplexer with up to eight individually configurable channels and a reference voltage generator. Conversion results can be written to memory through DMA. Several modes of operation are available.

The main features of the ADC are as follows:

- Selectable decimation rates which also set the effective resolution (7 to 12 bits).
- Eight individual input channels, single-ended or differential
- Reference voltage selectable as internal, external single-ended, external differential, or AVDD5
- Interrupt request generation
- DMA triggers at end of conversions
- Temperature sensor input
- Battery measurement capability



Figure 14-1. ADC Block Diagram

# 14.2 ADC Operation

This section describes the general setup and operation of the ADC and describes the use of the ADC control and status registers accessed by the CPU.

# 14.2.1 ADC Inputs

The signals on the port-0 pins can be used as ADC inputs. In the following, these port pins are referred to as the AIN0–AIN7 pins. The input pins AIN0–AIN7 are connected to the ADC.

It is possible to configure the inputs as single-ended or differential inputs. In the case where differential inputs are selected, the differential inputs consist of the input pairs AIN0–AIN1, AIN2–AIN3, AIN4–AIN5, and AIN6–AIN7. Note that no negative supply can be applied to these pins, nor a supply higher than VDD (unregulated power). It is the difference between the pins of each pair that is converted in differential mode.

In addition to the input pins AINO–AIN7, the output of an on-chip temperature sensor can be selected as an input to the ADC for temperature measurements. In order to do so, the registers TR0.ADCTM and ATEST.ATESTCTRL must be set as described in the register descriptions in Section 14.2.10 and Section 23.12.3.1, respectively. To enable the temperature sensor as an input to the ADC, the TR0.ADCTM bit must be set to 1 before setting the ATEST.ATESTCTRL bit to 1. When disabling the temperature sensor as an input, the ATEST.ATESTCTRL bit must be set to 0 before clearing the TR0.ADCTM bit. The TR0 register does not have any retention in PM2 or PM3, so ATEST and TR0 must be cleared in the correct manner before entering these power modes.

ADC Operation



www.ti.com

It is also possible to select a voltage corresponding to AVDD5/3 as an ADC input. This input allows the implementation of, for example, a battery monitor in applications where this feature is required. Note that the reference in this case must not be dependent on the battery voltage; for instance, the AVDD5 voltage must not be used as a reference.

The single-ended inputs AIN0 through AIN7 are represented by channel numbers 0 to 7. Channel numbers 8 through 11 represent the differential inputs consisting of AIN0–AIN1, AIN2–AIN3, AIN4–AIN5, and AIN6–AIN7. Channel numbers 12 through 15 represent GND (12), temperature sensor (14), and AVDD5/3 (15), with channel 13 being reserved. These values are used in the ADCCON2.SCH and ADCCON3.SCH fields.

The ADC input is a switched capacitance stage which draws current during the conversion. As an example, the equivalent input impedance of a typical device was found to be 176 k $\Omega$  when used with an input voltage of 3 V, a 512x decimation rate, and the internal reference.

# 14.2.2 ADC Conversion Sequences

The ADC can perform a sequence of conversions and move the results to memory (through DMA) without any interaction from the CPU.

The conversion sequence can be influenced with the APCFG register (see Section 8.6.5), in that the eight analog inputs to the ADC come from I/O pins that are not necessarily programmed to be analog inputs. If a channel should normally be part of a sequence, but the corresponding analog input is disabled in the APCFG register, then that channel is skipped. When using differential inputs, both pins in a differential pair must set as analog input pins in the APCFG register.

The ADCCON2.SCH register bits are used to define an ADC conversion sequence from the ADC inputs. If ADCCON2.SCH is set to a value less than 8, the conversion sequence contains a conversion from each channel from 0 up to and including the channel number programmed in ADCCON2.SCH. When ADCCON2.SCH is set to a value between 8 and 12, the sequence consists of differential inputs, starting at channel 8 and ending at the programmed channel. For ADCCON2.SCH greater than or equal to 12, the sequence consists of the selected channel only.

# 14.2.3 Single ADC Conversion

In addition to this sequence of conversions, the ADC can be programmed to perform a single conversion from any channel. Such a conversion is triggered by writing to the ADCCON3 register. The conversion starts immediately unless a conversion sequence is already ongoing, in which case the single conversion is performed as soon as that sequence is finished.

# 14.2.4 ADC Operating Modes

This section describes the operating modes and initialization of conversions.

The ADC has three control registers: ADCCON1, ADCCON2, and ADCCON3. These registers are used to configure the ADC and to report status.

The ADCCON1.EOC bit is a status bit that is set high when a conversion ends and cleared when ADCH is read.

The ADCCON1.ST bit is used to start a sequence of conversions. A sequence starts when this bit is set high, ADCCON1.STSEL is 11, and no conversion is currently running. When the sequence is completed, this bit is automatically cleared.

The ADCCON1.STSEL bits select the event that starts a new sequence of conversions. The options which can be selected are rising edge on external pin P2.0, end of previous sequence, a Timer 1 channel 0 compare event, or ADCCON1.ST is 1.

The ADCCON2 register controls how the sequence of conversions is performed.

ADCCON2.SREF is used to select the reference voltage. The reference voltage should only be changed when no conversion is running.



The ADCCON2.SDIV bits select the decimation rate, thereby also the resolution and time required to complete a conversion, and hence the sample rate. The decimation rate should only be changed when no conversion is running.

The last channel of a sequence is selected with the ADCCON2.SCH bits as described previously.

The ADCCON3 register controls the channel number, reference voltage, and decimation rate for a single conversion. The single conversion takes place immediately after the ADCCON3 register is written to, or if a conversion sequence is ongoing, immediately after the sequence has ended. The coding of the register bits is exactly as for ADCCON2.

# 14.2.5 ADC Conversion Results

The digital conversion result is represented in 2s-complement form. For single-ended configurations, the result can be expected to be positive. This is because the result is the difference between the input signal and ground, which is always positively signed (Vconv = Vinp – Vinn, where Vinn = 0 V). The maximum value is reached when the input signal is equal to VREF, the selected voltage reference. For differential configurations, the difference between two pins is converted, and this difference can be negatively signed. For example, with a decimation rate of 512 using only the 12 MSBs of the digital conversion result register, the maximum value of 2047 is reached when the analog input (Vconv) is equal to VREF, and minimum value of -2048 is reached when the analog input is equal to -VREF.

The digital conversion result is available in ADCH and ADCL when ADCCON1.EOC is set to 1. Note that the conversion result always resides in the MSB section of the combined ADCH and ADCL registers.

When the ADCCON2.SCH bits are read, they indicate the channel on which conversion is ongoing. The results in ADCL and ADCH normally apply to the previous conversion. If the conversion sequence has ended, ADCCON2.SCH has a value of one more than the last channel number, but if the channel number last written to ADCCON2.SCH was 12 or more, the same value is read back.

# 14.2.6 ADC Reference Voltage

The positive reference voltage for analog-to-digital conversions is selectable as either an internally generated voltage, the AVDD5 pin, an external voltage applied to the AIN7 input pin, or a differential voltage applied to the AIN6–AIN7 inputs.

The accuracy of the conversion results depend on the stability and noise properties of the reference voltage. Offset from the wanted voltage introduces a gain error in the ADC proportional to the ratio of the wanted voltage and the actual voltage. Noise on the reference must be lower than quantization noise of the ADC to ensure the specified SNR is achieved.

# 14.2.7 ADC Conversion Timing

The ADC should only be used with the 32-MHz XOSC, and no system clock division should be implemented by the user. The actual ADC sampling frequency of 4 MHz is generated by fixed internal division. The time required to perform a conversion depends on the selected decimation rate. In general, the conversion time is given by:

Tconv = (decimation rate + 16)  $\times$  0.25 µs.

# 14.2.8 ADC Interrupts

The ADC generates an interrupt when a single conversion triggered by writing to ADCCON3 has completed. No interrupt is generated when a conversion from the sequence is completed.

# 14.2.9 ADC DMA Triggers

The ADC generates a DMA trigger every time a conversion from the sequence has completed. When a single conversion completes, no DMA trigger is generated.

There is one DMA trigger for each of the eight channels defined by the first eight possible settings for ADCCON2.SCH. The DMA trigger is active when a new sample is ready from the conversion for the channel. The DMA triggers are named ADC\_CH**sd** in Table 10-1, where **s** is single-ended channel and **d** is differential channel.



ADC Operation

In addition, one DMA trigger, ADC\_CHALL, is active when new data is ready from any of the channels in the ADC conversion sequence.

# 14.2.10 ADC Registers

This section describes the ADC registers.

#### ADCL (0xBA) - ADC Data, Low

| Bit | Name     | Reset   | R/W | Description                                     |
|-----|----------|---------|-----|-------------------------------------------------|
| 7:2 | ADC[5:0] | 0000 00 | R   | Least-significant part of ADC conversion result |
| 1:0 | -        | 00      | R0  | Reserved. Always read as 0                      |

# ADCH (0xBB) - ADC Data, High

| Bit | Name      | Reset | R/W | Description                                    |
|-----|-----------|-------|-----|------------------------------------------------|
| 7:0 | ADC[13:6] | 0x00  | R   | Most-significant part of ADC conversion result |

#### ADCCON1 (0xB4) - ADC Control 1

| Bit | Name       | Reset | R/W         | Description                                                                                                                                            |
|-----|------------|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EOC        | 0     | R/H0        | End of conversion. Cleared when ADCH has been read. If a new conversion is completed before the previous data has been read, the EOC bit remains high. |
|     |            |       |             | 0: Conversion not complete                                                                                                                             |
|     |            |       |             | 1: Conversion completed                                                                                                                                |
| 6   | ST         | 0     | R/W1/<br>H0 | Start conversion. Read as 1 until conversion has completed                                                                                             |
|     |            |       |             | 0: No conversion in progress                                                                                                                           |
|     |            |       |             | 1: Start a conversion sequence if ADCCON1.STSEL = 11 and no sequence is running.                                                                       |
| 5:4 | STSEL[1:0] | 11    | R/W         | Start select. Selects the event that starts a new conversion sequence                                                                                  |
|     |            |       |             | 00: External trigger on P2.0 pin                                                                                                                       |
|     |            |       |             | 01: Full speed. Do not wait for triggers                                                                                                               |
|     |            |       |             | 10: Timer 1 channel 0 compare event                                                                                                                    |
|     |            |       |             | 11: ADCCON1.ST = 1                                                                                                                                     |
| 3:2 | -          | 00    | R/W         | Controls the 16-bit random-number generator. See ADCCON1 (0xB4) – ADC Control 1 description in Section 15.3.                                           |
| 1:0 | -          | 11    | R/W         | Reserved. Always set to 11                                                                                                                             |



| Bit | Name      | Reset | R/W | Description                                                                                                                                                                                                                                            |
|-----|-----------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | SREF[1:0] | 00    | R/W | Selects reference voltage used for the sequence of conversions                                                                                                                                                                                         |
|     |           |       |     | 00: Internal reference                                                                                                                                                                                                                                 |
|     |           |       |     | 01: External reference on AIN7 pin                                                                                                                                                                                                                     |
|     |           |       |     | 10: AVDD5 pin                                                                                                                                                                                                                                          |
|     |           |       |     | 11: External reference on AIN6–AIN7 differential input                                                                                                                                                                                                 |
| 5:4 | SDIV[1:0] | 01    | R/W | Sets the decimation rate for channels included in the sequence of conversions. The decimation rate also determines the resolution and time required to complete a conversion.                                                                          |
|     |           |       |     | 00: 64 decimation rate (7 bits ENOB setting)                                                                                                                                                                                                           |
|     |           |       |     | 01: 128 decimation rate (9 bits ENOB setting)                                                                                                                                                                                                          |
|     |           |       |     | 10: 256 decimation rate (10 bits ENOB setting)                                                                                                                                                                                                         |
|     |           |       |     | 11: 512 decimation rate (12 bits ENOB setting)                                                                                                                                                                                                         |
| 3:0 | SCH[3:0]  | 0000  | R/W | Sequence channel select. Selects the end of the sequence. A sequence can either be from AIN0 to AIN7 (SCH $\leq$ 7) or from differential input AIN0–AIN1 to AIN6–AIN7 (8 $\leq$ SCH $\leq$ 11). For other settings, only one conversions is performed. |
|     |           |       |     | When read, these bits indicate the channel number on which a conversion is ongoing.                                                                                                                                                                    |
|     |           |       |     | 0000: AIN0                                                                                                                                                                                                                                             |
|     |           |       |     | 0001: AIN1                                                                                                                                                                                                                                             |
|     |           |       |     | 0010: AIN2                                                                                                                                                                                                                                             |
|     |           |       |     | 0011: AIN3                                                                                                                                                                                                                                             |
|     |           |       |     | 0100: AIN4                                                                                                                                                                                                                                             |
|     |           |       |     | 0101: AIN5                                                                                                                                                                                                                                             |
|     |           |       |     | 0110: AIN6                                                                                                                                                                                                                                             |
|     |           |       |     | 0111: AIN7                                                                                                                                                                                                                                             |
|     |           |       |     | 1000: AIN0–AIN1                                                                                                                                                                                                                                        |
|     |           |       |     | 1001: AIN2–AIN3                                                                                                                                                                                                                                        |
|     |           |       |     | 1010: AIN4–AIN5                                                                                                                                                                                                                                        |
|     |           |       |     | 1011: AIN6–AIN7                                                                                                                                                                                                                                        |
|     |           |       |     | 1100: GND                                                                                                                                                                                                                                              |
|     |           |       |     | 1101: Reserved                                                                                                                                                                                                                                         |
|     |           |       |     | 1110: Temperature sensor                                                                                                                                                                                                                               |
|     |           |       |     | 1111: VDD/3                                                                                                                                                                                                                                            |



ADC Operation

| Bit | Name      | Reset | R/W | Description                                                                                                                                                  |
|-----|-----------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | EREF[1:0] | 00    | R/W | Selects reference voltage used for the extra conversion                                                                                                      |
|     |           |       |     | 00: Internal reference                                                                                                                                       |
|     |           |       |     | 01: External reference on AIN7 pin                                                                                                                           |
|     |           |       |     | 10: AVDD5 pin                                                                                                                                                |
|     |           |       |     | 11: External reference on AIN6–AIN7 differential input                                                                                                       |
| 5:4 | EDIV[1:0] | 00    | R/W | Sets the decimation rate used for the extra conversion. The decimation rate also determines the resolution and the time required to complete the conversion. |
|     |           |       |     | 00: 64 decimation rate (7 bits ENOB)                                                                                                                         |
|     |           |       |     | 01: 128 decimation rate (9 bits ENOB)                                                                                                                        |
|     |           |       |     | 10: 256 decimation rate (10 bits ENOB)                                                                                                                       |
|     |           |       |     | 11: 512 decimation rate (12 bits ENOB)                                                                                                                       |
| 3:0 | ECH[3:0]  | 0000  | R/W | Single channel select. Selects the channel number of the single conversion that is triggered by writing to ADCCON3.                                          |
|     |           |       |     | 0000: AIN0                                                                                                                                                   |
|     |           |       |     | 0001: AIN1                                                                                                                                                   |
|     |           |       |     | 0010: AIN2                                                                                                                                                   |
|     |           |       |     | 0011: AIN3                                                                                                                                                   |
|     |           |       |     | 0100: AIN4                                                                                                                                                   |
|     |           |       |     | 0101: AIN5                                                                                                                                                   |
|     |           |       |     | 0110: AIN6                                                                                                                                                   |
|     |           |       |     | 0111: AIN7                                                                                                                                                   |
|     |           |       |     | 1000: AIN0–AIN1                                                                                                                                              |
|     |           |       |     | 1001: AIN2–AIN3                                                                                                                                              |
|     |           |       |     | 1010: AIN4–AIN5                                                                                                                                              |
|     |           |       |     | 1011: AIN6–AIN7                                                                                                                                              |
|     |           |       |     | 1100: GND                                                                                                                                                    |
|     |           |       |     | 1101: Reserved                                                                                                                                               |
|     |           |       |     | 1110: Temperature sensor                                                                                                                                     |
|     |           |       |     | 1111: VDD/3                                                                                                                                                  |

# TR0 (0x624B) – Test Register 0

| Bit | Name  | Reset   | R/W | Description                                                                                                                                                                                                  |
|-----|-------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1 | -     | 000 000 | R0  | Reserved. Write as 0.                                                                                                                                                                                        |
| 0   | ADCTM | 0       | R/W | Set to 1 to connect the temperature sensor to the SOC_ADC. See also ATEST register description to enable the temperature sensor. Note that the TR0 register does not retain data in power modes PM2 and PM3. |



# **Random-Number Generator**

This chapter provides more information about the random-number generator and its usage.

### Topic

| opic |                                   | Page       |
|------|-----------------------------------|------------|
| 15.1 | Introduction                      | 160        |
| 15.2 | Random-Number-Generator Operation | <b>160</b> |
| 15.3 | Random-Number-Generator Registers | <b>160</b> |

# 15.1 Introduction

The random-number generator has the following features.

- Generates pseudorandom bytes which can be read by the CPU or used directly by the command strobe processor.
- Calculates CRC16 of bytes that are written to RNDH.
- Seeded by value written to RNDL.

The random-number generator is a 16-bit linear-feedback shift register (LFSR) with polynomial  $X^{16} + X^{15} + X^2 + 1$  (i.e., CRC16). It uses different levels of unrolling depending on the operation it performs. The basic version (no unrolling) is shown in Figure 15-1.

The random-number generator is turned off when ADCCON1.RCTRL = 11.



Figure 15-1. Basic Structure of the Random-Number Generator

# 15.2 Random-Number-Generator Operation

The operation of the random-number generator is controlled by the ADCCON1.RCTRL bits. The current value of the 16-bit shift register in the LFSR can be read from the RNDH and RNDL registers.

# 15.2.1 Pseudorandom Sequence Generation

The default operation (ADCCON1.RCTRL is 00) is to clock the LFSR once (13× unrolling; where clocking with 13× unrolling means performing an operation equivalent to doing 13 shifts with feedback) each time the RFPSRND reads the random value. This leads to the availability of a fresh pseudorandom byte from the LSB end of the LFSR.

Another way to update the LFSR is to set ADCCON1.RCTRL to 01. This clocks the LFSR once (13x unrolling), and the ADCCON1.RCTRL bits are automatically cleared when the operation has completed.

# 15.2.2 Seeding

The LFSR can be seeded by writing to the RNDL register twice. Each time the RNDL register is written, the 8 LSBs of the LFSR are copied to the 8 MSBs and the 8 LSBs are replaced with the new data byte that was written to RNDL.

Note that a seed value of 0x0000 or 0x8003 always leads to an unchanged value in the LFSR after clocking, as no values are pushed in via in\_bit (see Figure 15-1); hence, neither of these seed values should be used for random-number generation.

# 15.2.3 CRC16

The LFSR can also be used to calculate the CRC value of a sequence of bytes. Writing to the RNDH register triggers a CRC calculation. The new byte is processed from the MSB end and an 8× unrolling is used, so that a new byte can be written to RNDH every clock cycle.

Note that the LFSR must be properly seeded by writing to RNDL before the CRC calculations start. Usually, the seed value for CRC calculations should be 0x0000 or 0xFFFF.

# 15.3 Random-Number-Generator Registers

This section describes the random-number-generator registers.



| RND | RNDL (0xBC) – Random-Number-Generator Data, Low Byte |       |     |                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|-----|------------------------------------------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Bit | Name                                                 | Reset | R/W | Description                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| 7:0 | RNDL[7:0]                                            | 0xFF  | R/W | Random value/seed or CRC result, low byte                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|     |                                                      |       |     | When used for random-number generation, writing to this register twice seeds the random-<br>number generator. Writing to this register copies the 8 LSBs of the LFSR to the 8 MSBs and<br>replaces the 8 LSBs with the data value written. |  |  |  |  |  |  |  |
|     |                                                      |       |     | The value returned when reading from this register is the 8 LSBs of the LFSR.                                                                                                                                                              |  |  |  |  |  |  |  |
|     |                                                      |       |     | When used for random-number generation, reading this register returns the 8 LSBs of the random number. When used for CRC calculations, reading this register returns the 8 LSBs of the CRC result.                                         |  |  |  |  |  |  |  |

#### RNDH (0xBD) - Random-Number-Generator Data, High Byte

| Bit | Name      | Reset | R/W | Description                                                                                                                                                                                        |  |  |  |  |
|-----|-----------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7:0 | RNDH[7:0] | 0xFF  | R/W | Random value or CRC result/input data, high byte                                                                                                                                                   |  |  |  |  |
|     |           |       |     | When written, a CRC16 calculation is triggered, and the data value written is processed starting with the MSB.                                                                                     |  |  |  |  |
|     |           |       |     | value returned when reading from this register is the 8 MSBs of the LFSR.                                                                                                                          |  |  |  |  |
|     |           |       |     | When used for random-number generation, reading this register returns the 8 MSBs of the random number. When used for CRC calculations, reading this register returns the 8 MSBs of the CRC result. |  |  |  |  |

# ADCCON1 (0xB4) - ADC Control 1

| Bit | Name       | Reset | R/W | Description                                                                                                                                |
|-----|------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | -          | 0011  | -   | For CC2544, these bits are reserved. For CC2543/45, see the ADCCON1 (0xB4) - ADC Control 1 description in Section 14.2.10                  |
| 3:2 | RCTRL[1:0] | 00    | R/W | Controls the 16-bit random-number generator. When 01 is written, the setting automatically returns to 00 when the operation has completed. |
|     |            |       |     | 00: Normal operation. (13x unrolling)                                                                                                      |
|     |            |       |     | 01: Clock the LFSR once (13x unrolling)                                                                                                    |
|     |            |       |     | 10: Reserved                                                                                                                               |
|     |            |       |     | 11: Stopped. Random-number generator is turned off.                                                                                        |
| 1:0 | -          | 11    | R/W | Reserved. Always set to 11                                                                                                                 |



# **AES Coprocessor**

The Advanced Encryption Standard (AES) coprocessor allows encryption/decryption to be performed with minimal CPU usage, see Appendix C.

The coprocessor has the following features:

- ECB, CBC, CFB, OFB, CTR, and CBC-MAC modes
- Hardware support for CCM mode
- 128-bit key and IV/nonce
- DMA transfer trigger capability

#### Topic

Page

| 16.1 | AES Operation         | 163 |
|------|-----------------------|-----|
| 16.2 | Key and IV            | 163 |
| 16.3 | Padding of Input Data | 163 |
| 16.4 | Interface to CPU      | 163 |
| 16.5 | Modes of Operation    | 163 |
| 16.6 | CBC-MAC               | 163 |
| 16.7 | CCM Mode              | 164 |
| 16.8 | AES Interrupts        | 166 |
| 16.9 | AES DMA Triggers      | 166 |
|      | AES Registers         |     |



# 16.1 AES Operation

To encrypt a message, the following procedure must be followed (ECB, CBC):

- Load key
- Load initialization vector (IV)
- Download and upload data for encryption/decryption.

The AES coprocessor works on blocks of 128 bits. A block of data is loaded into the coprocessor, encryption is performed, and the result must be read out before the next block can be processed. Before each block is loaded, a dedicated start command must be sent to the coprocessor.

# 16.2 Key and IV

Before a key or IV/nonce load starts, an appropriate load key or IV/nonce command must be issued to the coprocessor. When loading the IV, it is important also to set the correct mode.

A key load or IV load operation aborts any processing that could be running. The key, once loaded, stays valid until a key reload takes place.

The IV must be downloaded before the beginning of each message (not each block).

Both the key and IV values are cleared by a reset of the device and when PM2 or PM3 is entered.

# 16.3 Padding of Input Data

The AES coprocessor works on blocks of 128 bits. If the last block contains less than 128 bits, it must be padded with zeros when written to the coprocessor.

# 16.4 Interface to CPU

The CPU communicates with the coprocessor using three SFR registers:

- ENCCS, encryption control and status register
- ENCDI, encryption input register
- ENCDO, encryption output register

Read/write to the status register is done directly by the CPU, whereas access to the input/output registers should be performed using direct memory access (DMA).

When using DMA with the AES coprosessor, two DMA channels must be used, one for input data and one for output data. The DMA channels must be initialized before a start command is written to ENCCS. Writing a start command generates a DMA trigger, and the transfer is started. After each block is processed, an interrupt is generated. The interrupt is used to issue a new start command to ENCCS.

# 16.5 Modes of Operation

When using CFB, OFB, or CTR mode, the 128-bit blocks are divided into four 32-bit blocks. The 32 bits are loaded into the AES coprocessor, and the resulting 32 bits are read out. This continues until all 128 bits have been encrypted. The only time one must consider this is if data is loaded/read directly using the CPU. When using DMA, this is handled automatically by the DMA triggers generated by the AES coprocessor; thus, DMA is preferred.

Both encryption and decryption are performed similarly.

The CBC-MAC mode is a variant of the CBC mode. See Section 16.6 for an explanation.

CCM is a combination of CBC-MAC and CTR. Parts of the CCM must therefore be done in software. The following section gives a short explanation of the necessary steps to be done.

# 16.6 CBC-MAC

When performing CBC-MAC encryption, data is downloaded to the coprocessor in CBC-MAC mode one block at a time, except for the last block. Before the last block is loaded, the mode is changed to CBC. The last block is downloaded and the block uploaded is the message MAC.



#### CCM Mode

CBC-MAC decryption is similar to encryption. The message MAC uploaded must be compared with the MAC to be verified.

# 16.7 CCM Mode

To encrypt a message in CCM mode, the following sequence can be conducted (key is already loaded):

# Message Authentication Phase

This phase takes place during the following steps 1–6.

- 1. The software loads the IV with zeros.
- 2. The software creates block B0. The layout of block B0 is shown in Figure 16-1.

|                                   | Name<br>B0 |      |  |  |  |  |      | Designation<br>First Block for Authentication in CCM Mode |    |    |   |  |  |   |   |  |  |
|-----------------------------------|------------|------|--|--|--|--|------|-----------------------------------------------------------|----|----|---|--|--|---|---|--|--|
| Byte 0 1 2 3 4 5 6 7 8 9 10 11 12 |            |      |  |  |  |  |      | 13                                                        | 14 | 15 |   |  |  |   |   |  |  |
|                                   | Name       | Flag |  |  |  |  | None | ce                                                        |    |    | • |  |  | L | М |  |  |

# Figure 16-1. Message Authentication Phase Block B0

There is no restriction on the nonce value. L\_M is the message length in bytes.

The content of the authentication flag byte is described in Figure 16-2.

L is set to 6 in this example. So, L - 1 is set to 5. M and A\_Data can be set to any value.

| Name     Designation       FLAG/B0     Authentication Flag Field for CCM mode |              |                 |                                                  |                                                                       |                                                                                    |                                                                                          |                                                                                                |  |  |
|-------------------------------------------------------------------------------|--------------|-----------------|--------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|
| 7                                                                             | 6            | 5               | 4                                                | 3                                                                     | 2                                                                                  | 1                                                                                        | 0                                                                                              |  |  |
| Reserved                                                                      | A_Data       | (M – 2)/2 L – 1 |                                                  |                                                                       |                                                                                    |                                                                                          |                                                                                                |  |  |
| 0                                                                             | х            | х               | x                                                | x                                                                     | 1                                                                                  | 0                                                                                        | 1                                                                                              |  |  |
|                                                                               | FLAG/B0<br>7 | FLAG/B0<br>7 6  | FLAG/B0     Authentication       7     6       5 | FLAG/B0     Authentication Flag Field for C       7     6     5     4 | FLAG/B0     Authentication Flag Field for CCM mode       7     6     5     4     3 | FLAG/B0     Authentication Flag Field for CCM mode       7     6     5     4     3     2 | FLAG/B0     Authentication Flag Field for CCM mode       7     6     5     4     3     2     1 |  |  |

# Figure 16-2. Authentication Flag Byte

- 3. If some additional authentication data (denoted a, following) is needed (that is, A\_Data = 1), the software creates the A\_Data length field, called L(a) by:
  - (a) If I(a) = 0, (that is, A\_Data = 0), then L(a) is the empty string. Note that I(a) is the length of a in octets.
  - (b) If  $0 < I(a) < 2^{16} 2^8$ , then L(a) is the 2-octet encoding of I(a).

The additional authentication data is appended to the A\_Data length field L(a). The additional authentication blocks are padded with zeros until the last additional authentication block is full. There is no restriction on the length of a.

AUTH-DATA = L(a) + Authentication Data + (zero padding)

- 4. The last block of the message is padded with zeros until full (that is, if its length is not an integral multiple of 128 bits).
- 5. The software concatenates block B0, the additional authentication blocks if any, and the message;

Input message = B0 + AUTH-DATA + Message + (zero padding of message)

 Once the input message authentication by CBC-MAC is finished, the software leaves the uploaded buffer contents unchanged (M = 16), or keeps only the higher-M bytes of the buffer unchanged, while setting the lower bits to 0 (M != 16).

The result is called T.

# Message Encryption

7. The software creates the key stream block A0. Note that L = 6, with the current example of the CTR generation. The content is shown in Figure 16-3.

Note that when encrypting authentication data T to generate U in OFB mode, the CTR value must be zero. When encrypting message blocks using CTR mode, the CTR value must be any value but zero.

The content of the encryption-flag byte is described in Figure 16-4.



|      | Name<br>A0 |   |   |   |   | Desigr<br>First C |    | ue for C | CM Mode | e |    |    |    |    |    |    |
|------|------------|---|---|---|---|-------------------|----|----------|---------|---|----|----|----|----|----|----|
| Byte | 0          | 1 | 2 | 3 | 4 | 5                 | 6  | 7        | 8       | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| Name | Flag       |   |   |   |   |                   | No | nce      |         |   |    |    |    | СТ | R  |    |

#### Figure 16-3. Message Encryption Phase Block

|       | Name         Designation           FLAG/A0         Encryption Flag Field for CCM Mode |       |   |   |   |       |   |   |  |
|-------|---------------------------------------------------------------------------------------|-------|---|---|---|-------|---|---|--|
| Bit   | 7                                                                                     | 6     | 5 | 4 | 3 | 2     | 1 | 0 |  |
| Name  | Rese                                                                                  | erved |   | — |   | L – 1 |   |   |  |
| Value | 0                                                                                     | 0     | 0 | 0 | 0 | 1     | 0 | 1 |  |

#### Figure 16-4. Encryption Flag Byte

- 8. The software loads A0 by selecting a Load IV/nonce command. To do so, it sets the mode to CFB or OFB at the same time it selects the Load IV/nonce command.
- The software calls a CFB or an OFB encryption on the authenticated data T. The uploaded buffer contents stay unchanged (M = 16), or only its first M bytes stay unchanged, the others being set to 0 (M 16). The result is U, which is used later.
- 10. The software calls a CTR-mode encryption immediately on the still-padded message blocks. It must reload the IV when the CTR value is any value but zero.
- 11. The encrypted authentication data U is appended to the encrypted message. This gives the final result, c.

Result C = encrypted message(m) + U

CCM Mode

#### Message Decryption

#### CCM Mode Decryption

In the coprocessor, the automatic generation of CTR works on 32 bits; therefore, the maximum length of a message is  $128 \times 2^{32}$  bits, that is  $2^{36}$  bytes, which can be written in a 6-bit word. So, the value L is set to 6. To decrypt a CCM-mode processed message, the following sequence can be conducted (key is already loaded).

#### Message Parsing Phase

- 1. The software parses the message by separating the M rightmost octets, namely U, and the other octets, namely string C.
- 2. C is padded with zeros until it can fill an integral number of 128-bit blocks.
- 3. U is padded with zeros until it can fill a 128-bit block.
- 4. The software creates the key stream block A0. It is done the same way as for CCM encryption.
- 5. The software loads A0 by selecting a Load IV/nonce command. To do so, it sets the mode to CFB or OFB at the same time as it selects the IV load.
- The software calls a CFB or an OFB encryption on the encrypted authenticated data U. The uploaded buffer contents stay unchanged (M = 16), or only its first M bytes stay unchanged, the others being set to 0 (M != 16). The result is T.
- 7. The software calls a CTR-mode decryption immediately on the encrypted message blocks C. Reloading the IV/CTR is not necessary.

#### **Reference Authentication Tag Generation**

This phase is identical to the authentication phase of CCM encryption. The only difference is that the result is named MACTag (instead of T).

#### Message Authentication Checking Phase

The software compares T with MACTag.

# 16.8 AES Interrupts

The AES interrupt, ENC, is produced when encryption or decryption of a block is completed. The interrupt enable bit is IEN0.ENCIE, and the interrupt flag is SOCON.ENCIF.

# 16.9 AES DMA Triggers

Two DMA triggers are associated with the AES coprocessor. These are ENC\_DW, which is active when input data must be downloaded to the ENCDI register, and ENC\_UP, which is active when output data must be uploaded from the ENCDO register.

The ENCDI and ENCDO registers should be set as destination and source locations for DMA channels used to transfer data to or from the AES coprocessor.

# 16.10 AES Registers

The AES coprocessor registers have the layout shown in this section. The registers return to their reset value when the chip enters PM2 or PM3.



| ENC | ENCCS (0xB3) – Encryption Control and Status |       |            |                                                                                                                     |  |  |  |  |
|-----|----------------------------------------------|-------|------------|---------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Name                                         | Reset | R/W        | Description                                                                                                         |  |  |  |  |
| 7   | -                                            | 0     | R0         | Reserved, always read as 0                                                                                          |  |  |  |  |
| 6:4 | MODE[2:0]                                    | 000   | R/W        | Encryption/decryption mode                                                                                          |  |  |  |  |
|     |                                              |       |            | 000: CBC                                                                                                            |  |  |  |  |
|     |                                              |       |            | 001: CFB                                                                                                            |  |  |  |  |
|     |                                              |       |            | 010: OFB                                                                                                            |  |  |  |  |
|     |                                              |       |            | 011: CTR                                                                                                            |  |  |  |  |
|     |                                              |       |            | 100: ECB                                                                                                            |  |  |  |  |
|     |                                              |       |            | 101: CBC MAC                                                                                                        |  |  |  |  |
|     |                                              |       |            | 110: Reserved                                                                                                       |  |  |  |  |
|     |                                              |       |            | 111: Reserved                                                                                                       |  |  |  |  |
| 3   | RDY                                          | 1     | R          | Encryption/decryption ready status                                                                                  |  |  |  |  |
|     |                                              |       |            | 0: Encryption/decryption in progress                                                                                |  |  |  |  |
|     |                                              |       |            | 1: Encryption/decryption is completed.                                                                              |  |  |  |  |
| 2:1 | CMD[1:0]                                     | 0     | R/W        | Command to be performed when a 1 is written to ST                                                                   |  |  |  |  |
|     |                                              |       |            | 00: Encrypt block                                                                                                   |  |  |  |  |
|     |                                              |       |            | 01: Decrypt block                                                                                                   |  |  |  |  |
|     |                                              |       |            | 10: Load key                                                                                                        |  |  |  |  |
|     |                                              |       |            | 11: Load IV/nonce                                                                                                   |  |  |  |  |
| 0   | ST                                           | 0     | R/W1<br>H0 | Start processing command set by CMD. Must be issued for each command or 128-bit block of data. Cleared by hardware. |  |  |  |  |

#### ENCDI (0xB1) – Encryption Input Data

| Bit | Name     | Reset | R/W | Description           |
|-----|----------|-------|-----|-----------------------|
| 7:0 | DIN[7:0] | 0x00  | R/W | Encryption input data |

# ENCDO (0xB2) - Encryption Output Data

| Bit | Name      | Reset | R/W | Description            |  |  |  |  |
|-----|-----------|-------|-----|------------------------|--|--|--|--|
| 7:0 | DOUT[7:0] | 0x00  | R/W | Encryption output data |  |  |  |  |



# Watchdog Timer

The Watchdog Timer (WDT) is intended as a recovery method in situations where the CPU may be subjected to a software upset. The WDT resets the system when software fails to clear the WDT within the selected time interval. The watchdog can be used in applications that are subject to electrical noise, power glitches, electrostatic discharge, etc., or where high reliability is required. If the watchdog function is not needed in an application, it is possible to configure the Watchdog Timer to be used as an interval timer that can be used to generate interrupts at selected time intervals.

The features of the Watchdog Timer are as follows:

- · Four selectable timer intervals
- Watchdog mode
- Timer mode
- Interrupt request generation in timer mode

The WDT is configured as either a Watchdog Timer or as a timer for general-purpose use. The operation of the WDT module is controlled by the WDCTL register. The Watchdog Timer consists of a 15-bit counter clocked by the 32-kHz clock source. Note that the contents of the 15-bit counter are not user-accessible. The contents of the 15-bit counter are retained during all power modes, and the Watchdog Timer continues counting when entering active mode again.

|                         | Page       |
|-------------------------|------------|
| Watchdog Mode           | 169        |
| Timer Mode              | 169        |
| Watchdog Timer Register | 169        |
|                         | Timer Mode |



# 17.1 Watchdog Mode

The WDT is disabled after a system reset. To start the WDT in watchdog mode, the WDCTL.MODE[1:0] bits must be set to 10. The Watchdog Timer counter then starts incrementing from 0. When the timer is enabled in watchdog mode, it is not possible to disable the timer. Therefore, writing 00 or 01 to WDCTL.MODE[1:0] has no effect if the WDT is already operating in Watchdog mode.

The WDT operates with a Watchdog Timer clock frequency of 32.753 kHz (when the 32-kHz RCOSC is used, note that these numbers are approximations, see DataSheets for accuracy). This clock frequency gives time-out periods equal to 2.0 ms, 16 ms, 0.25 s, and 1 s, corresponding to the count value settings 64, 512, 8192, and 32,753, respectively.

If the counter reaches the selected timer interval value, the Watchdog Timer generates a reset signal for the system. If a watchdog clear sequence is performed before the counter reaches the selected timer interval value, the counter is reset to 0 and continues incrementing its value. The watchdog clear sequence consists of writing 0xA to WDCTL.CLR[3:0], followed by writing 0x5 to the same register bits within one watchdog clock period. If this complete sequence is not performed before the end of the watchdog period, the Watchdog Timer generates a reset signal for the system.

When the WDT has been enabled in watchdog mode, it is not possible to change the mode by writing to the WDCTL.MODE[1:0] bits, and the timer interval value cannot be changed.

In watchdog mode, the WDT does not produce interrupt requests.

# 17.2 Timer Mode

To start the WDT in timer mode, the WDCTL.MODE[1:0] bits must be set to 11. The timer is started and the counter starts incrementing from 0. When the counter reaches the selected interval value, the timer produces an interrupt request (IRCON2.WDTIF/IEN2.WDTIE).

In timer mode, it is possible to clear the timer contents by writing a 1 to WDCTL.CLR[0]. When the timer is cleared, the content of the counter is set to 0. Writing 00 to WDCTL.MODE[1:0] stops the timer and clears it to 0.

The timer interval is set by the WDCTL.INT[1:0] bits. The interval cannot be changed during timer operation, and should be set when the timer is started. In timer mode, a reset is not produced when the timer interval has been reached.

Note that if the watchdog mode is selected, the timer mode cannot be selected before the chip is reset.

# 17.3 Watchdog Timer Register

This section describes the register, WDCTL, for the Watchdog Timer.



Watchdog Timer Register

WDCTL (0xC9) – Watchdog Timer Control Bit Reset R/W Description Name 7:4 CLR[3:0] 0000 R0/W Clear timer. In watchdog mode, when 0xA followed by 0x5 is written to these bits, the timer is cleared (i.e. loaded with 0). Note that the timer is only cleared when 0x5 is written within one watchdog clock period after 0xA was written. Writing these bits when the Watchdog Timer is IDLE has no effect. When operating in timer mode, the timer can be cleared to 0x0000 (but not stopped) by writing 1 to CLR[0] (the other 3 bits are don't care). 3:2 MODE[1:0] 00 R/W Mode select. These bits are used to start the WDT in watchdog mode or timer mode. Setting these bits to IDLE stops the timer when in timer mode. Note: to switch to watchdog mode when operating in timer mode, first stop the WDT - then start the WDT in Watchdog mode. When operating in Watchdog mode, writing these bits has no effect. 00: IDLE 01: Reserved 10: Watchdog mode 11: Timer mode INT[1:0] 00 R/W 1:0 Timer interval select. These bits select the timer interval, which is defined as a given number of 32kHz oscillator periods. Note that the interval can only be changed when the WDT is IDLE, so the interval must be set at the same time as the timer is started. 00: Clock period x 32,753 (~1 s) when running the 32-kHz RCOSC 01: Clock period × 8192 (~0.25 s) 10: Clock period x 512 (~15.625 ms) 11: Clock period × 64 (~1.9 ms)



# USART

Page

USART 0 is a serial communications interface that can be operated separately in either asynchronous UART mode or in synchronous SPI mode. See Chapter 8, Chapter 7 and Chapter 9 for I/O configuration.

Topic

|      | UART Mode            |     |
|------|----------------------|-----|
| 18.2 | SPI Mode             | 173 |
| 18.3 | SSN Slave-Select Pin | 174 |
| 18.4 | Baud-Rate Generation | 174 |
| 18.5 | USART Flushing       | 175 |
| 18.6 | USART Interrupts     | 175 |
| 18.7 | USART DMA Triggers   | 175 |
| 18.8 | USART Registers      | 175 |
|      |                      |     |

# 18.1 UART Mode

For asynchronous serial interfaces, the UART mode is provided. In the UART mode, the interface uses a two-wire or four-wire interface consisting of the pins RXD and TXD, and optionally RTS and CTS. The UART mode of operation includes the following features:

- 8 or 9 payload bits
- Odd, even, or no parity
- · Configurable start- and stop-bit levels
- Configurable LSB- or MSB-first transfer
- Independent receive and transmit interrupts
- Independent receive and transmit DMA triggers
- Parity and framing error status

The UART mode provides full-duplex asynchronous transfers, and the synchronization of bits in the receiver does not interfere with the transmit function. A UART byte transfer consists of a start bit, eight data bits, an optional ninth data or parity bit, and one or two stop bits. Note that the data transferred is referred to as a byte, although the data can actually consist of eight or nine bits.

The UART operation is controlled by the USART control and status registers, U0CSR, and the UART control registers, U0UCR.

The UART mode is selected when UOCSR.MODE is set to 1.

# 18.1.1 UART Transmit

A UART transmission is initiated when the USART receive/transmit data buffers, UODBUF, are written. The byte is transmitted on the TXDx output pins. The UODBUF registers are double-buffered.

The UOCSR.ACTIVE bit goes high when the byte transmission starts and low when it ends. When the transmission ends, the UOCSR.TX\_BYTE bit is set to 1. An interrupt request is generated when the UODBUF register is ready to accept new transmit data. This happens immediately after the transmission has been started; hence, a new data byte value can be loaded into the data buffer while the byte is being transmitted.

# 18.1.2 UART Receive

Data reception on the UART is initiated when a 1 is written to the UOCSR.RE bit. The UART then searches for a valid start bit on the RXDx input pin and sets the UOCSR.ACTIVE bit high. When a valid start bit has been detected, the received byte is shifted into the receive register. The UOCSR.RX\_BYTE bit is set and a receive interrupt is generated when the operation has completed. At the same time, UOCSR.ACTIVE goes low.

The received data byte is available through the UODBUF register. When UODBUF is read, UOCSR.RX\_BYTE is cleared by hardware.

**NOTE:** When the application has read U0DBUF, it is important that it does not clear U0CSR.RX\_BYTE. Clearing U0CSR.RX\_BYTE implicitly makes the UART believe that the UART RX shift register is empty, even though it might hold pending data (typically due to back-to-back transmission). Consequently, the UART asserts (TTL low) the RT/RTS line, which allows flow into the UART, leading to potential overflow. Hence, the U0CSR.RX\_BYTE flag integrates closely with the automatic RT/RTS function and must therefore be controlled solely by the SoC UART itself. Otherwise, the application could typically experience that the RT/RTS line remains asserted (TTL low), even though a backto-back transmission clearly suggests it ought to intermittently pause the flow.



# 18.1.3 UART Hardware Flow Control

Hardware flow control is enabled when the U0UCR.FLOW bit is set to 1. The RTS output is driven low when the receive register is empty and reception is enabled. Transmission of a byte does not occur before the CTS input goes low. If hardware flow control is disabled (U0UCR.FLOW bit is set to 0), the last received byte must be read before the reception of the next byte is finished to avoid overflow. If two bytes are received before the receive register (U0DBUF) is read, then only the last byte is available in the register.

# 18.1.4 UART Character Format

If the BIT9 and PARITY bits in register UOUCR are set high, parity generation and detection is enabled. The parity is computed and transmitted as the ninth bit, and during reception, the parity is computed and compared to the received ninth bit. If there is a parity error, the UOCSR.ERR bit is set high. This bit is cleared when UOCSR is read.

The number of stop bits to be transmitted is set to one or two bits, as determined by the register bit U0UCR.SPB. After the last stop bit, there is a pause lasting up to one bit period where the signal remains high. The receiver always checks for one stop bit. If the first stop bit received during reception is not at the expected stop-bit level, a framing error is signaled by setting register bit U0CSR.FE high. U0CSR.FE is cleared when U0CSR is read. The receiver checks both stop bits when U0UCR.SPB is set. Note that the RX interrupt is set when the first stop bit is checked OK. If second stop bit is not OK, there is a delay in setting the framing error bit, U0CSR.FE. This delay is baud-rate dependent (bit duration).

# 18.2 SPI Mode

This section describes the SPI mode of operation for synchronous communication. In SPI mode, the USART communicates with an external system through a three-wire or four-wire interface. The interface consists of the pins MOSI, MISO, SCK, and SS\_N. See Chapter 8, Chapter 7 and Chapter 9 for a description of how the USART pins are assigned to the I/O pins.

The SPI mode includes the following features:

- Three-wire (master) and four-wire SPI interface
- Master and slave modes
- Configurable SCK polarity and phase
- Configurable LSB- or MSB-first transfer

The SPI mode is selected when UOCSR.MODE is set to 0.

In SPI mode, the USART can be configured to operate either as a SPI master or as a SPI slave by writing the UOCSR.SLAVE bit.

# 18.2.1 SPI Master Operation

A SPI byte transfer in master mode is initiated when the U0DBUF register is written. The USART generates the SCK serial clock using the baud-rate generator (see Section 19.2) and shifts the provided byte from the transmit register onto the MOSI output. At the same time, the receive register shifts in the received byte from the MISO input pin.

The UOCSR.ACTIVE bit goes high when the transfer starts and low when the transfer ends. When the transfer ends, the UOCSR.TX\_BYTE bit is set to 1.

The polarity and clock phase of the serial clock SCK is selected by UOGCR.CPOL and UOGCR.CPHA. The order of the byte transfer is selected by the UOGCR.ORDER bit.

At the end of the transfer, the received data byte is available for reading from the U0DBUF. A receive interrupt is generated when this new data is ready in the U0DBUF USART receive/transmit data register.

A transmit interrupt is generated when the unit is ready to accept another data byte for transmission. Because U0DBUF is double-buffered, this happens just after the transmission has been initiated. Note that data should not be written to U0DBUF until U0CSR.TX\_BYTE is 1. For DMA transfers, this is handled automatically. For back-to-back transmits using DMA, the U0GDR.CPHA bit must be set to zero; if not, transmitted bytes can become corrupted. For systems requiring setting of U0GDR.CPHA, polling U0CSR.TX\_BYTE is needed.



(1)

Also, note the difference between transmit interrupt and receive interrupt, as the former arrives approximately eight bit-periods prior to the latter.

SPI master-mode operation as described previously is a three-wire interface. No select input is used to enable the master. If the external slave requires a slave-select signal, this can be implemented through software using a general-purpose I/O pin.

# 18.2.2 SPI Slave Operation

A SPI byte transfer in slave mode is controlled by the external system. The data on the MOSI input is shifted into the receive register controlled by the serial clock, SCK, which is an input in slave mode. At the same time, the byte in the transmit register is shifted out onto the MISO output.

The UOCSR.ACTIVE bit goes high when the transfer starts and low when the transfer ends. Then the UOCSR.RX\_BYTE bit is set and a receive interrupt is generated.

The expected polarity and clock phase of SCK is selected by UOGCR.CPOL and UOGCR.CPHA. The expected order of the byte transfer is selected by the UOGCR.ORDER bit.

At the end of the transfer, the received data byte is available for reading from UODBUF.

The transmit interrupt is generated at the start of the operation.

# 18.3 SSN Slave-Select Pin

When the USART is operating in SPI mode, configured as a SPI slave, a four-wire interface is used with the slave-select (SSN) pin as an input to the SPI. When SSN is low, the SPI slave is active, receives data on the MOSI input, and outputs data on the MISO output. When SSN is high, the SPI slave is inactive and does not receive data. The MISO output is in the high-impedance state when SSN is high. Also note that the release of SSN (SSN going high) must be aligned to the end of the byte received or sent. If released during a byte, the next received byte is not received properly, as information about the previous byte is present in the SPI system. A USART flush can be used to remove this information.

In SPI master mode, the SSN pin is not used. When the USART operates as a SPI master and a slaveselect signal is required by an external SPI slave device, then a general-purpose I/O pin should be used to implement the slave-select signal function in software.

# 18.4 Baud-Rate Generation

An internal baud-rate generator sets the UART baud rate when operating in UART mode and the SPI master clock frequency when operating in SPI mode.

The U0BAUD.BAUD\_M[7:0] and U0GCR.BAUD\_E[4:0] registers define the baud rate used for UART transfers and the rate of the serial clock for SPI transfers. The baud rate is given by the following equation:

Baud Rate = 
$$\frac{(256 + BAUD_M) \times 2^{BAUD_E}}{2^{28}} \times f$$

where f is the system clock frequency, 16 MHz for the RCOSC or 32 MHz for the XOSC.

The register values required for standard baud rates are shown in Table 18-1 for a typical system clock set to 32 MHz. The table also gives the difference in actual baud rate to standard baud rate value as a percentage error.

The maximum baud rate for the UART mode is f/16 when BAUD\_E is 16 and BAUD\_M is 0, and where f is the system clock frequency.

See the device data sheet for the maximum baud rate in SPI mode.

Note that the baud rate must be set through the UOBAUD and UOGCR registers before any other UART or SPI operations take place. If the baud rate is changed while in UART mode, it may take up to one bit period of the old baud rate before the change takes effect.

| Baud Rate (bps) | U0BAUD.BAUD_M | U0GCR.BAUD_E | Error (%) |
|-----------------|---------------|--------------|-----------|
| 2400            | 59            | 6            | 0.14      |
| 4800            | 59            | 7            | 0.14      |
| 9600            | 59            | 8            | 0.14      |
| 14,400          | 216           | 8            | 0.03      |
| 19,200          | 59            | 9            | 0.14      |
| 28,800          | 216           | 9            | 0.03      |
| 38,400          | 59            | 10           | 0.14      |
| 57,600          | 216           | 10           | 0.03      |
| 76,800          | 59            | 11           | 0.14      |
| 115,200         | 216           | 11           | 0.03      |
| 230,400         | 216           | 12           | 0.03      |

Table 18-1. Commonly Used Baud-Rate Settings for 32 MHz System Clock

# 18.5 USART Flushing

The current operation can be aborted by setting the U0UCR.FLUSH register bit. This event stops the current operation and clears all data buffers. It should be noted that when setting the flush bit in the middle of a TX/RX bit, the flushing does not take place until this bit has ended (buffers are cleared immediately, but timers keeping knowledge of bit duration are not). Thus, using the flush bit should either be aligned with USART interrupts or use a wait time of one bit duration at the current baud rate before updated data or configuration can be received by the USART.

# **18.6 USART Interrupts**

The USART has two interrupts. These are the RX complete interrupt (URXx) and the TX interrupt (UTXx). The TX interrupt is triggered when transmission starts and the data buffer is offloaded.

The USART interrupt enable bits are found in the IEN0 and IEN2 registers. The interrupt flags are located in the TCON and IRCON2 registers. See Section 2.5 for details of these registers. The interrupt enables and flags are summarized as follows.

Interrupt enables:

- USARTO RX: IENO.URXOIE
- USARTO TX: IEN2.UTX0IE

Interrupt flags:

- USARTO RX: TCON.URX0IF
- USARTO TX: IRCON2.UTX0IF

# 18.7 USART DMA Triggers

There are two DMA triggers associated with the USART. The DMA triggers are activated by RX complete and TX complete events, i.e., the same events as the USART interrupt requests. A DMA channel can be configured using a USART receive/transmit buffer, U0DBUF, as source or destination address.

See Table 10-1 for an overview of the DMA triggers.

# 18.8 USART Registers

The registers for the USART are described in this section. For each USART there are five registers consisting of the following:

- U0CSR, USART 0 control and status
- UOUCR, USART 0 UART control
- U0GCR, USART 0 generic control
- U0DBUF, USART 0 receive/transmit data buffer



# • UOBAUD, USART 0 baud-rate control

| Bit | Name    | Reset | R/W  | Description                                                                                                                                                                             |
|-----|---------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MODE    | 0     | R/W  | USART mode select                                                                                                                                                                       |
|     |         |       |      | 0: SPI mode                                                                                                                                                                             |
|     |         |       |      | 1: UART mode                                                                                                                                                                            |
| 6   | RE      | 0     | R/W  | UART receiver enable. Note: Do not enable receive before UART is fully configured.                                                                                                      |
|     |         |       |      | 0: Receiver disabled                                                                                                                                                                    |
|     |         |       |      | 1: Receiver enabled                                                                                                                                                                     |
| 5   | SLAVE   | 0     | R/W  | SPI master or slave mode select                                                                                                                                                         |
|     |         |       |      | 0: SPI master                                                                                                                                                                           |
|     |         |       |      | 1: SPI slave                                                                                                                                                                            |
| 4   | FE      | 0     | R/W0 | UART framing error status. This bit is automatically cleared on a read of the UOCSR register or bits in the UOCSR register.                                                             |
|     |         |       |      | 0: No framing error detected                                                                                                                                                            |
|     |         |       |      | 1: Byte received with incorrect stop-bit level                                                                                                                                          |
| 3   | ERR     | 0     | R/W0 | UART parity error status. This bit is automatically cleared on a read of the UOCSR register or bits in the UOCSR register.                                                              |
|     |         |       |      | 0: No parity error detected                                                                                                                                                             |
|     |         |       |      | 1: Byte received with parity error                                                                                                                                                      |
| 2   | RX_BYTE | 0     | R/W0 | Receive byte status. UART mode and SPI slave mode. This bit is automatically cleared when reading U0DBUF; clearing this bit by writing 0 to it effectively discards the data in U0DBUF. |
|     |         |       |      | 0: No byte received                                                                                                                                                                     |
|     |         |       |      | 1: Received byte ready                                                                                                                                                                  |
| 1   | TX_BYTE | 0     | R/W0 | Transmit byte status. UART mode and SPI master mode                                                                                                                                     |
|     |         |       |      | 0: Byte not transmitted                                                                                                                                                                 |
|     |         |       |      | 1: Last byte written to data-buffer register has been transmitted                                                                                                                       |
| 0   | ACTIVE  | 0     | R    | USART transmit/receive active status. In SPI slave mode, this bit equals slave select.                                                                                                  |
|     |         |       |      | 0: USART idle                                                                                                                                                                           |
|     |         |       |      | 1: USART busy in transmit or receive mode                                                                                                                                               |

#### U0CSR (0x86) - USART 0 Control and Status

| U0U | CR (0xC4) - | USART 0 | UART Co | ontrol                                                                                                                                                |
|-----|-------------|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Name        | Reset   | R/W     | Description                                                                                                                                           |
| 7   | FLUSH       | 0       | R0/W1   | Flush unit. When set, this event stops the current operation and returns the unit to the idle state.                                                  |
| 6   | FLOW        | 0       | R/W     | UART hardware flow enable. Selects use of hardware flow control with RTS and CTS pins                                                                 |
|     |             |         |         | 0: Flow control disabled                                                                                                                              |
|     |             |         |         | 1: Flow control enabled                                                                                                                               |
| 5   | D9          | 0       | R/W     | If parity is enabled (see PARITY, bit 3 in this register), then this bit sets the parity level as follows:                                            |
|     |             |         |         | 0: Odd parity                                                                                                                                         |
|     |             |         |         | 1: Even parity                                                                                                                                        |
| 4   | BIT9        | 0       | R/W     | Set this bit to 1 in order to enable the parity bit tranfer (as 9th bit). The content of this 9th bit is given by D9, if parity is enabled by PARITY. |
|     |             |         |         | 0: 8-bit transfer                                                                                                                                     |
|     |             |         |         | 1: 9-bit transfer                                                                                                                                     |
| 3   | PARITY      | 0       | R/W     | UART parity enable. One must set BIT9 in addition to setting this bit for parity to be calculated.                                                    |
|     |             |         |         | 0: Parity disabled                                                                                                                                    |
|     |             |         |         | 1: Parity enabled                                                                                                                                     |
| 2   | SPB         | 0       | R/W     | UART number of stop bits. Selects the number of stop bits to transmit                                                                                 |
|     |             |         |         | 0: 1 stop bit                                                                                                                                         |
|     |             |         |         | 1: 2 stop bits                                                                                                                                        |
| 1   | STOP        | 1       | R/W     | UART stop-bit level must be different from the start-bit level                                                                                        |
|     |             |         |         | 0: Low stop bit                                                                                                                                       |
|     |             |         |         | 1: High stop bit                                                                                                                                      |
| 0   | START       | 0       | R/W     | UART start-bit level. Ensure that the polarity of the start bit is opposite the level of the idle line.                                               |
|     |             |         |         | 0: Low start bit                                                                                                                                      |
|     |             |         |         | 1: High start bit                                                                                                                                     |

# U0GCR (0xC5) - USART 0 Generic Control

| Bit | Name        | Reset  | R/W | Description                                                                                                                                                                                              |
|-----|-------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CPOL        | 0      | R/W | SPI clock polarity                                                                                                                                                                                       |
|     |             |        |     | 0: Negative clock polarity                                                                                                                                                                               |
|     |             |        |     | 1: Positive clock polarity                                                                                                                                                                               |
| 6   | CPHA        | 0      | R/W | SPI clock phase                                                                                                                                                                                          |
|     |             |        |     | 0: Data is output on <i>MOSI</i> when <i>SCK</i> goes from <b>CPOL</b> inverted to <b>CPOL</b> , and data input is sampled on <i>MISO</i> when <i>SCK</i> goes from <b>CPOL</b> to <b>CPOL</b> inverted. |
|     |             |        |     | 1: Data is output on <i>MOSI</i> when <i>SCK</i> goes from <b>CPOL</b> to <b>CPOL</b> inverted, and data input is sampled on <i>MISO</i> when <i>SCK</i> goes from <b>CPOL</b> inverted to <b>CPOL</b> . |
| 5   | ORDER       | 0      | R/W | Bit order for transfers                                                                                                                                                                                  |
|     |             |        |     | 0: LSB first                                                                                                                                                                                             |
|     |             |        |     | 1: MSB first                                                                                                                                                                                             |
| 4:0 | BAUD_E[4:0] | 0 0000 | R/W | Baud rate exponent value. BAUD_E along with BAUD_M determines the UART baud rate and the SPI master SCK clock frequency.                                                                                 |

#### U0DBUF (0xC1) - USART 0 Receive/Transmit Data Buffer

| Bit | Name      | Reset | R/W | Description                                                                                                                                                                                                         |
|-----|-----------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | DATA[7:0] | 0x00  | R/W | USART receive and transmit data. When writing this register, the data written is written to the internal transmit-data register. When reading this register, the data from the internal read-data register is read. |

# U0BAUD (0xC2) - USART 0 Baud-Rate Control

| Bit | Name        | Reset | R/W | Description                                                                                                           |
|-----|-------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------|
| 7:0 | BAUD_M[7:0] | 0x00  | R/W | Baud-rate mantissa value. BAUD_E along with BAUD_M decides the UART baud rate and the SPI master SCK clock frequency. |



# **Analog Comparator**

The analog comparator in CC2543 and CC2545 has the following features:

- Low-power operation
- Wake-up source

#### Topic

# Page

| 19.1 | Description | 179 |
|------|-------------|-----|
| 19.2 | Register    | 179 |



# 19.1 Description

The analog comparator is connected to the I/O pins as follows:

- The positive input pin is connected to P0\_5.
- The negative input pin is connected to P0\_4.
- The output can be read from CMPCTL.OUTPUT.

The comparator pins must be configured as analog pins by setting bits APCFG[5:4] to 1. The CMPCTL.EN bit is used to enable/disable the comparator. The output from the comparator is connected internally to the edge detector that controls POIFG[5]. When setting the CMPCTLEN bit to 1, the analog comparator is enabled and the output, which can be read from CMPCTLEN, is dependent upon the voltages applied to PO\_4 and PO\_5 according to the values showed in Table 19-1. This makes it possible to associate an I/O interrupt with a rising/falling edge on the comparator output. When enabled, the comparator remains active while in power mode 2 or 3. Thus, it is possible to wake up from power mode 2/3 on a rising or falling edge on the comparator output.



Figure 19-1. Analog Comparator

| Table 19-1, Com | prator Output Value | s According to Chai | nge in Input Values |
|-----------------|---------------------|---------------------|---------------------|
|                 | piuloi oulpul vuluo | S According to ond  | ige in input values |

| Input Values | Comparator Output |  |
|--------------|-------------------|--|
| P0_4 < P0_5  | 1                 |  |
| P0_4 > P0_5  | 0                 |  |

# 19.2 Register

This section describes the registers for the analog comparator.



#### Register

1 0

CMPCTL (0x62D0) – Analog Comparator Control and Status Bit Name Reset R/W Description 7:2 0000 00 R0 Reserved EN 0 R/W Comparator enable OUTPUT 0 R Comparator output



The **I**<sup>2</sup>**C** module (CC2543/45 only) provides an interface between the device and I<sup>2</sup>C-compatible devices connected by the two-wire I<sup>2</sup>C serial bus. External components attached to the I<sup>2</sup>C bus serially transmit and/or receive serial data to/from the I<sup>2</sup>C module through the two-wire I<sup>2</sup>C interface.

The I<sup>2</sup>C module features include:

- Compliance with the I<sup>2</sup>C specification v2.1 (published by Philips Semiconductor, see Appendix C)
- 7-bit device addressing modes
- General call
- START/RESTART/STOP
- Multi-master transmitter/receiver mode
- Slave receiver/transmitter mode
- Standard mode up to 100-kbps and fast mode up to 400-kbps support

Figure 20-1 shows the block diagram of the I<sup>2</sup>C module.

The I<sup>2</sup>C module can be configured in two ways on both CC2543 and CC2545, see the respective peripheral mapping in Table 7-1 and Table 9-1.

# Topic Page 20.1 Operation 182 20.2 I<sup>2</sup>C Registers 191





Figure 20-1. Block Diagram of the I<sup>2</sup>C Module

# 20.1 Operation

The I<sup>2</sup>C module supports any slave or master I<sup>2</sup>C-compatible device. Figure 20-2 shows an example of an I<sup>2</sup>C bus. Each I<sup>2</sup>C device is recognized by a unique address and can operate as either a transmitter or a receiver. A device connected to the I<sup>2</sup>C bus can be considered as the master or the slave when performing data transfers. A master initiates a data transfer and generates the clock signal, SCL. Any device addressed by a master is considered a slave.

I<sup>2</sup>C data is communicated using the serial data (SDA) pin and the serial clock (SCL) pin. Both SDA and SCL are bidirectional and must be connected to a positive supply voltage using a pullup resistor.





Figure 20-2. I<sup>2</sup>C Bus Connection Diagram

# 20.1.1 fC Initialization and Reset

The I<sup>2</sup>C module is enabled by setting the I2CCFG.ENS1 bit. It is then in the not-addressed slave state.

The I<sup>2</sup>C configuration and state is not retained in power modes PM2 and PM3. It must be reconfigured after coming out of sleep mode.

The I<sup>2</sup>C module is not reset when disabled, and retains its internal state until the next time I2CCFG.ENS1 is set.

# 20.1.2 PC Serial Data

One clock pulse is generated by the master device for each data bit transferred. The I<sup>2</sup>C module operates with byte data. Data is transferred MSB first as shown in Figure 20-3.

The first byte after a START condition consists of a 7-bit slave address and the R/W bit. When R/W = 0, the master transmits data to a slave. When R/W = 1, the master receives data from a slave. The ACK bit is sent from the receiver after each byte on the ninth SCL clock.



Figure 20-3. I<sup>2</sup>C Module Data Transfer

START and STOP conditions are generated by the master and are shown in Figure 20-3. A START condition is a high-to-low transition on the SDA line while SCL is high. A STOP condition is a low-to-high transition on the SDA line while SCL is high.

Data on SDA must be stable during the high period of SCL (see Figure 20-4). The state of SDA can only change when SCL is low, otherwise a START or STOP condition is generated.





Figure 20-4. Bit Transfer on I<sup>2</sup>C Bus

# 20.1.3 PC Addressing Modes

The I<sup>2</sup>C module supports 7-bit addressing mode.

#### 20.1.3.1 7-Bit Addressing

In the 7-bit addressing format (see Figure 20-5), the first byte is the 7-bit slave address and the R/W bit. The ACK bit is sent from the receiver after each byte.

| 1 | ← 7 →         | 1   | 1   | 8    | 1   | 8    | 1   | 1 |
|---|---------------|-----|-----|------|-----|------|-----|---|
| S | Slave Address | R/W | ACK | Data | ACK | Data | ACK | Ρ |

# Figure 20-5. I<sup>2</sup>C Module 7-Bit Addressing Format

#### 20.1.3.2 Repeated Start Conditions

The direction of data flow on SDA can be changed by the master, without first stopping a transfer, by issuing a repeated START condition. This is called a RESTART. After a RESTART is issued, the slave address is again sent out with the new data direction specified by the R/W bit. The RESTART condition is shown in Figure 20-6.

| 1   ◀ 7 →       | 1   1   | <b>←</b> 8 → | 1   1           | <b>←</b> 7 <b>→</b> | 1   1   | 8          | ▶ 1  1 |
|-----------------|---------|--------------|-----------------|---------------------|---------|------------|--------|
| S Slave Address | R/W ACK | Data         | ACK S           | Slave Address       | R/W ACK | Data       | ACK P  |
| <b> ←</b> 1−    |         | Any<br>Numbe | <mark>→→</mark> | <b>←</b> 1_         | •       | — Any Numb | per    |

Figure 20-6. I<sup>2</sup>C Module Addressing Format With Repeated START Condition

# 20.1.4 PC Module Operating Modes

The I<sup>2</sup>C module can operate in master transmitter, master receiver, slave transmitter, or slave receiver mode. The modes are discussed in the following sections.

#### 20.1.4.1 Slave Mode

Initially, the I<sup>2</sup>C module is configured in receiver mode by setting the <code>l2CCFG.ENS1</code> bit to receive the I<sup>2</sup>C address. Afterwards, transmit and receive operations are controlled automatically, depending on the R/W bit received, together with the slave address.

The  $l^2C$  slave address is programmed with the <code>l2CADDR.ADDR</code> bits. The value of the <code>l2CADDR.GC</code> bit determines whether the slave responds to a general call.



When a START condition is detected on the bus, the I<sup>2</sup>C module receives the transmitted address and compares it against its own address stored in I2CADDR. ADDR. If the compare is successful, an interrupt is generated and the I2CCFG.SI bit is set. The same is done for a general call address match if the I2CADDR.GC bit is set.

# 20.1.4.1.1 <sup>f</sup>C Slave Transmitter Mode

Slave transmitter mode is entered when the slave address transmitted by the master is identical to this device's own address with a set R/W bit. The slave transmitter shifts the serial data out on SDA with the clock pulses that are generated by the master device. The slave device does not generate the clock, but it does hold SCL low while intervention of the CPU is required after a byte has been transmitted.

If the master requests data from the slave, the I<sup>2</sup>C module is automatically configured as a transmitter, and I2CCFG.SI is set. The SCL line is held low until the first data to be sent is written into the data buffer I2CDATA. Then the address is acknowledged and the data is transmitted. After the data is acknowledged by the master, the bus is stalled during the acknowledge cycle by holding SCL low until new data is written into I2CDATA. If the master sends a NACK the I<sup>2</sup>C module returns to the not-addressed slave state.

Table 20-1 provides more details regarding the slave transmitter operation.

| Status            |                                                                                                              | Application S                                   | Softwa      | re Res       | ponse       |             |                                                                                                                                                                                                                                                                                |
|-------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------|--------------|-------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Code<br>(Value of | Status of the                                                                                                |                                                 |             | <b>To</b> 12 | 2CCFG       |             | Next Action Taken by I <sup>2</sup> C Hardware                                                                                                                                                                                                                                 |
| 12CSTAT.<br>STAC) | l²C                                                                                                          | To/From 12CDATA                                 | STA         | STO          | SI          | AA          |                                                                                                                                                                                                                                                                                |
| 0xA8              | Own SLA+R<br>has been<br>received; ACK<br>has been<br>returned.                                              | Load data byte<br>or<br>load data byte          | x<br>x      | 0<br>0       | 0<br>0      | 0<br>1      | Last data byte is transmitted and ACK is received.<br>Data byte is transmitted; ACK is received.                                                                                                                                                                               |
| 0xB0              | Arbitration lost<br>in SLA+R/W as<br>master; own<br>SLA+R has<br>been received;<br>ACK has been<br>returned. | Load data byte<br>or<br>load data byte          | X<br>X      | 0            | 0           | 0<br>1      | Last data byte is transmitted and ACK is received.<br>Data byte is transmitted; ACK is received.                                                                                                                                                                               |
| 0xB8              | Data byte has<br>been<br>transmitted;<br>ACK has been<br>received.                                           | Load data byte<br>or<br>load data byte          | X<br>X      | 0<br>0       | 0<br>0      | 0<br>1      | Last data byte is transmitted and ACK is received<br>Data byte is transmitted; ACK is received.                                                                                                                                                                                |
| 0xC0              | Data byte has<br>been<br>transmitted;<br>not-ACK has<br>been received.                                       | No action<br>or<br>no action<br>or<br>no action | 0<br>0<br>1 | 0<br>0<br>0  | 0<br>0<br>0 | 0<br>1<br>0 | Switched to not-addressed SLV mode; no<br>recognition of own SLA or general call address<br>Switched to not-addressed SLV mode; own SLA or<br>general call address is recognized.<br>Switched to not-addressed SLV mode; no<br>recognition of own SLA or general call address; |
|                   |                                                                                                              | or<br>no action                                 | 1           | 0            | 0           | 1           | START condition is transmitted when the bus<br>becomes free.<br>Switched to not-addressed SLV mode; own SLA or<br>general-call address is recognized; START<br>condition is transmitted when the bus becomes<br>free.                                                          |

Table 20-1. Slave Transmitter Mode

| Status            |                                           | Application S   | Softwa    | re Res | ponse |    |                                                                                                                                                       |
|-------------------|-------------------------------------------|-----------------|-----------|--------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Code<br>(Value of | Status of the                             |                 | To 12CCFG |        |       |    | Next Action Taken by I <sup>2</sup> C Hardware                                                                                                        |
| I2CSTAT.<br>STAC) | l <sup>2</sup> C                          | To/From 12CDATA | STA       | STO    | SI    | AA |                                                                                                                                                       |
| 0xC8              | Last data byte has been                   | No action       | 0         | 0      | 0     | 0  | Switched to not-addressed SLV mode; no recognition of own SLA or general call address                                                                 |
|                   | transmitted;<br>ACK has been<br>received. | or<br>no action | 0         | 0      | 0     | 1  | Switched to not-addressed SLV mode; own SLA or general call address is recognized.                                                                    |
|                   |                                           | or<br>no action | 1         | 0      | 0     | 0  | Switched to not-addressed SLV mode; no recognition of own SLA or general call address; START condition is transmitted when the bus becomes free.      |
|                   |                                           | or<br>no action | 1         | 0      | 0     | 1  | Switched to not-addressed SLV mode; own SLA or<br>general call address is recognized; START<br>condition is transmitted when the bus becomes<br>free. |

Table 20-1. Slave Transmitter Mode (continued)

# 20.1.4.1.2 *PC Slave Receiver Mode*

Slave receiver mode is entered when the slave address transmitted by the master is identical to its own address and a cleared R/W bit is received. In slave receiver mode, serial data bits received on SDA are shifted in with the clock pulses that are generated by the master device. The slave device does not generate the clock, but it can hold SCL low if intervention of the CPU is required after a byte has been received.

If the slave interrupt is triggered from the master, the  $l^2C$  module is automatically configured as a receiver and I2CCFG.SI is set. After the first data byte is received, the interrupt flag I2CCFG.SI is set again. The  $l^2C$  module automatically acknowledges the received data.

While the I2CCFG.SI flag is set, the bus is stalled by holding SCL low.

When the master generates a STOP condition, the I2CCFG.STO flag is set.

If the master generates a repeated START condition, the I<sup>2</sup>C state machine returns to its address reception state.

Table 20-2 provides more details regarding slave receiver operation.

| Status            | Status of the<br>I <sup>2</sup> C                                            | Application S   | oftwa     | re Res | ponse |    |                                                |  |
|-------------------|------------------------------------------------------------------------------|-----------------|-----------|--------|-------|----|------------------------------------------------|--|
| Code<br>(Value of |                                                                              |                 | To 12CCFG |        |       |    | Next Action Taken by I <sup>2</sup> C Hardware |  |
| 12CSTAT.<br>STAC) |                                                                              | To/From I2CDATA | STA       | STO    | SI    | AA |                                                |  |
| 0x60              | Own SLA+W                                                                    | No action       | Х         | 0      | 0     | 0  | Data byte is received and not-ACK is returned  |  |
|                   | has been<br>received; ACK<br>has been<br>returned.                           | or<br>no action | х         | 0      | 0     | 1  | Data byte is received and ACK is returned.     |  |
| 0x68              | Arbitration lost                                                             | No action       | Х         | 0      | 0     | 0  | Data byte is received and not-ACK is returned. |  |
|                   | in SLA+R/W as<br>master; own<br>SLA+W has<br>been received,<br>ACK returned. | or<br>no action | х         | 0      | 0     | 1  | Data byte is received and ACK is returned.     |  |
| 0x70              | General-call                                                                 | No action       | Х         | 0      | 0     | 0  | Data byte is received and not-ACK is returned. |  |
|                   | address (0x00)<br>has been<br>received; ACK<br>has been<br>returned          | or<br>no action | х         | 0      | 0     | 1  | Data byte is received and ACK is returned.     |  |

Table 20-2. Slave Receiver Mode

| Status            |                                                                                                                | Application S                                | Softwa | re Res | ponse |             |                                                                                                                                                                                                                                                                 |
|-------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------|--------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Code<br>(Value of | Status of the<br>I <sup>2</sup> C                                                                              |                                              |        |        | 2CCFG |             | Next Action Taken by I <sup>2</sup> C Hardware                                                                                                                                                                                                                  |
| I2CSTAT.<br>STAC) |                                                                                                                | To/From 12CDATA                              | STA    | STO    | SI    | AA          |                                                                                                                                                                                                                                                                 |
| 0x78              | Arbitration lost<br>in SLA+R/W as<br>master;<br>general-call<br>address has<br>been received,<br>ACK returned. | No action<br>or<br>no action                 | X<br>X | 0      | 0     | 0<br>1      | Data byte is received and not-ACK is returned.<br>Data byte is received and ACK is returned.                                                                                                                                                                    |
| 0x80              | Previously<br>addressed with<br>own SLV<br>address; DATA<br>has been<br>received, ACK<br>returned.             | Read data byte<br>or<br>read data byte       | X<br>X | 0      | 0     | 0<br>1      | Data byte is received and not-ACK is returned.<br>Data byte is received and ACK is returned.                                                                                                                                                                    |
| 0x88              | Previously<br>addressed with<br>own SLA;<br>DATA byte has<br>been received,<br>not-ACK                         | Read data byte<br>or<br>read data byte<br>or | 0      | 0      | 0     | 0<br>1<br>0 | Switched to not-addressed SLV mode; no<br>recognition of own SLA or general-call address<br>Switched to not-addressed SLV mode; own SLA or<br>general call address is recognized.<br>Switched to not-addressed SLV mode: no                                     |
|                   | returned.                                                                                                      | read data byte<br>or<br>read data byte       | 1      | 0      | 0     | 1           | recognition of own SLA or general-call address;<br>START condition is transmitted when the bus<br>becomes free.<br>Switched to not-addressed SLV mode; own SLA or<br>general-call address is recognized; START<br>condition is transmitted when the bus becomes |
| 0x90              | Previously                                                                                                     | Read data byte                               | Х      | 0      | 0     | 0           | free.<br>Data byte is received and not-ACK is returned.                                                                                                                                                                                                         |
| 0,00              | addressed with<br>general-call<br>address; DATA<br>has been<br>received, ACK<br>returned.                      | or<br>read data byte                         | X      | 0      | 0     | 1           | Data byte is received and ACK is returned.                                                                                                                                                                                                                      |
| 0x98              | Previously<br>addressed with<br>own SLA;                                                                       | Read data byte                               | 0      | 0      | 0     | 0           | Switched to not-addressed SLV mode; no<br>recognition of own SLA or general-call address<br>Switched to not-addressed SLV mode; own SLA or                                                                                                                      |
|                   | DATA byte has<br>been received,<br>not-ACK<br>returned.                                                        | read data byte<br>or<br>read data byte       | 1      | 0      | 0     | 0           | general-call address is recognized.<br>Switched to not-addressed SLV mode; no<br>recognition of own SLA or general-call address;<br>START condition is transmitted when the bus<br>becomes free.                                                                |
|                   |                                                                                                                | or<br>read data byte                         | 1      | 0      | 0     | 1           | Switched to not-addressed SLV mode; own SLA or<br>general-call address is recognized; START<br>condition is transmitted when the bus becomes<br>free.                                                                                                           |
| 0xA0              | A STOP<br>condition or<br>repeated                                                                             | No action                                    | 0      | 0      | 0     | 0           | Switched to not-addressed SLV mode; no recognition of own SLA or general-call address                                                                                                                                                                           |
|                   | START<br>condition has                                                                                         | or<br>no action                              | 0      | 0      | 0     | 1           | Switched to not-addressed SLV mode; own SLA or general-call address is recognized.                                                                                                                                                                              |
|                   | been received<br>while still<br>addressed as<br>SLV/REC or                                                     | or<br>no action                              | 1      | 0      | 0     | 0           | Switched to not-addressed SLV mode; no recognition of own SLA or general-call address; START condition is transmitted when the bus becomes free.                                                                                                                |
|                   | SLV/TRX.                                                                                                       | or<br>no action                              | 1      | 0      | 0     | 1           | Switched to not-addressed SLV mode; own SLA or<br>general-call address is recognized; START<br>condition is transmitted when the bus becomes<br>free.                                                                                                           |

Table 20-2. Slave Receiver Mode (continued)



#### 20.1.4.2 Master Mode

The l<sup>2</sup>C module is configured as an l<sup>2</sup>C master by setting the <code>l2CCFG.ENS1</code> and <code>l2CCFG.STA</code> bits. When the master is part of a multi-master system, its own address must be programmed into the <code>l2CADDR.ADDR</code> register. The value of the <code>l2CADDR.GC</code> bit determines whether the l<sup>2</sup>C module responds to a general call.

#### 20.1.4.2.1 PC Master Transmitter Mode

To enable master transmit mode, set the I2CCFG. ENS1 and I2CCFG. STA bits. The I<sup>2</sup>C module then waits until the I<sup>2</sup>C bus is free. When the I<sup>2</sup>C bus is free, it generates a START condition, sends the slave address, and transfers a transmit direction bit. It then generates an interrupt, and the first byte of data can be written to the I2CDATA register. The I<sup>2</sup>C core sends I2CDATA content if arbitration is not lost, and then generates another interrupt. The I2CSTAT register contains a value of 0x18 or 0x20, depending on the received ACK bit (see Table 20-3). If a not-ACK is received from the slave, the master must react with either a repeated START condition or a STOP condition. Setting I2CCFG.STA during transmission causes a repeated START condition to be transmitted. Setting I2CCFG.STO during transmission causes a STOP condition to be transmitted and the I2CCFG.STO bit to be reset.

Table 20-3 provides more details regarding the master transmitter operation.

| Status            |                                                  | Application S    | Softwa | re Res       | ponse |    |                                                                                 |
|-------------------|--------------------------------------------------|------------------|--------|--------------|-------|----|---------------------------------------------------------------------------------|
| Code<br>(Value of | Status of the<br>I <sup>2</sup> C                |                  |        | <b>To</b> 12 | 2CCFG |    | Next Action Taken by I <sup>2</sup> C Hardware                                  |
| 12CSTAT.<br>STAC) |                                                  | To/From 12CDATA  | STA    | STO          | SI    | AA |                                                                                 |
| 0x08              | A START<br>condition has<br>been<br>transmitted. | Load SLA+W       | х      | 0            | 0     | x  | SLA+W is transmitted.<br>ACK is received.                                       |
| 0x10              | A repeated                                       | Load SLA+W       | Х      | 0            | 0     | Х  | As for START condition (0x08)                                                   |
|                   | START<br>condition has<br>been<br>transmitted.   | or<br>Ioad SLA+R | Х      | 0            | 0     | х  | SLA+W is transmitted; I <sup>2</sup> C is switched to MST/REC mode.             |
| 0x18              | SLA+W has                                        | Load data byte   | 0      | 0            | 0     | Х  | Data byte is transmitted; ACK is received.                                      |
|                   | been<br>transmitted;<br>ACK has been             | or<br>no action  | 1      | 0            | 0     | х  | Repeated START is transmitted.                                                  |
|                   | received.                                        | or<br>no action  | 0      | 1            | 0     | х  | STOP condition is transmitted; STO flag is reset.                               |
|                   |                                                  | or<br>no action  | 1      | 1            | 0     | х  | STOP condition followed by a START condition is transmitted; STO flag is reset. |
| 0x20              | SLA+W has                                        | Load data byte   | 0      | 0            | 0     | Х  | Data byte is transmitted; ACK is received.                                      |
|                   | been<br>transmitted;<br>not-ACK has              | or<br>no action  | 1      | 0            | 0     | х  | Repeated START is transmitted.                                                  |
|                   | been received.                                   | or<br>no action  | 0      | 1            | 0     | х  | STOP condition is transmitted; STO flag is reset.                               |
|                   |                                                  | or<br>no action  | 1      | 1            | 0     | Х  | STOP condition followed by a START condition is transmitted; STO flag is reset. |
| 0x28              | Data byte is                                     | Load data byte   | 0      | 0            | 0     | Х  | Data byte is transmitted; ACK is received.                                      |
|                   | transmitted;<br>ACK is<br>received.              | or<br>no action  | 1      | 0            | 0     | х  | Repeated START is transmitted.                                                  |
|                   |                                                  | or<br>no action  | 0      | 1            | 0     | х  | STOP condition is transmitted; STO flag is reset.                               |
|                   |                                                  | or<br>no action  | 1      | 1            | 0     | Х  | STOP condition followed by a START condition is transmitted; STO flag is reset. |

#### Table 20-3. Master Transmitter Mode

| Status            |                                     | Application S   | Softwa    | re Res | ponse |    |                                                                                 |
|-------------------|-------------------------------------|-----------------|-----------|--------|-------|----|---------------------------------------------------------------------------------|
| Code<br>(Value of | Status of the                       |                 | To 12CCFG |        |       |    | Next Action Taken by I <sup>2</sup> C Hardware                                  |
| I2CSTAT.<br>STAC) | I <sup>2</sup> C                    | To/From 12CDATA | STA       | STO    | SI    | АА |                                                                                 |
| 0x30              | Data byte in                        | Data byte       | 0         | 0      | 0     | Х  | Data byte is transmitted; ACK is received.                                      |
|                   | 12CDATA has<br>been<br>transmitted. | or<br>no action | 1         | 0      | 0     | x  | Repeated START is transmitted.                                                  |
|                   |                                     | or<br>no action | 0         | 1      | 0     | x  | STOP condition is transmitted; STO flag is reset.                               |
|                   |                                     | or<br>no action | 1         | 1      | 0     | x  | STOP condition followed by a START condition is transmitted; STO flag is reset. |
| 0x38              | Arbitration lost                    | No action       | 0         | 0      | 0     | Х  | I <sup>2</sup> C bus is released; not-addressed slave is entered.               |
|                   | in SLA+R/W or data bytes            | or<br>no action | 1         | 0      | 0     | х  | A START condition is transmitted when the bus becomes free.                     |

# 20.1.4.2.2 f<sup>C</sup> Master Receiver Mode

To enable master receive mode, set the <code>l2CCFG.ENS1</code> and the <code>l2CCFG.STA</code> bits. The <code>l<sup>2</sup>C</code> module then waits until the <code>l<sup>2</sup>C</code> bus is free. When the <code>l<sup>2</sup>C</code> bus is free, it generates a START condition, sends the slave address, and transfers a receive direction bit. It then generates an interrupt, and the first byte is received.

Table 20-4 provides more details regarding the master receiver operation.

| Status            |                                                   | Application S        | Softwa    | re Res | ponse | 1  |                                                                                 |
|-------------------|---------------------------------------------------|----------------------|-----------|--------|-------|----|---------------------------------------------------------------------------------|
| Code<br>(Value of | Status of the                                     |                      | To 12CCFG |        |       |    | Next Action Taken by I <sup>2</sup> C Hardware                                  |
| 12CSTAT.<br>STAC) | I2C                                               | To/From 12CDATA      | STA       | STO    | SI    | AA |                                                                                 |
| 0x08              | A START<br>condition has<br>been<br>transmitted.  | Load SLA+R           | X         | 0      | 0     | X  | SLA+R is transmitted.<br>ACK is received.                                       |
| 0x10              | A repeated                                        | Load SLA+R           | Х         | 0      | 0     | Х  | As above                                                                        |
|                   | START<br>condition has<br>been<br>transmitted.    | or<br>Ioad SLA+W     | х         | 0      | 0     | Х  | SLA+W is transmitted; I <sup>2</sup> C is switched to MST/TRX mode.             |
| 0x38              | Arbitration lost                                  | No action            | 0         | 0      | 0     | Х  | I <sup>2</sup> C bus is released; I <sup>2</sup> C enters slave mode.           |
|                   | in not-ACK bit.                                   | or<br>no action      | 1         | 0      | 0     | х  | A start condition is transmitted when the bus becomes free.                     |
| 0x40              | SLA+R has                                         | No action            | 0         | 0      | 0     | 0  | Data byte is received; not-ACK is returned.                                     |
|                   | been<br>transmitted;<br>ACK has been<br>received. | or<br>no action      | 0         | 0      | 0     | 1  | Data byte is received; ACK is returned.                                         |
| 0x48              | SLA+R has                                         | No action            | 1         | 0      | 0     | Х  | Repeated START condition is transmitted.                                        |
|                   | been<br>transmitted;<br>not-ACK has               | or<br>no action      | 0         | 1      | 0     | x  | STOP condition is transmitted; STO flag is reset.                               |
|                   | been received.                                    | or<br>no action      | 1         | 1      | 0     | x  | STOP condition followed by a START condition is transmitted; STO flag is reset. |
| 0x50              | Data byte has                                     | Read data byte       | 0         | 0      | 0     | 0  | Data byte is received; not-ACK is returned.                                     |
|                   | been received;<br>ACK has been<br>returned.       | or<br>read data byte | 0         | 0      | 0     | 1  | Data byte is received; ACK is returned                                          |

#### Table 20-4. Master Receiver Mode



| Status<br>Code<br>(Value of<br>I2CSTAT.<br>STAC) |                                                 | Application S        | oftwa | re Res       | ponse |    |                                                                                 |
|--------------------------------------------------|-------------------------------------------------|----------------------|-------|--------------|-------|----|---------------------------------------------------------------------------------|
|                                                  | Status of the                                   |                      |       | <b>To</b> 12 | CCFG  |    | Next Action Taken by I <sup>2</sup> C Hardware                                  |
|                                                  | I2C                                             | To/From 12CDATA      | STA   | STO          | SI    | AA |                                                                                 |
| 0x58                                             | Data byte has                                   | Read data byte       | 1     | 0            | 0     | Х  | Repeated START condition is transmitted.                                        |
| not                                              | been received;<br>not-ACK has<br>been returned. | or<br>read data byte | 0     | 1            | 0     | х  | STOP condition is transmitted; STO flag is reset.                               |
|                                                  | been retained.                                  | or<br>read data byte | 1     | 1            | 0     | х  | STOP condition followed by a START condition is transmitted; STO flag is reset. |

 Table 20-4. Master Receiver Mode (continued)

# 20.1.4.3 Arbitration

If two or more master transmitters simultaneously start a transmission on the bus, an arbitration procedure is invoked. Figure 20-7 shows the arbitration procedure between two devices. The arbitration procedure uses the data presented on SDA by the competing transmitters. The first master transmitter that generates a logic high is overruled by the opposing master generating a logic low. The arbitration procedure gives priority to the device that transmits the serial data stream with the lowest binary value. The master transmitter that lost arbitration switches to the slave receiver mode. If two or more devices send identical first bytes, arbitration continues on the subsequent bytes.



Figure 20-7. Arbitration Procedure Between Two Master Transmitters

# 20.1.5 fC Clock Generation and Synchronization

The I<sup>2</sup>C clock SCL is provided by the master on the I<sup>2</sup>C bus. When the I<sup>2</sup>C module is in master mode, the serial clock generator generates the SCL clock from the system clock. The serial clock generator is switched off when the I<sup>2</sup>C module is in slave mode.

The frequency of the SCL is determined by the system clock frequency, and the division factor given by the I2CCFG.CRx bits. Example frequencies for a 32-MHz system clock are given in the I2CCFG register description.

During the arbitration procedure, the clocks from the different masters must be synchronized. A device that first generates a low period on SCL overrules the other devices, forcing them to start their own low periods. SCL is then held low by the device with the longest low period. The other devices must wait for SCL to be released before starting their high periods. Figure 20-8 shows the clock synchronization. This allows a slow slave to slow down a fast master.





Figure 20-8. Synchronization of Two I<sup>2</sup>C Clock Generators During Arbitration

# 20.1.6 Bus Error

When an incorrect format of a frame is detected, a bus error condition is entered. The cause is that a START or STOP condition was detected during transfer of an address, data, or an acknowledge bit. When a bus error condition is entered, an interrupt is requested. The core leaves the bus error state when the I2CCFG.STO flag is set and the interrupt request is cleared. It goes into the slave mode and the I2CCFG.STO flag is automatically reset. The SDA and SCL lines are released (the STOP condition is not transmitted).

| Status                                 |                                                       | Application S   | oftwa     | e Res | ponse |    |                                                                                                                                                                                                    |  |  |
|----------------------------------------|-------------------------------------------------------|-----------------|-----------|-------|-------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Code<br>(Value of<br>I2CSTAT.<br>STAC) | Status of the<br>I2C                                  | To/From 12CDATA | To 12CCFG |       |       |    | Next Action Taken by I <sup>2</sup> C Hardware                                                                                                                                                     |  |  |
|                                        |                                                       | TONTON IZEDAIA  | STA       | STO   | SI    | AA |                                                                                                                                                                                                    |  |  |
| 0x00                                   | Bus error<br>during MST or<br>selected slave<br>modes | No action       | 0         | 1     | 0     | Х  | Only the internal hardware is affected in the MST or addressed SLV modes. In all cases, the bus is released and I <sup>2</sup> C is switched to the not-addressed SLV mode. The Sto flag is reset. |  |  |

Table 20-5. Miscellaneous States

# 20.1.7 <sup>f</sup>C Interrupt

The I<sup>2</sup>C module has an interrupt line to the CPU to signal that it requires service. The I<sup>2</sup>C module uses interrupt #14.

For an interrupt request to be generated, IEN2.I2CIE must be set to 1. When an interrupt request has been generated, the CPU starts executing the ISR if there are no higher-priority interrupts pending.

An interrupt is generated from the  $I^2C$  module when one of the 26 out of 27 possible  $I^2C$  component states is entered. The only state that does not cause an interrupt to be generated is state 0xF8, which indicates that no relevant state information is available. The corresponding I2CCFG.SI flag must be cleared by software at the end of the ISR.

# 20.1.8 fC Pins

The SCL and SDA signals of the I2C can be mapped to several different locations on the CC2543/45. See the respective I/O Ports chapters for details on how this mapping can be done. When a pin is configured as I2C the pull up resistor is always enabled.

# 20.2 I<sup>2</sup>C Registers

This section describes all I<sup>2</sup>C registers used for control and status of the I<sup>2</sup>C module.

The registers return to their reset values when the chip enters PM2 or PM3.



#### fC Registers

www.ti.com

| I2CC | 2CCFG (0x6230) – I <sup>2</sup> C Control |       |      |                                                                                                                                                                                                                                                                      |  |
|------|-------------------------------------------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit  | Name                                      | Reset | R/W  | Description                                                                                                                                                                                                                                                          |  |
| 7    | CR2                                       | 0     | R/W  | Clock rate bit 2                                                                                                                                                                                                                                                     |  |
| 6    | ENS1                                      | 0     | R/W  | Enable bit.                                                                                                                                                                                                                                                          |  |
|      |                                           |       |      | <ul> <li>l<sup>2</sup>C module disabled.</li> <li>SCL and SDA are set to high impedance inputs. The inputs are ignored by the l<sup>2</sup>C module.</li> <li>Note that setting ENS1 = 0 disables the l<sup>2</sup>C module but does not reset its state.</li> </ul> |  |
|      |                                           |       |      | 1: I <sup>2</sup> C module enabled.                                                                                                                                                                                                                                  |  |
| 5    | STA                                       | 0     | R/W  | START flag. When set, HW detects when I <sup>2</sup> C is free and generates a START condition.                                                                                                                                                                      |  |
| 4    | STO                                       | 0     | R/W1 | STOP flag. When set and in master mode, a STOP condition is transmitted on the I <sup>2</sup> C bus. HW is cleared when transmit has completed successfully.                                                                                                         |  |
| 3    | SI                                        | 0     | R/W0 | Interrupt flag                                                                                                                                                                                                                                                       |  |
| 2    | AA                                        | 0     | R/W  | Assert acknowledge flag for the I <sup>2</sup> C module.                                                                                                                                                                                                             |  |
|      |                                           |       |      | When set (AA = 1), an acknowledge is returned when:                                                                                                                                                                                                                  |  |
|      |                                           |       |      | Slave address is recognized                                                                                                                                                                                                                                          |  |
|      |                                           |       |      | • General call is recognized, when the I <sup>2</sup> C module is enabled                                                                                                                                                                                            |  |
|      |                                           |       |      | • Data byte received while in master/slave receive mode                                                                                                                                                                                                              |  |
|      |                                           |       |      | When not set (AA = 0), a not acknowledge is returned when:                                                                                                                                                                                                           |  |
|      |                                           |       |      | • Data byte is received while in master/slave receive mode                                                                                                                                                                                                           |  |
| 1    | CR1                                       | 0     | R/W  | Clock rate bit 1                                                                                                                                                                                                                                                     |  |
| 0    | CR0                                       | 0     | R/W  | Clock rate bit 0                                                                                                                                                                                                                                                     |  |

# Table 20-6. Clock Rates Defined at 32 MHz

| CR2 | CR1 | CR0 | Bit Frequency<br>(kHz) | Clock Divided by |
|-----|-----|-----|------------------------|------------------|
| 0   | 0   | 0   | 123                    | 256              |
| 0   | 0   | 1   | 144                    | 244              |
| 0   | 1   | 0   | 165                    | 192              |
| 0   | 1   | 1   | 197                    | 160              |
| 1   | 0   | 0   | 33                     | 960              |
| 1   | 0   | 1   | 267                    | 120              |
| 1   | 1   | 0   | 533                    | 60               |
| 1   | 1   | 1   | Reserved               | N/A              |

#### I2CSTAT (0x6231) - I<sup>2</sup>C Status

| Bit | Name | Reset  | R/W | Description                                                                                                                                                                                                                                                 |
|-----|------|--------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3 | STAC | 1111 1 | R   | Status code. Contains the state of the $l^2C$ core. 27 states are defined: 0 to 25 and 31.<br>Interrupt is only requested when in states 0 to 25.<br>The value 0xF8 indicates that there is no relevant state information available and that I2CCFG.SI = 0. |
| 2:0 | -    | 000    | R0  | Reserved                                                                                                                                                                                                                                                    |

# I2CDATA (0x6232) - I2C Data

| Bit | Name | Reset        | R/W | Description                                                                                                                                                                                                                                                                                       |
|-----|------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SD   | 0000<br>0000 | R/W | Serial data in/out (MSB is bit 7, LSB is bit 0). Contains data byte to be transmitted or byte which has just been received. Can be read or written while not in the process of shifting a byte. The register is not shadowed or double buffered, so it should only be accessed upon an interrupt. |

#### I2CADDR (0x6233) – I<sup>2</sup>C Own Slave Address

| Bit | Name | Reset       | R/W | Description                                                                       |
|-----|------|-------------|-----|-----------------------------------------------------------------------------------|
| 7:1 | ADDR | 0000<br>000 | R/W | Own slave address                                                                 |
| 0   | GC   | 0           | R/W | General-call address acknowledge. If set, the general-call address is recognized. |



# **USB** Controller

Page

This section focuses on describing the functionality of the USB controller (CC2544 only), and it is assumed that the reader has a good understanding of USB and is familiar with the terms and concepts used. See the Universal Serial Bus Specification for details Appendix C.

Standard USB nomenclature is used regarding IN and OUT, that is, IN is always into the host (PC) and OUT is out of the host.

# Topic

|       | USB Introduction      |     |
|-------|-----------------------|-----|
|       | USB Enable            |     |
|       | 48-MHz USB PLL        |     |
| 21.4  | USB Interrupts        | 195 |
| 21.5  | Endpoint 0            | 195 |
|       | Endpoint-0 Interrupts |     |
| 21.7  | Endpoints 1–5         | 197 |
| 21.8  | DMA                   | 201 |
| 21.9  | USB Reset             | 201 |
| 21.10 | Suspend and Resume    | 201 |
| 21.11 | Remote Wake-Up        | 202 |
|       | USB Registers         |     |
|       |                       |     |



#### 21.1 USB Introduction

The USB controller monitors the USB for relevant activity and handles packet transfers.

Appropriate response to USB interrupts and loading/unloading of packets into/from endpoint FIFOs is the responsibility of the firmware. The firmware must be able to reply correctly to all standard requests from the USB host and work according to the protocol implemented in the driver on the PC.

The USB controller has the following features:

- Full-speed operation (up to 12 Mbps)
- Five endpoints (in addition to endpoint 0) that can be used as IN, OUT, or IN/OUT and can be configured as bulk/interrupt or isochronous.
- 1KB SRAM FIFO available for storing USB packets
- Endpoints supporting packet sizes from 8-512 bytes
- Support for double buffering of USB packets

Figure 21-1 shows a block diagram of the USB controller. The USB PHY is the physical interface with input and output drivers. The USB SIE is the serial-interface engine, which controls the packet transfer to/from the endpoints. The USB controller is connected to the rest of the system through the memory arbiter.



B0305-01

Figure 21-1. USB Controller Block Diagram

# 21.2 USB Enable

The USB is enabled by setting USBCTRL.USB\_EN to 1. Setting USBCTRL.USB\_EN to 0 resets the USB controller.

The DP pad is equipped with an internal pullup resistor that behaves according to the USB engineering change note "Pullup/pulldown resistors", see Appendix C. By default this resistor is disabled, and to enable it <code>USBCTRL.PUE</code> must be set to 1.

The USB pads can be powered up and down by TR0.USB\_PAD\_PD. By default, the pads are powered up. If the USB is not used, the pads should be powered down by setting TR0.USB\_PAD\_PD = 1. Note that the pads must always remain powered up while the USB PLL is running.

# 21.3 48-MHz USB PLL

The 48-MHz internal USB PLL must be powered up and stable for the USB controller to operate correctly. It is important that the crystal oscillator is selected as souce and is stable before the USB PLL is enabled. The USB PLL is enabled by setting the USBCTRL.PLL\_EN bit and waiting for the USBCTRL.PLL\_LOCKED status flag to go high. When the PLL has locked, it is safe to use the USB controller.

Note: The PLL must be disabled before exiting active mode and re-enabled after entering active mode.

# 21.4 USB Interrupts

There are three interrupt flag registers with associated interrupt-enable mask registers.

| Interrupt Flag                                                                 | Description                                                      | Associated Interrupt<br>Enable Mask Register |  |  |  |  |
|--------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------|--|--|--|--|
| USBCIF                                                                         | Contains flags for common USB interrupts                         | USBCIE                                       |  |  |  |  |
| USBIIF                                                                         | Contains interrupt flags for endpoint 0 and all the IN endpoints | USBIIE                                       |  |  |  |  |
| USBOIF                                                                         | Contains interrupt flags for all OUT endpoints                   | USBOIE                                       |  |  |  |  |
| Note: All interrupts except SOF and suspend are initially enabled after reset. |                                                                  |                                              |  |  |  |  |

The USB controller uses interrupt #6 for USB interrupts. For an interrupt request to be generated, IEN2.P2IE must be set to 1 together with the desired interrupt enable bits from the USBCIE, USBIIE, and USBOIE registers. When an interrupt request has been generated, the CPU starts executing the ISR if there are no higher-priority interrupts pending. The interrupt routine should read all the interrupt flag registers and take action depending on the status of the flags. The interrupt flag registers are cleared when they are read, and the status of the individual interrupt flags should therefore be saved in memory (typically in a local variable on the stack) to allow them to be accessed multiple times.

When waking up from suspend (typically in PM1), the USB D+ interrupt flag, P2IFG.DPIF, is set. The D+ interrupt flag indicates that there has been a falling edge on the D+ USB data pin. This is a resume event. If P2IEN.DPIEN is 1, an interrupt request is generated. See also Chapter 8

At the end of the ISR, after the interrupt flag have been read, the interrupt flags should be cleared to allow for new USB and P2 interrupts to be detected. The Port 2 interrupt status flags in the P2IFG register should be cleared prior to clearing IRCON2.P2IF.

# 21.5 Endpoint 0

Endpoint 0 (EP0) is a bidirectional control endpoint, and during the enumeration phase all communication is performed across this endpoint. Before the USBADDR register has been set to a value other than 0, the USB controller is only able to communicate through endpoint 0. Setting the USBADDR register to a value between 1 and 127 brings the USB function out of the default state in the enumeration phase and into the address state. All configured endpoints are then available for the application.

The EP0 FIFO is only used as either IN or OUT, and double buffering is not provided for endpoint 0. The maximum packet size for endpoint 0 is fixed at 32 bytes.

Endpoint 0 is controlled through the USBCS0 register by setting the USBINDEX register to 0. The USBCNT0 register contains the number of bytes received.

# 21.6 Endpoint-0 Interrupts

The following events may generate an EP0 interrupt request:

- A data packet has been received (USBCS0.OUTPKT\_RDY = 1)
- A data packet that was loaded into the EP0 FIFO has been sent to the USB host. (USBCS0.INPKT\_RDY should be set to 1 when a new packet is ready to be transferred. This bit is cleared by hardware when the data packet has been sent.)
- An IN transaction has been completed (the interrupt is generated during the status stage of the transaction).

Endpoint-0 Interrupts

- A STALL has been sent (USBCS0.SENT\_STALL = 1)
- A control transfer ends due to a premature end-of-control transfer (USBCS0.SETUP\_END = 1)

Any of these events causes USBIIF.EPOIF to be asserted, regardless of the status of the EPO interrupt mask bit USBIIE.EPOIE. If the EPO interrupt mask bit is set to 1, the CPU interrupt flag IRCON2.P2IF is also asserted. An interrupt request is only generated if IEN2.P2IE and USBIIE.EPOIE are both set to 1.

# 21.6.1 Error Conditions

When a protocol error occurs, the USB controller sends a STALL handshake. The USBCS0.SENT\_STALL bit is asserted, and an interrupt request is generated if the endpoint-0 interrupt is properly enabled. A protocol error can be any of the following:

- An OUT token is received after USBCS0.DATA\_END has been set to complete the OUT data stage (the host tries to send more data than expected).
- An IN token is received after USBCS0.DATA\_END has been set to complete the IN data stage (the host tries to receive more data than expected).
- The USB host tries to send a packet that exceeds the maximum packet size during the OUT data stage.
- The size of the DATA1 packet received during the status stage is not 0.

The firmware can also terminate the current transaction by setting the USBCS0.SEND\_STALL bit to 1. The USB controller then sends a STALL handshake in response to the next request from the USB host.

If an EP0 interrupt is caused by the assertion of the USBCS0.SENT\_STALL bit, this bit should be deasserted, and firmware should consider the transfer as aborted (and consequently free the memory buffers, etc.).

If EP0 receives an unexpected token during the data stage, the USBCS0.SETUP\_END bit is asserted, and an EP0 interrupt is generated (if enabled properly). EP0 then switches to the IDLE state. Firmware should then set the USBCS0.CLR\_SETUP\_END bit to 1 and abort the current transfer. If USBCS0.OUTPKT\_RDY is asserted, this indicates that another setup packet has been received that firmware should process.

# 21.6.2 SETUP Transactions (IDLE State)

The control transfer consists of two or three stages of transactions (setup – data – status or setup – status). The first transaction is a setup transaction. A successful setup transaction comprises three sequential packets (a token packet, a data packet, and a handshake packet), where the data field (payload) of the data packet is exactly 8 bytes long and is referred to as the setup packet. In the setup stage of a control transfer, EP0 is in the IDLE state. The USB controller rejects the data packet if the setup packet is not 8 bytes. Also, the USB controller examines the contents of the setup packet to determine whether or not there is a data stage in the control transfer. If there is a data stage, EP0 switches state to TX (IN transaction) or RX (OUT transaction) when the USBCS0.CLR\_OUTPKT\_RDY bit is set to 1 (if USBCS0.DATA\_END = 0).

When a packet is received, the USBCS0.OUTPKT\_RDY bit is asserted and an interrupt request is generated (EP0 interrupt) if the interrupt has been enabled. Firmware should perform the following when a setup packet has been received:

- 1. Unload the setup packet from the EP0 FIFO
- 2. Examine the contents and perform the appropriate operations
- 3. Set the USBCSO.CLR\_OUTPKT\_RDY bit to 1. This denotes the end of the setup stage. If the control transfer has no data stage, the USBCSO.DATA\_END bit must also be set. If there is no data stage, the USB controller stays in the IDLE state.



# 21.6.3 IN Transactions (TX State)

If the control transfer requires data to be sent to the host, the setup stage is followed by one or more IN transactions in the data stage. In this case, the USB controller is in the TX state and only accepts IN tokens. A successful IN transaction comprises two or three sequential packets (a token packet, a data packet, and a handshake packet <sup>(1)</sup>). If more than 32 bytes (maximum packet size) is to be sent, the data must be split into a number of 32-byte packets followed by a residual packet. If the number of bytes to send is a multiple of 32, the residual packet is a zero-length data packet, because a packet size less than 32 bytes denotes the end of the transfer.

Firmware should load the EP0 FIFO with the first data packet and set the USBCS0.INPKT\_RDY bit as soon as possible after the USBCS0.CLR\_OUTPKT\_RDY bit has been set. The USBCS0.INPKT\_RDY is cleared and an EP0 interrupt is generated when the data packet has been sent. Firmware might then load more data packets as necessary. An EP0 interrupt is generated for each packet sent. Firmware must set USBCS0.DATA\_END in addition to USBCS0.INPKT\_RDY when the last data packet has been loaded. This starts the status stage of the control transfer.

EP0 switches to the IDLE state when the status stage has completed. The status stage may fail if the USBCS0.SEND\_STALL bit is set to 1. The USBCS0.SENT\_STALL bit is then asserted, and an EP0 interrupt is generated.

If USBCS0.INPKT\_RDY is not set when receiving an IN token, the USB controller replies with a NAK to indicate that the endpoint is working, but temporarily has no data to send.

# 21.6.4 OUT Transactions (RX State)

If the control transfer requires data to be received from the host, the setup stage is followed by one or more OUT transactions in the data stage. In this case, the USB controller is in the RX state and only accepts OUT tokens. A successful OUT transaction comprises two or three sequential packets (a token packet, a data packet, and a handshake packet <sup>(2)</sup>). If more than 32 bytes (maximum packet size) is to be received, the data must be split into a number of 32-byte packets followed by a residual packet. If the number of bytes to receive is a multiple of 32, the residual packet is a zero-length data packet, because a data packet with payload less than 32 bytes denotes the end of the transfer.

The USBCS0.OUTPKT\_RDY bit is set and an EP0 interrupt is generated when a data packet has been received. The firmware should set USBCS0.CLR\_OUTPKT\_RDY when the data packet has been unloaded from the EP0 FIFO. When the last data packet has been received (packet size less than 32 bytes) firmware should also set the USBCS0.DATA\_END bit. This starts the status stage of the control transfer. The size of the data packet is kept in the USBCNT0 registers. Note that this value is only valid when USBCS0.OUTPKT\_RDY = 1.

EP0 switches to the IDLE state when the status stage has completed. The status stage may fail if the DATA1 packet received is not a zero-length data packet or if the USBCS0.SEND\_STALL bit is set to 1. The USBCS0.SENT\_STALL bit then is asserted and an EP0 interrupt is generated.

# 21.7 Endpoints 1–5

Each endpoint can be used as an IN only, an OUT only, or IN/OUT. For an IN/OUT endpoint, there are basically two endpoints, an IN endpoint and an OUT endpoint associated with the endpoint number. Configuration and control of IN endpoints is performed through the USBCSIL and USBCSIH registers. The USBCSOL and USBCSOH registers are used to configure and control OUT endpoints. Each IN and OUT endpoint can be configured as either an isochronous (USBCSIH.ISO = 1 and/or USBCSOH.ISO = 1) or bulk/interrupt (USBCSIH.ISO = 0 and/or USBCSOH.ISO = 0) endpoint. Bulk and interrupt endpoints are handled identically by the USB controller but have different properties from a firmware perspective.

The USBINDEX register must have the value of the endpoint number before the indexed endpoint registers are accessed.

<sup>(1)</sup> For isochronous transfers there would not be a handshake packet from the host.

<sup>&</sup>lt;sup>(2)</sup> For isochronous transfers, there is no handshake packet from the device.



## 21.7.1 FIFO Management

Each endpoint has a certain number of FIFO memory bytes available for incoming and outgoing data packets. Table 21-2 shows the FIFO size for endpoints 1–5. The firmware is responsible for setting the USBMAXI and USBMAXO registers correctly for each endpoint to prevent data from being overwritten.

When both the IN and OUT endpoints of an endpoint number do not use double buffering, the sum of USBMAXI and USBMAXO must not exceed the FIFO size for the endpoint. Figure 21-2 a) shows how the IN and OUT FIFO memory for an endpoint is organized with single buffering. The IN FIFO grows down from the top of the endpoint memory region, whereas the OUT FIFO grows up from the bottom of the endpoint memory region.

When the IN or OUT endpoint of an endpoint number uses double buffering, the sum of USBMAXI and USBMAXO must not exceed half the FIFO size for the endpoint. Figure 21-2 b) illustrates the IN and OUT FIFO memory for an endpoint that uses double buffering. Notice that the second OUT buffer starts from the middle of the memory region and grows upwards. The second IN buffer also starts from the middle of the memory region but grows downwards.

To configure an endpoint as IN-only, set USBMAXO to 0, and to configure an endpoint as OUT-only, set USBMAXI to 0.

For unused endpoints, both USBMAXO and USBMAXI should be set to 0.

| EP Number | FIFO Size (in Bytes) |
|-----------|----------------------|
| 1         | 32                   |
| 2         | 64                   |
| 3         | 128                  |
| 4         | 256                  |
| 5         | 512                  |

#### Table 21-2. FIFO Sizes for EP 1–5







# 21.7.2 Double Buffering

To enable faster transfer and reduce the need for retransmissions, double buffering can be used. This allows two packets to be buffered in the FIFO in each direction. This is highly recommended for isochronous endpoints, which are expected to transfer one data packet every USB frame without any retransmission. For an isochronous endpoint, one data packet is sent/received every USB frame. However, the data packet may be sent/received at any time during the USB frame period, and there is a chance that two data packets may be sent/received at a few-microseconds interval. For isochronous endpoints, an incoming packet is lost if there is no buffer available, and a zero-length data packet is sent if there is no data packet ready for transmission when the USB host requests data. Double buffering is not as critical for bulk and interrupt endpoints as it is for isochronous endpoints, because packets are not lost. Double buffering, however, may improve the effective data rate for bulk endpoints.

To enable double buffering for an IN endpoint, USBCSIH.IN\_DBL\_BUF must be set to 1. To enable double buffering for an OUT endpoint, set USBCSOH.OUT\_DBL\_BUF to 1.

# 21.7.3 FIFO Access

The endpoint FIFOs are accessed by reading and writing to the registers USBF0–USBF6. Writing to a register causes the byte written to be inserted into the IN FIFO. Reading a register causes the next byte in the OUT FIFO to be extracted and the value of this byte to be returned.

When a data packet has been written to an IN FIFO, the USBCSIL.INPKT\_RDY bit must be set to 1. If double buffering is enabled, the USBCSIL.INPKT\_RDY bit is cleared immediately after it has been written, and another data packet can be loaded. This does not generate an IN endpoint interrupt, because an interrupt is only generated when a packet has been sent. When double buffering is used, firmware should check the status of the USBCSIL.PKT\_PRESENT bit before writing to the IN FIFO. If this bit is 0, two data packets can be written. Double-buffered isochronous endpoints should only load two packets the first time the IN FIFO is loaded. After that, one packet is loaded for every USB frame. To send a zero-length data packet, USBCSIL.INPKT\_RDY should be set to 1 without loading a data packet into the IN FIFO.

A data packet can be read from the OUT FIFO when the USBCSOL.OUTPKT\_RDY bit is 1. An interrupt is generated when this occurs, if enabled. The size of the data packet is kept in the USBCNTH:USBCNTL registers. Note that this value is only valid when USBCSOL.OUTPKT\_RDY = 1. When the data packet has been read from the OUT FIFO, the USBCSOL.OUTPKT\_RDY bit must be cleared. If double buffering is enabled, there may be two data packets in the FIFO. If another data packet is ready when the USBCSOL.OUTPKT\_RDY bit is cleared, the USBCSOL.OUTPKT\_RDY bit is asserted immediately, and an interrupt is generated (if enabled) to signal that a new data packet has been received. The USBCSOL.FIFO\_FULL bit is set when there are two data packets in the OUT FIFO.

The AutoClear feature is supported for OUT endpoints. When enabled, the USBCSOL.OUTPKT\_RDY bit is cleared automatically when USBMAXO bytes have been read from the OUT FIFO. The AutoClear feature is enabled by setting USBCSOH.AUTOCLEAR = 1. The AutoClear feature can be used to reduce the time the data packet occupies the OUT FIFO buffer and is typically used for bulk endpoints.

A complementary AutoSet feature is supported for IN endpoints. When enabled, the USBCSIL.INPKT\_RDY bit is set automatically when USBMAXI bytes have been written to the IN FIFO. The AutoSet feature is enabled by setting USBCSIH.AUTOSET =

1. The AutoSet feature can reduce the overall time it takes to send a data packet and is typically used for bulk endpoints.

# 21.7.4 Endpoint 1–5 interrupts

The following events may generate an IN EPx interrupt request (x indicates the endpoint number):

- A data packet that was loaded into the IN FIFO has been sent to the USB host. (USBCSIL.INPKT\_RDY should be set to 1 when a new packet is ready to be transferred. This bit is cleared by hardware when the data packet has been sent.)
- A STALL has been sent (USBCSIL.SENT\_STALL = 1). Only bulk/interrupt endpoints can be stalled
- The IN FIFO is flushed due to the USBCSIH.FLUSH\_PACKET bit being set to 1.



Endpoints 1–5

www.ti.com

Any of these events causes USBIIF.INEPxIF to be asserted, regardless of the status of the IN EPx interrupt mask bit USBIIE.INEPxIE. If the IN EPx interrupt mask bit is set to 1, the CPU interrupt flag IRCON2.P2IF is also asserted. An interrupt request is only generated if IEN2.P2IE and USBIIE.INEPxIE are both set to 1. The x in the register name refers to the endpoint number, 1–5)

The following events may generate an OUT EPx interrupt request:

- A data packet has been received (USBCSOL.OUTPKT\_RDY = 1).
- A STALL has been sent (USBCSIL.SENT\_STALL = 1). Only bulk/interrupt endpoints can be stalled.

Any of these events causes USBOIF.OUTEPxIF to be asserted, regardless of the status of the OUT EPx interrupt mask bit USBOIE.OUTEPxIE. If the OUT EPx interrupt mask bit is set to 1, the CPU interrupt flag IRCON2.P2IF is also asserted. An interrupt request is only generated if IEN2.P2IE and USBOIE.OUTEPxIE are both set to 1.

# 21.7.5 Bulk/Interrupt IN Endpoint

Interrupt IN transfers occur at regular intervals, whereas bulk IN transfers use available bandwidth not allocated to isochronous, interrupt, or control transfers.

Interrupt IN endpoints may set the USBCSIH.FORCE\_DATA\_TOG bit. When this bit is set, the data toggle bit is continuously toggled, regardless of whether an ACK was received or not. This feature is typically used by interrupt IN endpoints that are used to communicate rate feedback for isochronous endpoints.

A bulk/interrupt IN endpoint can be stalled by setting the USBCSIL.SEND\_STALL bit to 1. When the endpoint is stalled, the USB controller responds with a STALL handshake to IN tokens. The USBCSIL.SENT\_STALL bit is then set, and an interrupt is generated, if enabled.

A bulk transfer longer than the maximum packet size is performed by splitting the transfer into a number of data packets of maximum size followed by a smaller data packet containing the remaining bytes. If the transfer length is a multiple of the maximum packet size, a zero-length data packet is sent last. This means that a packet with a size less than the maximum packet size denotes the end of the transfer. The AutoSet feature can be useful in this case, because many data packets are of maximum size.

#### 21.7.6 Isochronous IN Endpoint

An isochronous IN endpoint is used to transfer periodic data from the USB controller to the host (one data packet every USB frame).

If there is no data packet loaded in the IN FIFO when the USB host requests data, the USB controller sends a zero-length data packet, and the USBCSIL.UNDERRUN bit is asserted.

Double buffering requires that a data packet is loaded into the IN FIFO during the frame preceding the frame where it should be sent. If the first data packet is loaded before an IN token is received, the data packet is sent during the same frame as it was loaded and hence violates the double-buffering strategy. Thus, when double buffering is used, the USBPOW.ISO\_WAIT\_SOF bit should be set to 1 to avoid this. Setting this bit ensures that a loaded data packet is not sent until the next SOF token has been received.

The AutoSet feature typically is not used for isochronous endpoints, because the packet size increases or decreases from frame to frame.

# 21.7.7 Bulk/Interrupt OUT Endpoint

Interrupt OUT transfers occur at regular intervals, whereas bulk OUT transfers use available bandwidth not allocated to isochronous, interrupt, or control transfers.

A bulk/interrupt OUT endpoint can be stalled by setting the USBCSOL.SEND\_STALL bit to 1. When the endpoint is stalled, the USB controller responds with a STALL handshake when the host is done sending the data packet. The data packet is discarded and is not placed in the OUT FIFO. The USB controller asserts the USBCSOL.SENT\_STALL bit when the STALL handshake is sent and generates an interrupt request if the OUT endpoint interrupt is enabled.

As the AutoSet feature is useful for bulk IN endpoints, the AutoClear feature is useful for OUT endpoints, because many packets are of maximum size.



# 21.7.8 Isochronous OUT Endpoint

An isochronous OUT endpoint is used to transfer periodic data from the host to the USB controller (one data packet every USB frame).

If there is no buffer available when a data packet is being received, the USBCSOL.OVERRUN bit is asserted and the packet data is lost. Firmware can reduce the chance for this to happen by using double buffering and using DMA to unload data packets effectively.

An isochronous data packet in the OUT FIFO may have bit errors. The hardware detects this condition and sets USBCSOL.DATA\_ERROR. Firmware should therefore always check this bit when unloading a data packet.

The AutoClear feature typically is not used for isochronous endpoints, because the packet size increases or decreases from frame to frame.

# 21.8 DMA

DMA should be used to fill the IN endpoint FIFOs and empty the OUT endpoint FIFOs. Using DMA improves the read/write performance significantly compared to using the CPU. It is therefore highly recommended to use DMA unless timing is not critical or only a few bytes are to be transferred.

There are no DMA triggers for the USB controller, meaning that DMA transfers must be triggered by firmware.

Byte-size transfer should be used.

# 21.9 USB Reset

When reset signaling is detected on the bus, the USBCIF.RSTIF flag is asserted. If USBCIE.RSTIE is enabled, IRCON2.P2IF is also asserted, and an interrupt request is generated if IEN2.P2IE = 1. The firmware should take appropriate action when a USB reset occurs. A USB reset should place the device in the default state, where it only responds to address 0 (the default address). One or more resets normally take place during the enumeration phase, immediately after the USB cable is connected.

The following actions are performed by the USB controller when a USB reset occurs:

- USBADDR is set to 0.
- USBINDEX is set to 0.
- All endpoint FIFOs are flushed.
- USBMAXI, USBCS0, USBCS1L, USBCS1H, USBMAXO, USBCS0L, USBCS0H, USBCNT0, USBCNTL, and USBCNTH are cleared.
- All interrupts, except SOF and suspend, are enabled.
- An interrupt request is generated (if IEN2.P2IE = 1 and USBCIE.RSTIE = 1).

Firmware should close all pipes and wait for a new enumeration phase when USB reset is detected.

#### 21.10 Suspend and Resume

The USB controller asserts USBCIF.SUSPENDIF and enters suspend mode when the USB has been continuously idle for 3 ms, provided that USBPOW.SUSPEND\_EN =

1. IRCON2.P2IF is asserted if USBCIE.SUSPENDIE is enabled, and an interrupt request is generated if IEN2.P2IE = 1.

While in suspend mode, only limited current can be sourced from the USB. See the USB 2.0 Specification [3] for details about this. To be able to meet the suspend-current requirement, the device should be taken down to PM1 when suspend is detected. Before entering PM1, the 48-MHz USB PLL must be turned off. This is done by setting USBCTRL.PLL\_EN to 0 and waiting for USBCTRL.PLL\_LOCKED to be cleared.

When the system enters suspended mode, the USB pads should be powered down in order to save power. This can only be done while the USB PLL is disabled. After <code>USBCTRL.PLL\_EN</code> has been written to 0 and <code>USBCTRL.PLL\_LOCKED</code> has been cleared, <code>TR0.USB\_PAD\_PD</code> can be written to 1 in order to power down the pads.



Remote Wake-Up

www.ti.com

Any valid nonidle signaling on the USB causes USBCIF.RESUMEIF to be asserted and an interrupt request to be generated, and wakes up the system if the USB resume interrupt is enabled.

When the system wakes up (enters active mode) from suspend, no USB registers except USBCTRL can be accessed before the 48-MHz USB PLL has been activated. This is done by setting USBCTRL.PLL\_EN to 1 and waiting until USBCTRL.PLL\_LOCKED is set. TR0.USB\_PAD\_PD must be written to 0 before USBCTRL.PLL\_EN is written to 1. This powers up the pads.

A USB reset also wakes up the system from suspend. A USB resume interrupt request is generated if the interrupt is enabled, but the USBCIF.RSTIF interrupt flag is set instead of the USBCIF.RESUMEIF interrupt flag.

# 21.11 Remote Wake-Up

The USB controller can resume from suspend by signaling resume to the USB hub. Resume is performed by setting USBPOW.RESUME to 1 for approximately 10 ms. According to the USB 2.0 Specification [3], the resume signaling must be present for at least 1 ms and no more than 15 ms. It is, however, recommended to keep the resume signaling for approximately 10 ms. Notice that support for remote wakeup must be declared in the USB descriptor, and that the USB host must grant the device the privilege to perform remote wakeup (through a SET\_FEATURE request).

#### 21.12 USB Registers

This section describes all USB registers used for control and status for the USB. The USB registers reside in XDATA memory space in the region 0x6200–0x622B. These registers can be divided into three groups: The common USB registers, the indexed endpoint registers, and the endpoint FIFO registers. The indexed endpoint registers represent the currently selected endpoint. The USBINDEX register is used to select the endpoint.

| Bit | Name         | Reset       | R/W | Description                                                                                          |  |
|-----|--------------|-------------|-----|------------------------------------------------------------------------------------------------------|--|
| 7   | UPDATE       | 0           | R   | This bit is set when the USBADDR register is written and cleared when the address becomes effective. |  |
| 6:0 | USBADDR[6:0] | 000<br>0000 | R/W | Device address                                                                                       |  |

| Bit | Name         | Reset | R/W | Description                                                                                                                                                                                                                 |
|-----|--------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ISO_WAIT_SOF | 0     | R/W | When this bit is set to 1, the USB controller sends zero-length data packets from the time INPKT_RDY is asserted and until the first SOF token has been received. This only applies to isochronous endpoints.               |
| 6:4 | -            | 000   | R0  | Reserved                                                                                                                                                                                                                    |
| 3   | RST          | 0     | R   | During reset signaling, this bit is set to 1.                                                                                                                                                                               |
| 2   | RESUME       | 0     | R/W | Drives resume signaling for remote wakeup. According to the USB Specification, the duration of driving resume must be at least 1 ms and no more than 15 ms. It is recommended to keep this bit set for approximately 10 ms. |
| 1   | SUSPEND      | 0     | R   | Suspend mode entered. This bit is only used when SUSPEND_EN = 1. Reading the USBCIF register or asserting RESUME clears this bit.                                                                                           |
| 0   | SUSPEND_EN   | 0     | R/W | Suspend enable. When this bit is set to 1, suspend mode is entered when the USB has been idle for 3 ms.                                                                                                                     |

#### USBPOW (0x6201) - Power/Control Register

USBADDR (0x6200) – Function Address

#### USBIIF (0x6202) – IN Endpoints and EP0 Interrupt Flags

| Bit | Name    | Reset | R/W   | Description                                                     |
|-----|---------|-------|-------|-----------------------------------------------------------------|
| 7:6 | -       | 00    | R0    | Reserved                                                        |
| 5   | INEP5IF | 0     | R, H0 | Interrupt flag for IN endpoint 5. Cleared by hardware when read |
| 4   | INEP4IF | 0     | R, H0 | Interrupt flag for IN endpoint 4. Cleared by hardware when read |
| 3   | INEP3IF | 0     | R, H0 | Interrupt flag for IN endpoint 3. Cleared by hardware when read |
| 2   | INEP2IF | 0     | R, H0 | Interrupt flag for IN endpoint 2. Cleared by hardware when read |
| 1   | INEP1IF | 0     | R, H0 | Interrupt flag for IN endpoint 1. Cleared by hardware when read |
| 0   | EPOIF   | 0     | R, H0 | Interrupt flag for endpoint 0. Cleared by hardware when read    |

202 USB Controller

| USE | USBOIF (0x6204) – OUT-Endpoint Interrupt Flags |       |       |                                                                  |  |  |  |
|-----|------------------------------------------------|-------|-------|------------------------------------------------------------------|--|--|--|
| Bit | Name                                           | Reset | R/W   | Description                                                      |  |  |  |
| 7:6 | -                                              | -     | R0    | Reserved                                                         |  |  |  |
| 5   | OUTEP51F                                       | 0     | R, H0 | Interrupt flag for OUT endpoint 5. Cleared by hardware when read |  |  |  |
| 4   | OUTEP4IF                                       | 0     | R, H0 | Interrupt flag for OUT endpoint 4. Cleared by hardware when read |  |  |  |
| 3   | OUTEP3IF                                       | 0     | R, H0 | Interrupt flag for OUT endpoint 3. Cleared by hardware when read |  |  |  |
| 2   | OUTEP2IF                                       | 0     | R, H0 | Interrupt flag for OUT endpoint 2. Cleared by hardware when read |  |  |  |
| 1   | OUTEP1IF                                       | 0     | R, H0 | Interrupt flag for OUT endpoint 1. Cleared by hardware when read |  |  |  |
| 0   | -                                              | -     | R0    | Reserved                                                         |  |  |  |

#### USBCIF (0x6206) – Common USB Interrupt Flags

| Bit | Name      | Reset | R/W   | Description                                                  |
|-----|-----------|-------|-------|--------------------------------------------------------------|
| 7:4 | -         | -     | R0    | Reserved                                                     |
| 3   | SOFIF     | 0     | R, H0 | Start-of-frame interrupt flag. Cleared by hardware when read |
| 2   | RSTIF     | 0     | R, H0 | Reset interrupt flag. Cleared by hardware when read          |
| 1   | RESUMEIF  | 0     | R, H0 | Resume interrupt flag. Cleared by hardware when read         |
| 0   | SUSPENDIF | 0     | R, H0 | Suspend interrupt flag. Cleared by hardware when read        |

# USBIIE (0x6207) – IN Endpoints and EP0 Interrupt-Enable Mask

| Bit | Name    | Reset | R/W | Description                     |
|-----|---------|-------|-----|---------------------------------|
| 7:6 |         | 00    | R/W | Reserved. Always write 00       |
| 5   | INEP5IE | 1     | R/W | IN endpoint-5 interrupt enable  |
|     |         |       |     | 0: Interrupt disbled            |
|     |         |       |     | 1: Interrupt enabled            |
| 4   | INEP4IE | 1     | R/W | IN endpoint- 4 interrupt enable |
|     |         |       |     | 0: Interrupt disbled            |
|     |         |       |     | 1: Interrupt enabled            |
| 3   | INEP3IE | 1     | R/W | IN endpoint-3 interrupt enable  |
|     |         |       |     | 0: Interrupt disbled            |
|     |         |       |     | 1: Interrupt enabled            |
| 2   | INEP2IE | 1     | R/W | IN endpoint-2 interrupt enable  |
|     |         |       |     | 0: Interrupt disbled            |
|     |         |       |     | 1: Interrupt enabled            |
| 1   | INEP1IE | 1     | R/W | IN endpoint-1 interrupt enable  |
|     |         |       |     | 0: Interrupt disbled            |
|     |         |       |     | 1: Interrupt enabled            |
| 0   | EPOIE   | 1     | R/W | Endpoint-0 interrupt enable     |
|     |         |       |     | 0: Interrupt disbled            |
|     |         |       |     | 1: Interrupt enabled            |



#### USB Registers

| USE | BOIE (0x6209) · | – Out Endp | oints Inte | errupt Enable Mask              |
|-----|-----------------|------------|------------|---------------------------------|
| Bit | Name            | Reset      | R/W        | Description                     |
| 7:6 |                 | 00         | R/W        | Reserved. Always write 00       |
| 5   | OUTEP5IE        | 1          | R/W        | OUT endpoint 5 interrupt enable |
|     |                 |            |            | 0: Interrupt disbled            |
|     |                 |            |            | 1: Interrupt enabled            |
| 4   | OUTEP4IE        | 1          | R/W        | OUT endpoint 4 interrupt enable |
|     |                 |            |            | 0: Interrupt disbled            |
|     |                 |            |            | 1: Interrupt enabled            |
| 3   | OUTEP3IE        | 1          | R/W        | OUT endpoint 3 interrupt enable |
|     |                 |            |            | 0: Interrupt disbled            |
|     |                 |            |            | 1: Interrupt enabled            |
| 2   | OUTEP2IE        | 1          | R/W        | OUT endpoint 2 interrupt enable |
|     |                 |            |            | 0: Interrupt disbled            |
|     |                 |            |            | 1: Interrupt enabled            |
| 1   | OUTEP1IE        | 1          | R/W        | OUT endpoint 1 interrupt enable |
|     |                 |            |            | 0: Interrupt disbled            |
|     |                 |            |            | 1: Interrupt enabled            |
| 0   | -               | 1          | R0         | Reserved                        |

#### USBCIE (0x620B) – Common USB Interrupt-Enable Mask

| Bit | Name      | Reset | R/W | Description                     |  |
|-----|-----------|-------|-----|---------------------------------|--|
| 7:4 |           | -     | R0  | Reserved                        |  |
| 3   | SOFIE     | 0     | R/W | Start-of-frame interrupt enable |  |
|     |           |       |     | 0: Interrupt disbled            |  |
|     |           |       |     | 1: Interrupt enabled            |  |
| 2   | RSTIE     | 1     | R/W | Reset interrupt enable          |  |
|     |           |       |     | 0: Interrupt disbled            |  |
|     |           |       |     | 1: Interrupt enabled            |  |
| 1   | RESUMEIE  | 1     | R/W | Resume interrupt enable         |  |
|     |           |       |     | 0: Interrupt disbled            |  |
|     |           |       |     | 1: Interrupt enabled            |  |
| 0   | SUSPENDIE | 0     | R/W | Suspend interrupt enable        |  |
|     |           |       |     | 0: Interrupt disbled            |  |
|     |           |       |     | 1: Interrupt enabled            |  |

#### USBFRML (0x620C) – Current Frame Number (Low Byte)

| Bit | Name       | Reset | R/W | Description                     |
|-----|------------|-------|-----|---------------------------------|
| 7:0 | FRAME[7:0] | 0x00  | R   | Low byte of 11-bit frame number |

# USBFRMH (0x620D) – Current Frame Number (High Byte)

| Bit | Name        | Reset | R/W | Description                   |
|-----|-------------|-------|-----|-------------------------------|
| 7:3 | -           | -     | R0  | Reserved                      |
| 2:0 | FRAME[10:8] | 000   | R   | 3 MSBs of 11-bit frame number |

#### USBINDEX (0x620E) – Current-Endpoint Index Register

| Bit | Name          | Reset | R/W | Description                                                |
|-----|---------------|-------|-----|------------------------------------------------------------|
| 7:4 | -             | -     | R0  | Reserved                                                   |
| 3:0 | USBINDEX[3:0] | 0000  | R/W | Endpoint selected. Must be set to a value in the range 0-5 |

| USB | USBCTRL (0x620F) – USB Control Register |       |     |                                                                                                                                                                                                              |  |  |  |
|-----|-----------------------------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit | Name                                    | Reset | R/W | Description                                                                                                                                                                                                  |  |  |  |
| 7   | PLL_LOCKED                              | 0     | R   | PLL locked status                                                                                                                                                                                            |  |  |  |
| 6:4 | -                                       | -     | R0  | Reserved                                                                                                                                                                                                     |  |  |  |
| 3   | USB_PUE                                 | 0     | RW  | USB pad pullup enable                                                                                                                                                                                        |  |  |  |
| 2   | -                                       | 0     | R/W | Reserved. Always write 0                                                                                                                                                                                     |  |  |  |
| 1   | PLL_EN                                  | 0     | R/W | 48-MHz USB PLL enable. When this bit is set, the 48-MHz PLL is started. However, the USB must not be accessed before the PLL has locked, that is, PLL_LOCKED is 1. This bit can only be set when USB_EN = 1. |  |  |  |
|     |                                         |       |     | Note: The PLL must be disabled before exiting active mode and re-enabled after entering active mode.                                                                                                         |  |  |  |
| 0   | USB_EN                                  | 0     | R/W | USB enable. The USB controller is reset when writing 0 to this bit.                                                                                                                                          |  |  |  |

# USBMAXI (0x6210) – Max. Packet Size for IN Endpoint{1–5}

| Bit | Name         | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                      |
|-----|--------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | USBMAXI[7:0] | 0x00  | R/W | Maximum packet size, in units of 8 bytes, for IN endpoint selected by USBINDEX register. The value of this register should correspond to the <i>wMaxPacketSize</i> field in the standard endpoint descriptor for the endpoint. This register must not be set to a value greater than the available FIFO memory for the endpoint. |

#### USBCS0 (0x6211) - EP0 Control and Status (USBINDEX = 0)

| Bit | Name           | Reset | R/W    | Description                                                                                                                                                                                                                                                                         |
|-----|----------------|-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CLR_SETUP_END  | 0     | R/W H0 | Set this bit to 1 to de-assert the SETUP_END bit of this register. This bit is cleared automatically.                                                                                                                                                                               |
| 6   | CLR_OUTPKT_RDY | 0     | R/W H0 | Set this bit to 1 to de-assert the OUTPKT_RDY bit of this register. This bit is cleared automatically.                                                                                                                                                                              |
| 5   | SEND_STALL     | 0     | R/W H0 | Set this bit to 1 to terminate the current transaction. The USB controller sends the STALL handshake and this bit is de-asserted.                                                                                                                                                   |
| 4   | SETUP_END      | 0     | R      | This bit is set if the control transfer ends due to a premature end-of-control transfer. The FIFO is flushed and an interrupt request (EP0) is generated if the interrupt is enabled. Setting CLR_SETUP_END = 1 de-asserts this bit.                                                |
| 3   | DATA_END       | 0     | R/W H0 | This bit is used to signal the end of a data transfer and must be asserted in the following three situations:                                                                                                                                                                       |
|     |                |       |        | 1: When the last data packet has been loaded and USBCS0.INPKT_RDY is set to 1                                                                                                                                                                                                       |
|     |                |       |        | 2: When the last data packet has been unloaded and USBCS0.CLR_OUTPKT_RDY is set to 1                                                                                                                                                                                                |
|     |                |       |        | 3: When USBCS0.INPKT_RDY has been asserted without having loaded the FIFO (for sending a zero-length data packet).                                                                                                                                                                  |
|     |                |       |        | The USB controller clears this bit automatically.                                                                                                                                                                                                                                   |
| 2   | SENT_STALL     | 0     | R/W H1 | This bit is set when a STALL handshake has been sent. An interrupt request (EP0) is generated if the interrupt is enabled. This bit must be cleared from firmware.                                                                                                                  |
| 1   | INPKT_RDY      | 0     | R/W H0 | Set this bit when a data packet has been loaded into the EP0 FIFO to notify the USB controller that a new data packet is ready to be transferred. When the data packet has been sent, this bit is cleared, and an interrupt request (EP0) is generated if the interrupt is enabled. |
| 0   | OUTPKT_RDY     | 0     | R      | Data packet received. This bit is set when an incoming data packet has been placed in the OUT FIFO. An interrupt request (EP0) is generated if the interrupt is enabled. Set CLR_OUTPKT_RDY = 1 to de-assert this bit.                                                              |



#### USB Registers

| USE | USBCSIL (0x6211) – IN EP{1–5} Control and Status, Low |       |           |                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|-----|-------------------------------------------------------|-------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Name                                                  | Reset | R/W       | Description                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 7   | -                                                     | -     | R0        | Reserved                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 6   | CLR_DATA_TOG                                          | 0     | R/W<br>H0 | Setting this bit resets the data toggle to 0. Thus, setting this bit forces the next data packet to be a DATA0 packet. This bit is automatically cleared.                                                                                                                                               |  |  |  |  |
| 5   | SENT_STALL                                            | 0     | R/W       | This bit is set when a STALL handshake has been sent. The FIFO is flushed and the INPKT_RDY bit in this register is de-asserted. An interrupt request (IN EP{1–5}) is generated if the interrupt is enabled. This bit must be cleared from firmware.                                                    |  |  |  |  |
| 4   | SEND_STALL                                            | 0     | R/W       | Set this bit to 1 to make the USB controller reply with a STALL handshake when receiving IN tokens. Firmware must clear this bit to end the STALL condition. It is not possible to stall an isochronous endpoint; thus, this bit only has an effect if the IN endpoint is configured as bulk/interrupt. |  |  |  |  |
| 3   | FLUSH_PACKET                                          | 0     | R/W<br>H0 | Set to 1 to flush next packet that is ready to transfer from the IN FIFO. The INPKT_RDY bit in this register is cleared. If there are two packets in the IN FIFO due to double buffering, this bit must be set twice to completely flush the IN FIFO. This bit is automatically cleared.                |  |  |  |  |
| 2   | UNDERRUN                                              | 0     | R/W       | In isochronous mode, this bit is set if an IN token is received when INPKT_RDY = 0, and a zero-length data packet is transmitted in response to the IN token. In bulk/interrupt mode, this bit is set when a NAK is returned in response to an IN token. Firmware should clear this bit.                |  |  |  |  |
| 1   | PKT_PRESENT                                           | 0     | R         | This bit is 1 when there is at least one packet in the IN FIFO.                                                                                                                                                                                                                                         |  |  |  |  |
| 0   | INPKT_RDY                                             | 0     | R/W<br>H0 | Set this bit when a data packet has been loaded into the IN FIFO to notify the USB controller that a new data packet is ready to be transferred. When the data packet has been sent, this bit is cleared, and an interrupt request (IN EP{1–5}) is generated if the interrupt is enabled.               |  |  |  |  |

# USBCSIH (0x6212) - IN EP{1-5} Control and Status, High

| Bit | Name           | Reset | R/W | Description                                                                                                                                                                                                                           |  |
|-----|----------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | AUTOSET        | 0     | R/W | When this bit is 1, the USBCSIL.INPKT_RDY bit is automatically asserted when a data packet of maximum size (specified by USBMAXI) has been loaded into the IN FIFO.                                                                   |  |
| 6   | ISO            | 0     | R/W | Selects IN endpoint type                                                                                                                                                                                                              |  |
|     |                |       |     | 0: Bulk/interrupt                                                                                                                                                                                                                     |  |
|     |                |       |     | 1: Isochronous                                                                                                                                                                                                                        |  |
| 5:4 |                | 10    | R/W | Reserved. Always write 10                                                                                                                                                                                                             |  |
| 3   | FORCE_DATA_TOG | 0     | R/W | Setting this bit forces the IN endpoint data toggle to switch and the data packet to be flushed from the IN FIFO, even though an ACK was received. This feature can be useful when reporting rate feedback for isochronous endpoints. |  |
| 2:1 |                | -     | R0  | Reserved                                                                                                                                                                                                                              |  |
| 0   | IN_DBL_BUF     | 0     | R/W | Double buffering enable (IN FIFO)                                                                                                                                                                                                     |  |
|     |                |       |     | 0: Double buffering disabled                                                                                                                                                                                                          |  |
|     |                |       |     | 1: Double buffering enabled                                                                                                                                                                                                           |  |

#### USBMAXO (0x6213) – Max. Packet Size for OUT EP{1-5}

| Bit | Name         | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                |
|-----|--------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | USBMAXO[7:0] | 0x00  | R/W | Maximum packet size, in units of 8 bytes, for OUT endpoint selected by USBINDEX register. The value of this register should correspond to the wMaxPacketSize field in the standard endpoint descriptor for the endpoint. This register must not be set to a value greater than the available FIFO memory for the endpoint. |

| USE<br>Bit | 8CSOL (0x6214) – OU<br>Name | T EP{1–5} C<br>Reset | ontrol a  | Description                                                                                                                                                                                                                                                                                                  |
|------------|-----------------------------|----------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | CLR_DATA_TOG                | 0                    | R/W<br>H0 | Setting this bit resets the data toggle to 0. Thus, setting this bit forces the next data packet to be a DATA0 packet. This bit is automatically cleared.                                                                                                                                                    |
| 6          | SENT_STALL                  | 0                    | R/W       | This bit is set when a STALL handshake has been sent. An interrupt request (OUT EP{1–5}) is generated if the interrupt is enabled. This bit must be cleared from firmware.                                                                                                                                   |
| 5          | SEND_STALL                  | 0                    | R/W       | Set this bit to 1 to make the USB controller reply with a STALL handshake when receiving OUT tokens. Firmware must clear this bit to end the STALL condition. It is not possible to stall an isochronous endpoint; thus, this bit only has an effect if the IN endpoint is configured as bulk/interrupt.     |
| 4          | FLUSH_PACKET                | 0                    | R/W<br>H0 | Set to 1 to flush the next packet that is to be read from the OUT FIFO. The OUTPKT_RDY bit in this register is cleared. If there are two packets in the OUT FIFO due to double buffering, this bit must be set twice to completely flush the OUT FIFO. This bit is automatically cleared after a write to 1. |
| 3          | DATA_ERROR                  | 0                    | R         | This bit is set if there is a CRC or bit-stuff error in the packet received. Cleared when OUTPKT_RDY is cleared. This bit is only valid if the OUT endpoint is isochronous.                                                                                                                                  |
| 2          | OVERRUN                     | 0                    | R/W       | This bit is set when an OUT packet cannot be loaded into the OUT FIFO. Firmware should clear this bit. This bit is only valid in isochronous mode.                                                                                                                                                           |
| 1          | FIFO_FULL                   | 0                    | R         | This bit is asserted when no more packets can be loaded into the OUT FIFO because it is full.                                                                                                                                                                                                                |
| 0          | OUTPKT_RDY                  | 0                    | R/W       | This bit is set when a packet has been received and is ready to be read from the OUT FIFO. An interrupt request (OUT EP{1–5}) is generated if the interrupt is enabled. This bit should be cleared when the packet has been unloaded from the FIFO.                                                          |

# USBCSOH (0x6215) - OUT EP{1-5} Control and Status, High

| Bit | Name        | Reset | R/W | Description                                                                             |
|-----|-------------|-------|-----|-----------------------------------------------------------------------------------------|
| 7   | AUTOCLEAR   | 0     | R/W | When this bit is set to 1, the USBCSOL.OUTPKT_RDY bit is automatically cleared when     |
|     |             |       |     | a data packet of maximum size (specified by USBMAXO) has been unloaded to the OUT FIFO. |
| 6   | ISO         | 0     | R/W | Selects OUT endpoint type                                                               |
|     |             |       |     | 0: Bulk/interrupt                                                                       |
|     |             |       |     | 1: Isochronous                                                                          |
| 5:4 |             | 00    | R/W | Reserved. Always write 00                                                               |
| 3:1 |             | -     | R0  | Reserved                                                                                |
| 0   | OUT_DBL_BUF | 0     | R/W | Double buffering enable (OUT FIFO)                                                      |
|     |             |       |     | 0: Double buffering disabled                                                            |
|     |             |       |     | 1: Double buffering enabled                                                             |

#### USBCNT0 (0x6216) - Number of Received Bytes in EP0 FIFO (USBINDEX = 0)

| Bit | Name         | Reset   | R/W | Description                                                                     |
|-----|--------------|---------|-----|---------------------------------------------------------------------------------|
| 7:6 | -            | -       | R0  | Reserved                                                                        |
| 5:0 | USBCNT0[5:0] | 00 0000 | R   | Number of received bytes into EP 0 FIFO. Only valid when OUTPKT_RDY is asserted |

#### USBCNTL (0x6216) - Number of Bytes in EP{1-5} OUT FIFO, Low

| Bit | Name        | Reset | R/W | Description                                                                                                                   |
|-----|-------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | USBCNT[7:0] | 0x00  | R   | 8 lsbs of number of received bytes in OUT FIFO selected by USBINDEX register. Only valid when USBCSOL.OUTPKT_RDY is asserted. |

# USBCNTH (0x6217) – Number of Bytes in EP{1–5} OUT FIFO, High

| Bit | Name         | Reset | R/W | Description                                                                                                             |
|-----|--------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------|
| 7:3 | -            | -     | R0  | Reserved                                                                                                                |
| 2:0 | USBCNT[10:8] | 000   |     | 3 msbs of number of received bytes in OUT FIFO selected by USBINDEX register. Only valid when USBCSOL.OUTPKT_RDY is set |



#### USB Registers

| USBF | 0 (0x6220) – Endp | oint-0 FIFO |     |                                                                                                                                                                                                                          |
|------|-------------------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit  | Name              | Reset       | R/W | Description                                                                                                                                                                                                              |
| 7:0  | USBF0[7:0]        | 0x00        | R/W | Endpoint 0 FIFO. Reading this register unloads one byte from the EP0 FIFO. Writing to this register loads one byte into the EP0 FIFO. Note: The FIFO memory for EP0 is used for both incoming and outgoing data packets. |

#### USBF1 (0x6222) – Endpoint-1 FIFO

| Bit | Name       | Reset | R/W | Description                                                                                                                                           |
|-----|------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | USBF1[7:0] | 0x00  | R/W | Endpoint 1 FIFO register. Reading this register unloads one byte from the EP1 OUT FIFO. Writing to this register loads one byte into the EP1 IN FIFO. |

#### USBF2 (0x6224) - Endpoint-2 FIFO

| Bit | Name       | Reset | R/W | Description                                                                                                                                           |
|-----|------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | USBF2[7:0] | 0x00  | R/W | Endpoint 2 FIFO register. Reading this register unloads one byte from the EP2 OUT FIFO. Writing to this register loads one byte into the EP2 IN FIFO. |

# USBF3 (0x6226) - Endpoint-3 FIFO

| Bit | Name       | Reset | R/W | Description                                                                                                                                           |
|-----|------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | USBF3[7:0] | 0x00  | R/W | Endpoint 3 FIFO register. Reading this register unloads one byte from the EP3 OUT FIFO. Writing to this register loads one byte into the EP3 IN FIFO. |

# USBF4 (0x6228) - Endpoint-4 FIFO

| Bit | Name       | Reset | R/W | Description                                                                                                                                           |
|-----|------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | USBF4[7:0] | 0x00  | R/W | Endpoint 4 FIFO register. Reading this register unloads one byte from the EP4 OUT FIFO. Writing to this register loads one byte into the EP4 IN FIFO. |

#### USBF5 (0x622A) – Endpoint-5 FIFO

| Bit | Name       | Reset | R/W | Description                                                                                                                                           |
|-----|------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | USBF5[7:0] | 0x00  | R/W | Endpoint 5 FIFO register. Reading this register unloads one byte from the EP5 OUT FIFO. Writing to this register loads one byte into the EP5 IN FIFO. |

#### TR0 (0x624B) - Test Register 0

| Bit | Name       | Reset | R/W | Description                |  |
|-----|------------|-------|-----|----------------------------|--|
| 7:6 | -          | 00    | R0  | Reserved                   |  |
| 5:4 | -          | 00    | R/W | Reserved. Always write 00. |  |
| 2   | USB_PAD_PD | 0     | R/W | USB pad power down         |  |
|     |            |       |     | 0: Active                  |  |
|     |            |       |     | 1: Powered down            |  |
| 1:0 | -          | 000   | R/W | Reserved. Write as 0.      |  |



# Timer 2 (Radio Timer)

Timer 2 is mainly used for timekeeping for the radio, for instance to implement slotted protocols. The timer runs at a speed according to the system clock.

The main features of Timer 2 are the following:

- 16-bit timer up-counter providing, for example, a symbol/frame period of 16 µs/320 µs
- Adjustable period with accuracy of 31.25 ns
- 2 × 16-bit timer compare function
- 24-bit overflow count
- 2 × 24-bit overflow compare function
- 2 × 40-bit long compare function
- Start-of-frame-delimiter capture function
- · Interrupts generated on compare and overflow
- DMA trigger capability
- · Possible to adjust timer value while counting by introducing delay

#### Topic

| 22.1 | Timer Operation                                | 210 |
|------|------------------------------------------------|-----|
| 22.2 | Interrupts                                     | 211 |
| 22.3 | Event Outputs (DMA Trigger and Radio Events)   | 212 |
| 22.4 | Timer Start/Stop Synchronization (CC2545 Only) | 212 |
| 22.5 | Timer 2 Registers                              | 214 |



#### 22.1 Timer Operation

This section describes the operation of the timer.

#### 22.1.1 General

After a reset, the timer is in the timer IDLE mode, where it is stopped. The timer starts running when T2CTRL.RUN is set to 1. The timer then enters the timer RUN mode. Either the entry is immediate, or it is performed synchronously with the 32-kHz clock (CC2545 only). See Section 22.4 for a description of the synchronous start and stop mode.

Once the timer is running in RUN mode, it can be stopped by writing a 0 to T2CTRL.RUN. The timer then enters the timer IDLE mode. The stopping of the timer is performed either immediately or synchronously with the 32-kHz clock (CC2545 only).

#### 22.1.2 Up Counter

Timer 2 contains a 16-bit timer, which increments on each clock cycle. The counter value can be read from registers T2M1:T2M0 with register T2MSEL.T2MSEL set to 000. Note that the register content in T2M1 is latched when T2M0 is read, meaning that T2M0 must always be read first.

When the timer is idle, the counter can be modified by writing to registers T2M1:T2M0 with register T2MSEL.T2MSEL set to 000. T2M0 must be written first.

# 22.1.3 Timer Overflow

At the same time as the timer counts to a value that is equal to the set timer period, a timer overflow occurs. When the timer overflow occurs, the timer is set to 0x0000. If the overflow interrupt mask bit T2IRQM.TIMER2\_PERM is 1, an interrupt request is generated. The interrupt flag bit T2IRQF.TIMER2\_PERF is set to 1, regardless of the interrupt mask value.

# 22.1.4 Timer Delta Increment

The timer period may be adjusted once during a timer period by writing a timer delta value. When the timer is running and a timer delta value is written to multiplexed registers T2M1:T2M0 with T2MSEL.T2MSEL set to 000, the 16-bit timer halts at its current value and a delta counter starts counting. The T2M0 register must be written before T2M1. The delta counter starts counting from the delta value written, down to zero. Once the delta counter reaches zero, the 16-bit timer starts counting again.

The delta counter decrements at the same rate as the timer. When the delta counter has reached zero, it does not start counting again until a delta value is written once again. In this way, a timer period may be increased by the delta value in order to make adjustments to the timer overflow events over time.

#### 22.1.5 Timer Compare

A timer compare occurs at the same time as the timer counts to a value that is equal to one of the 16-bit compare values set. When a timer compare occurs, the interrupt flag T2IRQF.TIMER2\_COMPARE1F or T2IRQF.TIMER2\_COMPARE2F is set to 1, depending of which compare value is reached. An interrupt request is also generated if the corresponding interrupt mask in T2IRQM.TIMER2\_COMPARE1M or T2IRQM.TIMER2\_COMPARE2M is set to 1.

# 22.1.6 Overflow Count

At each timer overflow, the 24-bit overflow counter is incremented by 1. The overflow counter value is read through registers T2MOVF2:T2MOVF1:T2MOVF0 with register T2MSEL.T2MOVEFSEL set to 000. The registers are latched as in the following description.

If one wants a unique timestamp, where both timer and overflow counter are latched at the same time, do the following: Read T2M0 with T2MSEL.T2MSEL set to 000 and T2CTRL.LATCH\_MODE set to 1. This returns the low byte of the timer value, and also latches the high byte of the timer and the entire overflow counter, so the rest of the timestamp is ready to be read.

If one wants to read just the overflow counter without reading timer first, read T2MOVF0 with T2MSEL.T2MOVFSEL set to 000 and T2CTRL.LATCH\_MODE set to 0. This returns the low byte of the overflow counter, and latches the two most-significant bytes of the overflow counter so the values are ready to be read.

# 22.1.7 Overflow-Count Update

The overflow count value can be updated by writing to registers T2MOVF2:T2MOVF1:T2MOVF0 with T2MSEL.T2MOVFSEL set to 000. Always write the least-significant byte first, and always write all three bytes. The write takes effect once the high byte is written.

# 22.1.8 Overflow-Count Overflow

At the same time as the overflow counter counts to a value that is equal to the overflow period setting, an overflow period event occurs. When the period event occurs, the overflow counter is set to 0x00 0000. If the overflow interrupt mask bit T2IRQM.TIMER2\_OVF\_PERM is 1, an interrupt request is generated. The interrupt flag bit T2IRQF.TIMER2\_OVF\_PERF is set to 1, regardless of the interrupt mask value.

# 22.1.9 Overflow-Count Compare

Two compare values may be set for the overflow counter. The compare values are set by writing to T2MOVF2:T2MOVF1:T2MOVF0 with register T2MSEL.T2MOVFSEL set to 011 or 100. At the same time as the overflow counter counts to a value equal to one of the overflow count compare values, an overflow count compare event occurs. If the corresponding overflow compare interrupt mask bit T2IRQM.TIMER2\_OVF\_COMPARE1M or T2IRQM.TIMER2\_OVF\_COMPARE2M is 1, an interrupt request is generated. The interrupt flags bit T2IRQF.TIMER2\_OVF\_COMPARE1F and T2IRQF.TIMER2\_OVF\_COMPARE2F are set to 1, regardless of the interrupt mask value.

# 22.1.10 Long Compare

Two compare values may be set for the combination of the 16-bit timer and the overflow counter. The compare values are a combination of either timer compare 1 and overflow compare 1, or timer compare 2 and overflow compare 2. These combinations are known as the long compare 1 and long compare 2 values, respectively. At the same time as the combination of the 16-bit timer and the 24-bit overflow counter counts to a value equal to one of the long compare values, a long compare event occurs. If the corresponding overflow compare interrupt mask bit T2IRQM.TIMER2\_LONG\_COMPARE1M or T2IRQM.TIMER2\_LONG\_COMPARE2M is 1, an interrupt request is generated. The corresponding interrupt flag bit T2IRQF.TIMER2\_LONG\_COMPARE1F or T2IRQF.TIMER2\_LONG\_COMPARE2F is set to 1, regardless of the interrupt mask value.

# 22.1.11 Capture Input

Timer 2 has a timer capture function, which may capture the start or end of received or transmitted packets, cf. Section 23.9.2.

When the capture event occurs, the current timer value is captured in the capture register. The capture value can be read from registers T2M1:T2M0 if register T2MSEL.T2MSEL is set to 001. The value of the overflow count is also captured at the time of the capture event and can be read from registers T2MOVF2:T2MOVF1:T2MOVF0 if T2MSEL.T2MOVFSEL is set to 001.

# 22.2 Interrupts

The timer has eight individually maskable interrupt sources. These are the following:

- Timer overflow
- Timer compare 1
- Timer compare 2
- Overflow-count overflow
- Overflow-count compare 1
- Overflow-count compare 2

- Long compare 1
- Long compare 2

The interrupt flags are given in the T2IRQF registers. The interrupt flag bits are set only by hardware and can be cleared only by writing to the SFR register.

Each interrupt source can be masked by its corresponding mask bit in the T2IRQM register. An interrupt is generated when the corresponding mask bit is set; otherwise, the interrupt is not generated. The interrupt flag bit is set, however, regardless of the state of the interrupt mask bit.

# 22.3 Event Outputs (DMA Trigger and Radio Events)

Timer 2 has two event outputs, T2\_EVENT1 and T2\_EVENT2. These can be used as DMA triggers or as inputs to the radio. The event outputs can be configured individually to any of the following events:

- Timer overflow
- Timer compare 1
- Timer compare 2
- Overflow-count overflow
- Overflow-count compare 1
- Overflow-count compare 2
- Long compare 1
- Long compare 2

The DMA triggers are configured using T2EVTCFG.TIMER2\_EVENT1\_CFG and T2EVTCFG.TIMER2\_EVENT2\_CFG.

# 22.4 Timer Start/Stop Synchronization (CC2545 Only)

This section describes the synchronized timer start and stop.

# 22.4.1 General

The timer can be started and stopped synchronously with the 32-kHz clock rising edge. Note that this event is derived from a 32-kHz clock signal, but is synchronous with the 32-MHz system clock and thus has a period approximately equal to that of the 32-kHz clock period. Synchronous starting and stopping must not be attempted unless both the 32-kHz XOSC and 32-MHz XOSC are running and stable.

At the time of a synchronous start, the timer is reloaded with new calculated values for the timer and overflow count such that it appears that the timer has not been stopped.

# 22.4.2 Timer Synchronous Stop

After the timer has started running, that is, entered timer RUN mode, it is stopped synchronously by writing 0 to T2CTRL.RUN when T2CTRL.SYNC is 1. After T2CTRL.RUN has been set to 0, the timer continues running until the 32-kHz clock rising edge is sampled as 1. When this occurs, the timer is stopped, the current Sleep Timer value is stored, and T2CTRL.STATE goes from 1 to 0.

# 22.4.3 Timer Synchronous Start

When the timer is in the IDLE mode, it is started synchronously by writing 1 to T2CTRL.RUN when T2CTRL.SYNC is 1. After T2CTRL.RUN has been set to 1, the timer remains in the IDLE mode until the 32-kHz clock rising edge is detected. When this occurs, the timer first calculates new values for the 16-bit timer value and for the 24-bit timer overflow count, based on the current and stored Sleep Timer values and the current 16-bit timer values. The new Timer 2 and overflow count values are loaded into the timer, and the timer enters the RUN mode. T2CTRL.STATE = 1 indicates that the module is running. This synchronous start process takes 86 clock cycles from the time when the 32-kHz clock rising edge is sampled high. The synchronous start-and-stop function requires that the system clock frequency is selected to be 32 MHz. If the 16-MHz clock is selected, an offset is added to the new calculated value.

If a synchronous start is done without a previous synchronous stop, the timer is loaded with unpredictable values. To avoid this, do the first start of the timer asynchronously, then enable synchronous mode for subsequent stops and starts.

The method for calculating the new Timer 2 value and overflow-count value is given as follows. Because the Timer 2 and Sleep Timer clocks are asynchronous with a noninteger clock ratio, there is an error of maximum  $\pm 1$  in the calculated timer value compared to the ideal timer value, not taking clock inaccuracies into account.

Calculation of New Timer Value and Overflow Count Value N<sub>c</sub> = Current Sleep Timer value N<sub>ST</sub> = Stored Sleep Timer value  $K_{ck} = Clock ratio = 976.5625^{(1)}$ stw = Sleep Timer width = 24  $P_{T}$  = Timer 2 period  $P_{OVF} = Overflow period$ O<sub>ST</sub> = Stored overflow-count value  $O_{TICK}$  = Overflow tics while sleeping t<sub>ST</sub> = Stored timer value  $T_{OH} = Overhead = 86$  $N_t = N_c - N_{ST}$  $N_t \le 0 \rightarrow N_d = 2^{stw} + N_t$ ;  $N_t > 0 \rightarrow N_d = N_t$  $C = N_d \times K_{ck} + T_{ST} + T_{OH}$  (rounded to nearest integer value)  $T = C \mod P_{T}$ Timer2Value = T  $O_{TICK} = \frac{\left(C - T\right)}{P_{T}}$  $O = (O_{TICK} + O_{ST}) \mod P_{OVF}$ Timer2OverflowCount = O <sup>(1)</sup> Clock ratio of Timer 2 clock frequency (32 MHz) and Sleep Timer clock frequency (32 kHz)

For a given Timer 2 period value,  $P_T$ , there is a maximum duration between Timer 2 synchronous stop and start for which the timer value is correctly updated after starting. The maximum value is given in terms of the number of Sleep Timer clock periods, i.e., 32-kHz clock periods,  $t_{ST(max)}$ .

$$t_{ST(max)} \leq \frac{(2^{24} - 1) \times P_T + T_{OH}}{K_{ck}}$$

# 22.5 Timer 2 Registers

The SFR registers associated with Timer 2 are listed in this section. These registers are the following:

- T2MSEL Timer 2 multiplexed register control
- T2M1 Timer 2 multiplexed count high
- T2M0 Timer 2 multiplexed count low
- T2MOVF2 Timer 2 multiplexed overflow count 2
- T2MOVF1 Timer 2 multiplexed overflow count 1
- T2MOVF0 Timer 2 multiplexed overflow count 0
- T2IRQF Timer 2 interrupt flags
- T2IRQM Timer 2 interrupt masks
- T2CSPCNF Timer 2 event output configuration
- T2CTRL Timer 2 configuration

Timer 2 has several multiplexed registers. This is to be able to fit all the registers into the limited SFR address space. The internal registers listed in Table 22-1 can be accessed indirectly through T2M0, T2M1, T2MOVF0, T2MOVF1, and T2MOVF2.

| Register Name    | Reset     | R/W | Function                                              |
|------------------|-----------|-----|-------------------------------------------------------|
| t2tim[15:0]      | 0x0000    | R/W | Holds the 16-bit upcounter                            |
| t2_cap[15:0]     | 0x0000    | R   | Holds the last captured value of the upcounter        |
| t2_per[15:0]     | 0x0000    | R/W | Holds the period of the upcounter                     |
| t2_cmp1[15:0]    | 0x0000    | R/W | Holds compare value 1 for the upcounter               |
| t2_cmp2[15:0]    | 0x0000    | R/W | Holds compare value 2 for the upcounter               |
| t2ovf[23:0]      | 0x00 0000 | R/W | Holds the 24-bit overflow counter                     |
| t2ovf_cap[23:0]  | 0x00 0000 | R   | Holds the last captured value of the overflow counter |
| t2ovf_per[23:0]  | 0x00 0000 | R/W | Holds the period of the overflow counter              |
| t2ovf_cmp1[23:0] | 0x00 0000 | R/W | Holds compare value 1 for the overflow counter        |
| t2ovf_cmp2[23:0] | 0x00 0000 | R/W | Holds compare value 2 for the overflow counter        |

The registers listed in the remainder of this section are directly accessible in the SFR address space.

| Bit<br>No. | Name      | Reset | R/W | Function                                                                                                                                   |
|------------|-----------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -         | 0     | R0  | Reserved. Read as 0                                                                                                                        |
| 6:4        | T2MOVFSEL | 0     | R/W | The value of this register selects the internal registers that are modified or read when accessing $T2MOVF0$ , $T2MOVF1$ , and $T2MOVF2$ . |
|            |           |       |     | 000: t2ovf (overflow counter)                                                                                                              |
|            |           |       |     | 001: t2ovf_cap (overflow capture)                                                                                                          |
|            |           |       |     | 010: t2ovf_per (overflow period)                                                                                                           |
|            |           |       |     | 011: t2ovf_cmp1 (overflow compare 1)                                                                                                       |
|            |           |       |     | 100: t2ovf_cmp2 (overflow compare 2)                                                                                                       |
|            |           |       |     | 101 to 111: Reserved                                                                                                                       |
| 3          | -         | 0     | R0  | Reserved. Read as 0                                                                                                                        |
| 2:0        | T2MSEL    | 0     | R/W | The value of this register selects the internal registers that are modified or read when accessing $\tt T2M0$ and $\tt T2M1$ .             |
|            |           |       |     | 000: <b>t2tim</b> (timer count value)                                                                                                      |
|            |           |       |     | 001: <b>t2_cap</b> (timer capture)                                                                                                         |
|            |           |       |     | 010: <b>t2_per</b> (timer period)                                                                                                          |
|            |           |       |     | 011: <b>t2_cmp1</b> (timer compare 1)                                                                                                      |
|            |           |       |     | 100: <b>t2_cmp2</b> (timer compare 2)                                                                                                      |
|            |           |       |     | 101 to 111: Reserved                                                                                                                       |

#### T2MSEL (0xC3) – Timer 2 Multiplex Select

#### T2M0 (0xA2) – Timer 2 Multiplexed Register 0

| Bit<br>No. | Name | Reset | R/W | Function                                                                                                                                                                          |
|------------|------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | т2М0 | 0     | R/W | Indirectly returns/modifies bits [7:0] of an internal register depending on the T2MSEL.T2MSEL value.                                                                              |
|            |      |       |     | When reading the T2M0 register with T2MSEL.T2MSEL set to 000 and T2CTRL.LATCH_MODE set to 0, the timer (t2tim) value is latched.                                                  |
|            |      |       |     | When reading the T2M0 register with T2MSEL.T2MSEL set to 000 and T2CTRL.LATCH_MODE set to 1, the timer ( <b>t2tim</b> ) and overflow counter ( <b>t2ovf</b> ) values are latched. |



#### Timer 2 Registers

www.ti.com

# T2M1 (0xA3) – Timer 2 Multiplexed Register 1

| Bit<br>No. | Name | Reset | R/W | Function                                                                                              |
|------------|------|-------|-----|-------------------------------------------------------------------------------------------------------|
| 7:0        | T2M1 | 0     | R/W | Indirectly returns/modifies bits [15:8] of an internal register, depending on T2MSEL.T2MSEL value.    |
|            |      |       |     | When reading the T2M0 register with T2MSEL.T2MSEL set to 000, the timer (t2tim) value is latched.     |
|            |      |       |     | Reading this register with T2MSEL.T2MSEL set to 000 returns the latched value of <b>t2tim</b> [15:8]. |

#### T2MOVF0 (0xA4) – Timer 2 Multiplexed Overflow Register 0

| Bit<br>No. | Name    | Reset | R/W | Function                                                                                                                                                   |
|------------|---------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | T2MOVF0 | 0     | R/W | Indirectly returns/modifies bits [7:0] of an internal register, depending on the T2MSEL.T2MOVFSEL value.                                                   |
|            |         |       |     | When reading the T2MOVF0 register with T2MSEL.T2MOVFSEL set to 000 and T2CTRL.LATCH_MODE set to 0, the overflow counter value ( <b>t2ovf</b> ) is latched. |
|            |         |       |     | When reading the T2M0 register with T2MSEL.T2MOVFSEL set to 000 and T2CTRL.LATCH_MODE set to 1, the overflow counter value ( <b>t2ovf</b> ) is latched.    |

#### T2MOVF1 (0xA5 – Timer 2 Multiplexed Overflow Register 2

| Bit<br>No. | Name    | Reset | R/W | Function                                                                                               |
|------------|---------|-------|-----|--------------------------------------------------------------------------------------------------------|
| 7:0        | T2MOVF1 | 0     | R/W | Indirectly returns/modifies bits [15:8] of an internal register, depending on the T2MSEL.T2MSEL value. |
|            |         |       |     | Reading this register with T2MSEL.T2MOVFSEL set to 000 returns the latched value of t2ovf[15:8].       |

#### T2MOVF2 (0xA6) – Timer 2 Multiplexed Overflow Register 2

| Bit<br>No. | Name    | Reset | R/W | Function                                                                                                   |
|------------|---------|-------|-----|------------------------------------------------------------------------------------------------------------|
| 7:0        | T2MOVF2 | 0     | R/W | Indirectly returns/modifies bits [23:16] of an internal register, depending on the T2MSEL.T2MOVFSEL value. |
|            |         |       |     | Reading this register with T2MSEL.T2MOVFSEL set to 000 returns the latched value of t2ovf[23:16].          |

#### T2IRQF (0xA1) – Timer 2 Interrupt Flags

| Bit<br>No. | Name                  | Reset | R/W  | Function                                                                                                               |
|------------|-----------------------|-------|------|------------------------------------------------------------------------------------------------------------------------|
| 7          | TIMER2_LONG_COMPARE2F | 0     | R/W0 | Set when the timer2 overflow counter is equal to t2ovf_cmp2 and the timer counts to the value set at t2_cmp2           |
| 6          | TIMER2_LONG_COMPARE1F | 0     | R/W0 | Set when the timer2 overflow counter is equal to t2ovf_cmp1 and the timer counts to the value set at t2_cmp1           |
| 5          | TIMER2_OVF_COMPARE2F  | 0     | R/W0 | Set when the Timer 2 overflow counter counts to the value set at t2ovf_cmp2                                            |
| 4          | TIMER2_OVF_COMPARE1F  | 0     | R/W0 | Set when the Timer 2 overflow counter counts to the value set at Timer 2 t2ovf_cmp1                                    |
| 3          | TIMER2_OVF_PERF       | 0     | R/W0 | Set when the Timer 2 overflow counter would have counted to a value equal to <b>t2ovf_per</b> , but instead wraps to 0 |
| 2          | TIMER2_COMPARE2F      | 0     | R/W0 | Set when the Timer 2 counter counts to the value set at t2_cmp2                                                        |
| 1          | TIMER2_COMPARE1F      | 0     | R/W0 | Set when the Timer 2 counter counts to the value set at t2_cmp1                                                        |
| 0          | TIMER2_PERF           | 0     | R/W0 | Set when the Timer 2 counter would have counted to a value equal to <b>t2_per</b> , but instead wraps to 0.            |

#### T2IRQM (0xA7) – Timer 2 Interrupt Mask

| Bit<br>No. | Name                 | Reset | R/W | Function                                    |
|------------|----------------------|-------|-----|---------------------------------------------|
| 7          | TIMER2_LONG_COMARE2M | 0     | R/W | Enables the TIMER2_LONG_COMPARE2F interrupt |
| 6          | TIMER2_LONG_COMARE1M | 0     | R/W | Enables the TIMER2_LONG_COMPARE1F interrupt |
| 5          | TIMER2_OVF_COMPARE2M | 0     | R/W | Enables the TIMER2_OVF_COMPARE2 interrupt   |
| 4          | TIMER2_OVF_COMPARE1M | 0     | R/W | Enables the TIMER2_OVF_COMPARE1 interrupt   |
| 3          | TIMER2_OVF_PERM      | 0     | R/W | Enables the TIMER2_OVF_PER interrupt        |
| 2          | TIMER2_COMPARE2M     | 0     | R/W | Enables the TIMER2_COMPARE2 interrupt       |
| 1          | TIMER2_COMPARE1M     | 0     | R/W | Enables the TIMER2_COMPARE1 interrupt       |
| 0          | TIMER2_PERM          | 0     | R/W | Enables the TIMER2_PER interrupt            |

### T2CTRL (0x94) – Timer 2 Control Register

| Bit<br>No. | Name       | Reset | R/W | Function                                                                                                                                                                                                                                                                                                                    |  |
|------------|------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:4        | _          | 0     | R0  | Reserved. Read as 0                                                                                                                                                                                                                                                                                                         |  |
| 3          | LATCH_MODE | 0     | R/W | <ul> <li>Reading T2M0 with T2MSEL.T2MSEL = 000 latches the high byte of the timer,<br/>making it ready to be read from T2M1. Reading T2MOVF0 with T2MSEL.T2MOVFSEL</li> <li>= 000 latches the two most-significant bytes of the overflow counter, making it<br/>possible to read these from T2MOVF1 and T2MOVF2.</li> </ul> |  |
|            |            |       |     | 1: Reading T2M0 with T2MSEL.T2MSEL = 000 latches the high byte of the timer and the entire overflow counter at once, making it possible to read the values from T2M1, T2MOVF0, T2MOVF1, and T2MOVF2.                                                                                                                        |  |
| 2          | STATE      | 0     | R   | State of Timer 2                                                                                                                                                                                                                                                                                                            |  |
|            |            |       |     | 0: Timer idle                                                                                                                                                                                                                                                                                                               |  |
|            |            |       |     | 1: Timer running                                                                                                                                                                                                                                                                                                            |  |
| 1          | SYNC       | 1     | RW  | CC2543 Reserved. Always write 0 when using the timer.                                                                                                                                                                                                                                                                       |  |
|            |            | 0     | R0  | CC2544 Reserved                                                                                                                                                                                                                                                                                                             |  |
|            |            | 1     | RW  | CC2545                                                                                                                                                                                                                                                                                                                      |  |
|            |            |       |     | 0: Starting and stopping of timer is immediate, that is, synchronous with clk_rf_32m.                                                                                                                                                                                                                                       |  |
|            |            |       |     | 1: Starting and stopping of timer happens at the first positive edge of the 32-kHz clock.<br>See Section 22.4 for more details regarding timer start and stop.                                                                                                                                                              |  |
| 0          | RUN        | 0     | R/W | Write 1 to start timer, write 0 to stop timer. When read, it returns the last written value.                                                                                                                                                                                                                                |  |



### Timer 2 Registers

www.ti.com

#### T2EVTCFG (0x9C) – Timer 2 Event Configuration

| Bit<br>No. | Name              | Reset | R/W | Function                                          |
|------------|-------------------|-------|-----|---------------------------------------------------|
| 7:4        | TIMER2_EVENT2_CFG | 0     | R/W | Selects the event that triggers a T2_EVENT2 pulse |
|            |                   |       |     | 0000: t2_per_event                                |
|            |                   |       |     | 0001: t2_cmp1_event                               |
|            |                   |       |     | 0010: t2_cmp2_event                               |
|            |                   |       |     | 0011: t2ovf_per_event                             |
|            |                   |       |     | 0100: t2ovf_cmp1_event                            |
|            |                   |       |     | 0101: t2ovf_cmp2_event                            |
|            |                   |       |     | 0110: Reserved                                    |
|            |                   |       |     | 0111: No event                                    |
|            |                   |       |     | 1000: t2ovf_long_cmp1_event                       |
|            |                   |       |     | 1001: t2ovf_long_cmp2_event                       |
|            |                   |       |     | 1010–1110: Reserved                               |
|            |                   |       |     | 1111: No event                                    |
| 3:0        | TIMER2_EVENT1_CFG | 0     | R/W | Selects the event that triggers a T2_EVENT1 pulse |
|            |                   |       |     | 0000: t2_per_event                                |
|            |                   |       |     | 0001: t2_cmp1_event                               |
|            |                   |       |     | 0010: t2_cmp2_event                               |
|            |                   |       |     | 0011: t2ovf_per_event                             |
|            |                   |       |     | 0100: t2ovf_cmp1_event                            |
|            |                   |       |     | 0101: t2ovf_cmp2_event                            |
|            |                   |       |     | 0110: Reserved                                    |
|            |                   |       |     | 0111: No event                                    |
|            |                   |       |     | 1000: t2ovf_long_cmp1_event                       |
|            |                   |       |     | 1001: t2ovf_long_cmp2_event                       |
|            |                   |       |     | 1010–1110: Reserved                               |
|            |                   |       |     | 1111: No event                                    |



# Radio

The single-chip RF transceiver and MCU, supports data rates up to 2 Mbps, and has extensive baseband automation, including auto-acknowledgment and address decoding. The **RF Core** controls the analog radio module and the RF transceiver state. In addition, it provides an interface between the MCU and the radio which makes it possible to issue commands, read status, and automate and sequence radio events. It has 1 KB of dedicated RAM which holds the two transmit and receive FIFOs, each of size 128 bytes.

#### Topic

Page

| 23.1  | RF Core                           | 220 |
|-------|-----------------------------------|-----|
| 23.2  | Interrupts                        | 220 |
| 23.3  | RF Core Data Memory               | 221 |
| 23.4  | Bit Stream Processor              | 232 |
| 23.5  | Frequency and Channel Programming | 236 |
| 23.6  | Modulation Formats                | 237 |
| 23.7  | Receiver                          | 237 |
| 23.8  | Packet Format                     | 238 |
| 23.9  | Link Layer Engine                 | 242 |
| 23.10 | Random Number Generation          | 258 |
| 23.11 | Packet Sniffing                   | 259 |
| 23.12 | Registers                         | 260 |
|       |                                   |     |



### 23.1 RF Core

RF Core

The **RF core** contains several sub modules that support and control the analog radio modules. I addition it provides an interface between the MCU and the radio which makes it possible to issue commands, read status, and automate and sequence radio events.

The **link layer engine** (LLE) controls the RF transceiver state and most of the dynamically controlled analog signals such as power up / down of analog modules. The LLE is used to provide the correct sequencing of events (such as performing an FS calibration before enabling the receiver). It handles packet assembly and decoding, including automatic length field handling, address insertion and filtering and CRC generation and checking.

The **radio data RAM** holds a FIFO for transmit data (TXFIFO) and a FIFO for receive data (RXFIFO). Both FIFOs are 128 bytes long and have hardware control of pointers when data is entered and removed from the FIFOs. In addition, the RAM contains 6 segments of 128 bytes, one of which is used for communication with the LLE.

The **bit stream processor** is used for whitening and de-whitening transferred signals and CRC generation and check.

The modulator transforms raw data into I/Q signals to the transmitter DAC.

The demodulator is responsible for retrieving the over the air data from the received signal.

The frequency synthesizer (FS) generates the carrier wave for the RF signal.

### 23.2 Interrupts

The radio is associated with two **interrupt** vectors on the CPU. These are the RFERR interrupt (interrupt 0) and the RF interrupt (interrupt 12) with the following functions

- RFERR: Error situations in the radio are signaled using this interrupt
- RF: Interrupts coming from normal operation are signaled using this interrupt

The RF interrupt vector combines the interrupts in RFIF. Note that these RF interrupts are rising-edge triggered. Thus, an interrupt is generated when, for example, the TASKDONE status flag in the RFIRQF1 register goes from 0 to 1. The RFIF interrupt flags are described in Section 23.2.1.

#### 23.2.1 Interrupt Registers

Two main interrupt control SFR registers are used to enable the RF and RFERR interrupts. These are the following:

- **RFERR**: IEN0.RFERRIE
- **RF**: IEN2.RFIE

Two main interrupt flag SFR registers hold the RF and RFERR interrupt flags. These are the following:

- **RFERR**: TCON.RFERRIF
- **RF**:s1CON.RFIF

The two interrupts generated from RF core are a combination of several sources within the RF core. Each of the individual sources have their own enable and interrupt flags in RF core. Flags can be found in RFIRQF0, RFIRQF1 and RFERRF. Interrupt enable masks can be found in RFIRQM0, RFIRQM1 and RFERRM.

The interrupt enable bits in the mask registers are used to enable individual interrupt sources. Note that masking an interrupt source does not affect the updating of the corresponding status in the flag registers.

Due to the use of individual interrupt masks in RF core, the interrupts coming from RF core has two layered masking and care must be taken when processing these interrupts. The procedure is described below.

To clear an interrupt from RF core one needs to clear two flags. Both the flag set in RF core and the one set in the main interrupt flag SFR registers, S1CON or TCON (depending on which interrupt is triggered). If a flag is cleared in RF core and there are other unmasked flags standing, the main interrupt flag is set. Exiting the interrupt service routine with the main interrupt flag set causes the interrupt service routine to be executed again.

TIP: For proper handling of interrupts in ISRs, the following is advised:

- At the start of the ISR, read and store the RF core flags
- Process the interrupts
- Clear the main interrupt flag
- Clear the processed RF core flags. It is important that this is done in one single operation.

## 23.3 RF Core Data Memory

The radio core has 1024 bytes of data RAM divided into 8 pages of 128 bytes each. The pages are to be used as shown in Table 23-1.

| Page Number | Assignment                                                         |
|-------------|--------------------------------------------------------------------|
| 0           | RAM-based registers                                                |
| 1           | For Rx with auto ACK: ACK payload FIFO for address 2 and 3         |
| 2           | For Rx with auto ACK: ACK payload FIFO for address 4 and 5         |
| 3           | For Rx with auto ACK: ACK payload FIFO for address 6 and 7         |
| 4           | Free for MCU use                                                   |
| 5           | Additional RAM-based registers/Reserved for LLE                    |
| 6           | Rx FIFO                                                            |
| 7           | Tx FIFO/For Rx with auto ACK: ACK payload FIFO for address 0 and 1 |

### Table 23-1. Radio RAM Pages

A page is accessible at XDATA address 0x6000-0x607F. The active memory page is selected in register RFRAMCFG.PRE. The Rx FIFO page (page 6) is also accessible at XDATA address 0x6080-0x60FF. The Tx FIFO page (page 7) is also accessible at XDATA address 0x6100-0x617F.

A page is used for transferring parameters to the LLE, see Section 23.3.3.

There is no hardware protection to prevent the MCU from overwriting memory used by the LLE and the FIFO. Thus the MCU should never write to page 5 (except for special dedicated registers), and to pages 0, 1, 2, 3, and 7 only as specified in the document. Writes to the FIFO pages should only be done in ways compatible with the FIFO operation, except for accessing the Tx FIFO page while running an Rx task with auto ACK.

On CC2543 and CC2545, pages 0, 1, 6, and 7 have retention in all power modes, while the contents of pages 2–5 are lost in PM2 and PM3. All pages have retention in PM1

Radio core hardware registers are located at XDATA address 0x6180–0x61F7. Figure 23-1 shows the mapping of radio memory to MCU XDATA memory space.





Figure 23-1. Mapping of Radio Memory to MCU XDATA Memory Space

### 23.3.1 FIFOs

The FIFOs are used for transporting data between the MCU and the radio. The FIFOs have hardware support for read and write pointer increment with circular buffering, overflow and underflow detection, and flushing of last entry or entire FIFO.

The Rx and Tx FIFOs are fundamentally two similar modules. Each FIFO has four pointers: the Write Pointer (WP), the Read Pointer (RP), the Start-of-packet Write Pointer (SWP), and the Start-of-packet Read Pointer (SRP). WP and RP give the index in the FIFO where the next byte is to be written and read, respectively. SWP is used to indicate the start of the current packet being written, and SRP is used to indicate the start of the current packet being read. The use of the pointers is indicated in Figure 23-2.



Figure 23-2. FIFO Pointers



The Tx FIFO and Rx FIFO may be accessed though the SFR register RFD (0xD9). Data is written to the Tx FIFO when writing to the RFD register. Data is read from the Rx FIFO when the RFD register is read. In addition, there are separate read and write registers for each FIFO (RFRXFRD, RFRXFWR, RFTXFRD, RFTXFWR).

The FIFO contents can be cleared by issuing CMD\_FIFO\_RESET, or CMD\_RXFIFO\_RESET and CMD\_TXFIFO\_RESET (cf. Section 23.3.1.2) to clear one FIFO.

Four operations are defined to handle the four pointers:

- *Deallocate* is setting SRP equal to RP. This should be done when the treatment of a packet that has been read from the FIFO is finished.
- *Retry* is setting RP equal to SRP. This is done to read a packet that has been read from the FIFO once more.
- *Discard* is setting WP equal to SWP. This is done to remove a packet that had been written to the FIFO
- *Commit* is setting SWP equal to WP. This is done to confirm the writing of a packet to the FIFO and making it available to be read out.

Using the register RFFCFG, it is possible to set up auto-commit and auto-deallocate for each of the FIFOs. If auto-If auto-commit is enabled, SWP is set equal to WP each time a byte is written to the FIFO. If autodeallocate is enabled, SRP is set equal to RP each time a byte is read from the FIFO. By default, autocommit is enabled for the Tx FIFO and auto-deallocate is enabled for the Rx FIFO. This is also the recommended setting. However, if packets that exceed the FIFO size are to be supported, auto-commit has to be enabled for the Rx FIFO and auto-deallocate for the Tx FIFO; see Section 23.8.1 and Section 23.8.2 for details. If auto-commit is disabled for the Tx FIFO, the MCU has to issue a commit command after writing a packet to the Tx FIFO, and if auto-deallocate is disabled for the Rx FIFO, the MCU has to issue a deallocate command after reading a packet from the Rx FIFO.

### 23.3.1.1 FIFO Status and Interrupts

The XREG registers RFRXFLEN and RFTXFLEN provide information on the amount of data in the FIFOs. This is the number of bytes between SRP and WP, that is, the number of bytes that is not free space in Figure 23-2. The register RFFSTATUS contains status bits for each of the FIFOs. FIFO empty is defined as the length being 0, and FIFO full is defined as the length being 128. The amount of data between RP and SWP is known as available data, and there is a status bit in the RFFSTATUS register telling whether there is available data for each of the FIFOs.

If data is attempted written to a FIFO when it is full, it is a FIFO overflow. The data written is then ignored and the RXOVERF or TXOVERF flag is set in the RFERRF register, causing an RFERR interrupt. If data is attempted read from a FIFO when no data is available, it is a FIFO underflow. The value read is then zero and the RXUNDERF or TXUNDERF flag is set in the RFERRF register, causing an RFERR interrupt.

Registers RFTXFTHRS and RFRXFTHRS are used to set threshold points for the TX and RX FIFO respectively. Each FIFO has one status flag and two interrupt flags, when the amount of data in the FIFO crosses the threshold, an interrupt flag is set. The FIFO status flags are available in RFFSTATUS, and the interrupt flags are available in RFFSTATUS.

When the amount of data in the FIFO is above the threshold, that is, RFxXFLEN is greater than or equal to RFxXFTHRS, the status bit xXDTHEX of RFFSTATUS is 1, otherwise it is 0.

When data is written to the FIFO causing the FIFO threshold to be crossed up, that is, XXDTHEX going from 0 to 1, the corresponding interrupt flag is set.

When data is written to the FIFO causing the FIFO threshold to be crossed down, that is, xXDTHEX going from 0 to 1, the corresponding interrupt flag is set.

### 23.3.1.2 Command Register

The command register RFST can be used for sending commands to the FIFO. Commands in the range 0x80–0xFF are commands to the FIFO. Other commands are commands to the LLE; see Section 23.9.1.

The supported FIFO commands are listed in Table 23-2. A command in the range of 0x80–0xFF that does not match the listed commands is ignored.



| Number | Command Name       | Description                                      |
|--------|--------------------|--------------------------------------------------|
| 0x81   | CMD_RXFIFO_RESET   | Reset (empty) rxfifo. Set RFRXF* := 0            |
| 0x82   | CMD_RXFIFO_DEALLOC | Deallocate rxfifo. This sets RFRXFSRP := RFRXFRP |
| 0x83   | CMD_RXFIFO_RETRY   | Retry rxfifo. This sets RFRXFRP := RFRXFSRP      |
| 0x84   | CMD_RXFIFO_DISCARD | Discard rxfifo. This sets RFRXFWP := RFRXFSWP    |
| 0x85   | CMD_RXFIFO_COMMIT  | Commit rxfifo. This sets RFRXFSWP := RFRXFWP     |
| 0x91   | CMD_TXFIFO_RESET   | Reset (empty) txfifo. Set RFRXF* := 0            |
| 0x92   | CMD_TXFIFO_DEALLOC | Deallocate txfifo. This sets RFTXFSRP := RFTXFRP |
| 0x93   | CMD_TXFIFO_RETRY   | Retry txfifo. This sets RFTXFRP := RFTXFSRP      |
| 0x94   | CMD_TXFIFO_DISCARD | Discard txfifo. This sets RFTXFWP := RFTXFSWP    |
| 0x95   | CMD_TXFIFO_COMMIT  | Commit txfifo. This sets RFTXFSWP := RFTXFWP     |
| 0xF1   | CMD_FIFO_RESET     | Reset both fifos                                 |
| 0xF2   | CMD_FIFO_DEALLOC   | Deallocate both fifos                            |
| 0xF3   | CMD_FIFO_RETRY     | Retry both fifos                                 |
| 0xF4   | CMD_FIFO_DISCARD   | Discard both fifos                               |
| 0xF5   | CMD_FIFO_COMMIT    | Commit both fifos                                |

### Table 23-2. Commands to FIFO via RFST Register

#### 23.3.1.3 FIFO Pointer Operations

The FIFO pointers can be accessed directly through the registers RFFRXFWP, RFFRXFRP, RFFRXFSWP, RFFRXFSWP, RFFTXFSWP, RFFTXFSWP, and RFFTXFSRP.

Since the placement of the pointers may be the same for an empty and a full FIFO, there are internal states distinguishing between these situations. This means that while any value can be written to the pointer registers, certain rules must be adhered for the FIFO to function reliably after the pointer write.

Any writes to a pointer must be considered to move that pointer up. Hence writing N to a pointer already holding N is considered equivalent to moving that pointer up 128 places, writing N-1 is equivalent to moving the pointer up 127 places and so on.

The pointers must maintain a specific ordering: (Going from lowest position to highest) SRP, RP, SWP, WP.

A lower pointer may be moved onto but not past a higher pointer, while the highest pointer (WP) may be moved onto, but not past the lower.

#### 23.3.1.4 Cooperation With LLE

The LLE performs FIFO operations as part of its operation. In order to avoid conflicts between the LLE and the MCU, access to FIFO registers should be done according to Table 23-3. Read accesses can always be made, except for the data read registers which cause the read pointers to be modified. If the MCU reads a register, one has to take into account that the value may change at any time due to accesses from the LLE. The reset FIFO commands should only be run by the MCU between the LLE tasks. They are marked with an asterisk in Table 23-3.

#### Table 23-3. Access to FIFO Registers

| Register             | Read Access | Write Access                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RFD                  | MCU         | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFST (FIFO commands) | N/A         | Depends on command:<br>0x81 : Reset rxfifo: MCU*<br>0x82 : Deallocate rxfifo: MCU<br>0x83 : Retry rxfifo: MCU<br>0x84: Discard rxfifo: LLE<br>0x85: Commit rxfifo: LLE<br>0x91 : Reset txfifo: MCU*<br>0x92 : Deallocate txfifo: LLE<br>0x93 : Retry txfifo: LLE<br>0x93 : Retry txfifo: MCU<br>0x95: Commit txfifo: MCU<br>0x95: Commit txfifo: MCU<br>0xF1: Reset both fifos<br>0xF3: Retry both fifos<br>0xF4: Discard both fifos<br>0xF5: Commit both fifos |
| RFFDMA0              | Both        | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFFDMA1              | Both        | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFFSTATUS            | Both        | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFFCFG               | Both        | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFRXFLEN             | Both        | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFRXFTHRS            | Both        | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFRXFWR              | N/A         | LLE                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFRXFRD              | MCU         | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFRXFWP              | Both        | LLE                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFRXFRP              | Both        | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFRXFSWP             | Both        | LLE                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFRXFSRP             | Both        | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFTXFLEN             | Both        | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFTXFTHRS            | Both        | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFTXFWR              | N/A         | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFTXFRD              | LLE         | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFTXFWP              | Both        | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFTXFRP              | Both        | LLE                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFTXFSWP             | Both        | MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RFTXFSRP             | Both        | LLE                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

### 23.3.2 DMA

It is possible to use direct memory access (DMA) to move data between memory and the radio. See Chapter 10 for a detailed description on how to set up and use DMA transfers.

There are two DMA triggers associated with the radio: the RADIO DMA triggers 0 and 1 (DMA triggers 19 and 11).

The radio DMA trigger source is selected in registers RFFDMA0 and RFFDMA1 .



#### RF Core Data Memory

#### 23.3.3 RAM-Based Registers

A list of the memory entries of the general radio RAM area used for parameter transfer is shown in Table 23-5. All these registers are in page 0 of the radio RAM. Each memory entry is considered a RAM-based register and has a name. Numeric values that are two bytes long are represented in little-endian format.

The radio RAM registers have no defined reset value and must therefore be initialized by the MCU.

The registers SEMAPHORE0 and SEMAPHORE1 can be used to verify data integrity. These registers are changed to 0 when they are read. If a semaphore register is read and the value was 1, the semaphore has been successfully taken, and subsequent reads of the register return 0 until the semaphore is released. If a semaphore register is read as 0, the semaphore was not free. A semaphore can be released by writing 1 to the semaphore register; this should only be done if the semaphore has previously been taken by the MCU. The LLE takes SEMAPHORE0 when a task starts and SEMAPHORE1 when the radio has been set up. Both semaphores are released by the LLE at the end of the task. SEMAPHORE2 is not used by the LLE. If the LLE is not granted the semaphore, it generates an error. If SEMAPHORE0 and SEMAPHORE1 are taken by the MCU before registers protected by these semaphores are modified by the MCU, data integrity is ensured, and an error occurs if the LLE is accidently started while such an access is going on.

Where bit numbering is used, bit 0 is the LSB and bit 7 is the MSB. Multi-byte fields are little-endian.

The detailed breakdown of the address entries ADDR\_ENTRY0-ADDR\_ENTRY7 is shown in Table 23-4 and Table 23-6 depending on the operational mode.

The **Prot** columns of Table 23-4, Table 23-5, Table 23-6 list the type of protection for each entry:

Sem0: Entries protected by SEMAPHORE0. Should only be written by the MCU while the LLE does not have SEMAPHORE0. Is not modified by the LLE.

Sem1: Entries protected by SEMAPHORE1. Should only be written by the MCU while the LLE does not have SEMAPHORE0. Is not modified by the LLE.

Sem1/R: Entries containing state variables and accumulative counters that are updated by the LLE. They may be read by the MCU after a receive or transmit interrupt to see how many packets have been received or transmitted. The MCU must take into account that at the time these values are read, some of them may have been updated for the next interrupt and some not. When the LLE does not have SEMAPHORE1, the MCU may write to them to initialize. The counters are not initialized by the LLE.

None: No semaphore protection; special rules apply for access

| Name     | Addr   | Prot | Description                                                                                                                                                                                                                                                                                                                                |
|----------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRF_CHAN | 0x6000 | Sem0 | Bits 0–6: FREQ<br>Frequency to use.<br>0: 2379 MHz<br>1-MHz steps<br>116: 2495 MHz<br>117–126: Reserved<br>127: The LLE does not program frequency; it is to<br>be set up by the MCU through the FREQCTRL<br>and MDMTEST1 registers<br>Bit 7: SYNTH_ON<br>0: Turn off synth when task is done<br>1: Leave synth running after task is done |

#### Table 23-4. RAM-Based Registers



| Name          | Addr   | Prot | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRF_TASK_CONF | 0x6001 | Sem0 | Configuration of task control<br>Bits 0–1: MODE (Operation mode)<br>00: Basic mode, Fixed length<br>01: Basic mode, Variable length<br>10: Auto mode, 9-bit header<br>11: Auto mode, 10-bit header<br>Bit 2: REPEAT (Repeated operation)<br>0: Single operation<br>Bit 3: START_CONF (Start configuration)<br>0: Start each receive/transmit immediately<br>1: Start each receive/transmit on timer 2 event 1<br>Bits 4–5: STOP_CONF (Stop configuration)<br>00: No stop based on timer 2.<br>01: End task after current packet is done on timer 2<br>event 2 (end immediately in sync search or wait)<br>10: Stop transmit/receive immediately on timer 2<br>event 2<br>11: End task on timer 2 event 2 in first sync search<br>or clear channel assessment. No stop after first<br>sync search or clear channel assessment.<br>Bit 6: TX_ON_CC_CONF<br>0: Listen until RSSI is above given level, then<br>start Tx<br>1: End task if RSSI is above given level<br>Bit 7: REPEAT_CONF<br>For TX_ON_CC with REPEAT = 1:<br>0: Listen again on repeated operation and<br>retransmissions<br>1: Listen only before the first transmission, then<br>transmit every time<br>For RX with REPEAT = 1:<br>0: Recalibrate the synthesizer before listening for<br>new packets<br>1: Recalibrate the synthesizer only when the task<br>starts |

# Table 23-4. RAM-Based Registers (continued)



| Name           | Addr          | Prot | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRF_FIFO_CONF  | 0x6002        | Sem1 | Configure FIFO use<br>Bit 0: AUTOFLUSH_IGN<br>Keep received packets with unexpected sequence<br>number in the Rx FIFO.<br>0: Keep<br>1: Auto-flush<br>Bit 1: AUTOFLUSH_CRC<br>Keep received packets with CRC error in the Rx<br>FIFO.<br>0: Keep<br>1: Auto-flush<br>Bit 2: AUTOFLUSH_EMPTY<br>Keep packets with no payload in the Rx FIFO.<br>0: Keep<br>1: Auto-flush<br>Bit 3: RX_STATUS_CONF<br>Rx FIFO channel information<br>0: Do not append RSSI and RES<br>1: Append RSSI and RES<br>1: Append RSSI and RES<br>Bits 4–5: RX_ADDR_CONF<br>Rx FIFO address and config byte configuration<br>00: Do not include address or config byte in Rx<br>FIFO<br>01: Include received address in Rx FIFO (1-byte<br>addresses only), but no config byte<br>10: Include received address in Rx FIFO (1-byte<br>addresses only) and config byte<br>11: Include received address in Rx FIFO (1-byte<br>addresses only) and config byte<br>11: Include received address in Rx FIFO (1-byte<br>addresses only) and config byte<br>11: Include received address in Rx FIFO (1-byte<br>addresses only) and config byte<br>11: Include config byte in Tx FIFO, but no address<br>byte<br>11: Include config byte in Tx FIFO, no config byte<br>10: No address or config byte; read address from<br>PRF_ADDR_ENTRY0<br>01: Include config byte and use address index in<br>that byte to find address from<br>PRF_ADDR_ENTRY1<br>11: Read address from Tx FIFO followed by config<br>byte (where address information is ignored). Not<br>allowed for PRF_TASK_CONF . MODE = 00 or<br>01. |
| PRF_PKT_CONF   | 0x6003        | Sem0 | Packet configuration<br>Bit 0: ADDR_LEN Number of address bytes (0 or<br>1).<br>Bit 1: AGC_EN:<br>0: Do not use AGC<br>1: Use AGC (Section 23.9.2.1)<br>Bit 2: START_TONE<br>0: Ordinary transmission<br>1: Override extra preamble bytes with tone and<br>reduce synth calibration time accordingly<br>(Section 23.9.2.2)<br>Bit 3-7: Reserved, always write 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PRF_CRC_LEN    | 0x6004        | Sem1 | Number of CRC bytes. Permitted values: 0-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PRF_RSSI_LIMIT | 0x6005        | Sem1 | For transmit on clear channel: start a transmit task<br>by listening to the channel, start transmitting if the<br>RSSI drops below the level (signed) given in this<br>register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| PRF_RSSI_COUNT | 0x6006–0x6007 | Sem1 | For transmit on clear channel: Number of additional RSSI measurements that must be below the RSSI limit before transmission takes place.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PRF_CRC_INIT   | 0x6008-0x600B | Sem1 | Initialization value for CRC. For less than 4 byte CRC, the first bytes shall be 0 and the last bytes the desired value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

# Table 23-4. RAM-Based Registers (continued)

| Name              | Addr          | Prot   | Description                                                                                                                                      |
|-------------------|---------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| PRF_W_INIT        | 0x600C        | Sem1   | Byte to write to register BSP_W before a packet;<br>initializes the PN7 whitener if that is used. If PN9<br>whitener is used, bit 7 should be 1. |
| PRF_RETRANS_CNT   | 0x600D        | Sem1   | Maximum number of retransmissions in automatic retransmit                                                                                        |
| PRF_TX_DELAY      | 0x600E-0x600F | Sem1   | Time from end of transmission to new transmission of different payload, given in units of 62.5 ns                                                |
| PRF_RETRANS_DELAY | 0x6010–0x6011 | Sem1   | Time from end of transmission to retransmission in auto retransmit mode, given in units of 62.5 ns                                               |
| PRF_SEARCH_TIME   | 0x6012–0x6013 | Sem1   | Time to perform search before giving up or retransmitting, given in 31.25 ns units. 0: Never give up. Must be at least 256 if not 0.             |
| PRF_RX_TX_TIME    | 0x6014–0x6015 | Sem1   | Time to add to Rx-Tx turnaround time in Rx with auto ACK, given in 31.25 ns units                                                                |
| PRF_TX_RX_TIME    | 0x6016–0x6017 | Sem1   | Time to add to Tx-Rx turnaround time in Tx with auto retransmission, given in 31.25 ns units                                                     |
| PRF_ADDR_ENTRY0   | 0x6018–0x6023 |        | Address structure for address number 0. See<br>Table 23-5 and Table 23-6 for details                                                             |
| PRF_ADDR_ENTRY1   | 0x6024–0x602F |        | Address structure for address number 1. See<br>Table 23-5 and Table 23-6 for details                                                             |
| PRF_ADDR_ENTRY2   | 0x6030-0x603B |        | Address structure for address number 2. See Table 23-5 and Table 23-6 for details                                                                |
| PRF_ADDR_ENTRY3   | 0x603C-0x6047 |        | Address structure for address number 3. See<br>Table 23-5 and Table 23-6 for details                                                             |
| PRF_ADDR_ENTRY4   | 0x6048–0x6053 |        | Address structure for address number 4. See<br>Table 23-5 and Table 23-6 for details                                                             |
| PRF_ADDR_ENTRY5   | 0x6054–0x605F |        | Address structure for address number 5. See<br>Table 23-5 and Table 23-6 for details                                                             |
| PRF_ADDR_ENTRY6   | 0x6060-0x606B |        | Address structure for address number 6. See<br>Table 23-5 and Table 23-6 for details                                                             |
| PRF_ADDR_ENTRY7   | 0x606C-0x6077 |        | Address structure for address number 7. See<br>Table 23-5 and Table 23-6 for details                                                             |
| PRF_N_TX          | 0x6078        | Sem1/R | Total number of packets transmitted                                                                                                              |
| PRF_LAST_RSSI     | 0x6079        | Sem1/R | RSSI of last received packet                                                                                                                     |
| PRF_LAST_DCOFF    | 0x607A-0x607D | Sem1/R | DC offset of last received packet                                                                                                                |

| Name           | Addr   | Prot | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRF_RADIO_CONF | 0x607E | Sem0 | Configure radio hardware<br>Bits 0–1: RXCAP<br>00: Do not capture on Rx packets<br>01: Capture start of every Rx packet<br>10: Capture start of first Rx packet only<br>Bits 2–3: TXCAP<br>00: Do not capture on Tx packets<br>01: Capture start of every Tx packet<br>10: Capture end of every Tx packet<br>11: Capture start of first Tx packet only<br>Bits 4–5: TXIF: Tx IF configuration (for 2 Mbps<br>only)<br>00: Zero IF<br>01: ±1 MHz IF<br>10: ±2 MHz IF<br>11: ±3 MHz IF<br>Bit 6: DCOFF: Special dc offset handling<br>0: Standard dc offset<br>1: Use special dc offset routine measuring dc offset<br>right after Rx start<br>Bit 7: DCWB: Write back dc offset estimate to<br>override registers<br>0: Do not write back<br>1: Write back after each received packet with CRC<br>OK |
| PRF_ENDCAUSE   | 0x607F | None | Reason why LLE ended task                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

### Table 23-4. RAM-Based Registers (continued)

### Table 23-5. Address Structure for Auto Mode

| Name     | Index | Prot | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CONF     | 0x00  | Sem1 | <ul> <li>Bit 0: ENA0 (Enable for primary sync word – Rx task only)</li> <li>0: Disable address entry for primary sync word</li> <li>1: Enable address entry for primary sync word</li> <li>Bit 1: ENA1 (Enable for secondary sync word – Rx task only)</li> <li>0: Disable address entry for secondary sync word</li> <li>1: Enable address entry for secondary sync word</li> <li>0: LLE deallocates packet after it has been acknowledged</li> <li>1: LLE does not deallocate packet after it has been acknowledged</li> <li>(this is up to the MCU)</li> <li>Bit 3: AA (Enable auto acknowledgment/auto retransmission)</li> <li>0: Disable auto ack (Rx) or auto retransmission (Tx) for this address</li> <li>1: Enable auto ack (Rx) or auto retransmission (Tx) for this address</li> <li>Bit 4: VARLEN (Variable length support)</li> <li>0: Use fixed length given by RXLENGTH in receiver when receiving packets or ACKs</li> <li>1: Use variable length up to RXLENGTH in receiver when receiving packets or ACKs</li> <li>Bit 5: FIXEDSEQ (Fixed sequence number – Tx task only)</li> <li>0: Insert sequence number from SEQSTAT.SEQ</li> <li>1: Read sequence number from Tx FIFO</li> <li>Bit 6: TXLEN</li> <li>0: Insert packet length in header when transmitting</li> <li>1: Used fixed length word when transmitting</li> <li>1: Used fixed length word when transmitting</li> <li>1: Used fixed length word when transmitting</li> </ul> |
| RXLENGTH | 0x01  | Sem1 | Maximum length of received packet (0-127)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ADDRESS  | 0x02  | Sem1 | Address of packet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



| Name        | Index     | Prot   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|-----------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEQSTAT     | 0x03      | Sem1/R | Bit 0: VALID (Rx task only)<br>0: The status is not valid. Any packet is viewed as new. On successful<br>reception of a packet, the LLE sets this bit.<br>1: The status is valid. Only packets with sequence number and CRC<br>different from the previous one are accepted<br>Bits 1–2: SEQ (Sequence number) For Rx, the sequence number of<br>the last successfully received packet. For Tx, the sequence number of<br>the next or current packet to be transmitted<br>Bits 3–4: ACKSEQ (ACK sequence number – Rx task only) For Rx<br>with auto ACK the sequence number of the next or current ACK to be<br>transmitted<br>Bit 5: ACK_PAYLOAD_SENT (Rx task only)<br>0: The last received packet was not acknowledged with payload<br>1: The last received packet was acknowledged with payload<br>Bit 6: NEXTACK (next ACK buffer to use – Rx task only)<br>0: Use ACK buffer 0<br>1: Use ACK buffer 1 |
| ACKLENGTH0  | 0x04      | None   | For Rx with auto ACK: Length of payload to be transmitted from buffer 0. When 0, the buffer is free. After the payload has been transmitted and a packet with a new sequence number is received, the value is set to 0 by the LLE, unless CONF.REUSE = 1. The MCU shall only write to the register when it is zero; the LLE only writes it to zero when it is non-zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ACKLENGTH1  | 0x05      | None   | For Rx with auto ACK: Length of payload to be transmitted from buffer<br>1. When 0, the buffer is free. After the payload has been transmitted<br>and a packet with a new sequence number is received, the value is<br>set to 0 by the LLE, unless CONF.REUSE = 1. The MCU shall only<br>write to the register when it is zero; the LLE only writes it to zero when<br>it is non-zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| CRCVAL      | 0x06–0x07 | Sem1/R | CRC value (last two bytes if more than 2 CRC bytes) of last successfully received packet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| N_TXDONE    | 0x08      | Sem1/R | Number of packets transmitted. For auto retransmission, only<br>acknowledged packets with new sequence number are counted. For<br>auto ack, only packets with new payload are counted when the<br>payload has been confirmed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| N_RXIGNORED | 0x09      | Sem1/R | Number of retransmitted packets received with CRC OK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| N_RXOK      | 0x0A      | Sem1/R | Number of new packets received with CRC OK or ACK packets without payload received                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| N_RXNOK     | 0x0B      | Sem1/R | Number of packets received with CRC error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

### Table 23-5. Address Structure for Auto Mode (continued)

### Table 23-6. Address Structure for Basic Mode

| Name     | Index     | Prot   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|-----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CONF     | 0x00      | Sem1   | Bit 0: ENA0 (Enable for primary sync word – Rx task only)         0: Disable address entry for primary sync word         1: Enable address entry for primary sync word         Bit 1: ENA1 (Enable for secondary sync word – Rx task only)         0: Disable address entry for secondary sync word         1: Enable address entry for secondary sync word         1: LLE deallocates packet after it has been transmitted         1: LLE does not deallocate packet after it has been acknowledged (this is up to the MCU) |
| RXLENGTH | 0x01      | Sem1   | Maximum length of received packet (0-255)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ADDRESS  | 0x02      | Sem1   | Address of packet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          | 0x03–0x09 |        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| N_RXOK   | 0x0A      | Sem1/R | Number of packets received with CRC OK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| N_RXNOK  | 0x0B      | Sem1/R | Number of packets received with CRC error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

### 23.3.4 Variables in RAM Page 5

Some additional RAM registers are placed in page 5 of the RFCORE RAM. These variables have the prefix PRFX and are listed in Table 23-7. The addresses overlap other RAM registers, and to access them page 5 must be selected using the RFRAMCFG register; see Section 23.3. Some of the registers have a reset value. This value is written by the LLE shortly after it has been taken out of reset by LLECTRL.LLE\_EN being set to 1. If the MCU needs to modify these registers, the modification must be done each time the LLE is reset. After taking the LLE out of reset, the MCU may modify the registers after LLASTAT.LLE\_IDLE has gone high.

| Name                | Addr          | Prot   | Reset Val | Description                                                                                                        |  |  |
|---------------------|---------------|--------|-----------|--------------------------------------------------------------------------------------------------------------------|--|--|
| PRFX_LAST_FREQEST   | 0x6006        | Sem1/R | _         | Last frequency offset estimate, read<br>from the FREQEST register at the end<br>of receiving each packet           |  |  |
| PRFX_RSSI_LIM_LOWER | 0x6008        | Sem1   | 0x20      | Lower RSSI limit for use in AGC algorithm                                                                          |  |  |
| PRFX_RSSI_LIM_UPPER | 0x6009        | Sem1   | 0x3C      | Upper RSSI limit for use in AGC algorithm                                                                          |  |  |
| PRFX_RSSI_DIFF      | 0x600A        | Sem1   | 0x14      | Difference between high and low RSSI gain                                                                          |  |  |
| PRFX_LNAGAIN_SAT    | 0x600B        | Sem1   | 0x4A      | LNAGAIN setting to use while close to saturation                                                                   |  |  |
| PRFX_TONE_DURATION  | 0x600C-0x600D | Sem1   | 0x064A    | Duration of tone in start of packet if<br>PRF_PKT_CONF . START_TONE =<br>1, given in 31.25-ns units                |  |  |
| PRFX_TONE_OFFSET    | 0x600E-0x600F | Sem0   | 0x0600    | Time to subtract from Tx synth<br>calibration time if<br>PRF_PKT_CONF . START_TONE =<br>1, given in 31.25-ns units |  |  |

<sup>1</sup> Note that the LLE must be reset when the device enters PM2 or PM3. This means that the PRFX registers must be re-initialized after the LLE has been re-enabled after coming up from one of these power modes.

The parts of RAM page 5 that are not listed in Table 23-7 are reserved for use by the LLE and should not be written by the MCU.

### 23.4 Bit Stream Processor

The **bit stream processor** (BSP) supports automatic insertion of CRC and detection of CRC error with a programmable polynomial of 8, 16, 24 or 32 bits.

The **bit stream processor** also supports whitening and de-whitening. The whitening mode supported is a PN7 sequence.

The bit stream processor is used by the LLE to do the whitening and CRC generation and checking. This operation is based on the configuration set up by the MCU. The BSP can also be run in a co-processor mode to calculate whitened sequences and CRCs. This must only be done while the LLE is not running.

### 23.4.1 Whitening

The BSP supports two whiteners, a PN7 and a PN9 whitener. The register BSP\_MODE is used to enable or disable each whitener. When no whitener is enabled, it outputs zero. The whitener sequence is XORed with the transmitted or received signal.

It is possible to enable both whiteners, this is useful in conjunction with the test command CMD\_TX\_TEST (#IMPLIED) to transmit a white test signal.

#### 23.4.1.1 PN7 Whitening

The PN7 whitener is shown in Figure 23-3. It has a 7-bit whitening shift register **w** used for calculating the PN sequence given by the polynomial  $x^7 + x^4 + 1$ . The output is the same as the shift register feedback.

The **w** register must be initialized by writing **w** into register BSP\_W.W before starting receiving or transmitting a packet. Doing this sets w<sub>6</sub> to BSP\_W[0], w<sub>5</sub> to BSP\_W[1] and so on up to w<sub>1</sub> to BSP\_W[5], while w<sub>0</sub> is set to 1.

When running normal receive or transmit tasks, writing to BSP\_W is done by the LLE, which writes the value in PRF\_W\_INIT to this register, but for test commands and co-processor mode, the BSP\_W register must be written by the MCU.





Figure 23-3. PN7 Whitening

# 23.4.2 CC2500 Compatible PN9 Whitening

The CC2500 compatible PN9 whitener is shown in Figure 4. It has a 9-bit whitening shift register s and an 8-bit output register b. It produces a whitening sequence compatible with CC2500, CC2510 and other TI devices. These devices use the polynomial  $x^9 + x^4 + 1$ . The whitening sequence is produced one byte at a time, and the byte is bit reversed before XOR-ed with a received or transmitted byte. Before starting receiving or transmitting a packet, the s and b registers must be initialized to all ones by writing a '1' to the register BSP\_W.W\_PN9\_RESET. As for the PN7 whitener, this is done by the LLE for normal receive and transmit tasks, provided that bit 7 of PRF\_W\_INIT is 1

In Figure 23-4, the stapled arrows going from the b blocks to the s blocks is a copy that takes place after whitening of one byte is done. This means that the first byte is whitened by the 8 bits that are in the b register after initialization (all ones). As this byte is being whitened, the s register is updated. After the first byte is whitened, the value of the s register is copied into the b register, and used for whitening the second byte.

The CC2500 compatible whitener is enabled by the bit w\_PN9\_EN of the BSP\_MODE register.





#### Figure 23-4. CC2500 Compatible Whitening

### 23.4.3 CRC

A block diagram showing the operation of the CRC module is given in Figure 23-5. The CRC sub-module has two registers:

- A 32-bit data shift register d
- A 32-bit register **p** for holding the polynomial

The **p** register defines the shift register used for calculating CRC. There is a feedback tap in the locations where the corresponding bit of **p** is set to 1. The module input is XOR-ed by the output of the shift register, and this becomes the feedback of the shift register.

The current value of the data shift register **d** is the CRC value. Prior to the start of CRC calculation, the **d** and **p** registers should be initialized by writing **d** to registers  $BSP_D[0-3]$  and **p** to registers  $BSP_P[0-3]$ . The  $BSP_P[0-3]$  registers only need to be set once, while the  $BSP_D[0-3]$  registers should be set again for each packet. In normal transmit and receive modes, this is handled by the LLE, which writes the value of  $PRF_CRC_INIT[0-3]$  to  $BSP_D[0-3]$ . At the end of CRC calculation, the value of the register is serially shifted out on the output. When performing CRC checking, all the  $BSP_D[0-3]$  registers.

If whitening is enabled, calculated CRC bytes are whitened before transmission, and received CRC bytes are de-whitened before CRC checking.





### Figure 23-5. CRC Module

A 32-bit CRC polynomial can be described by the equation  $x^{32} + a_{31}x^{31} + ... + a_1x^1 + 1$ , where all  $a_n$  are 0 or 1. To represent this, each P[n] bit in the BSP\_P0-BSP\_P3 registers should be set to  $a_n$ , and P[0] should be set to 1. To reduce the size of the polynomial to k, set the bits P[33-k:0] to 0 and P[32-k] to 1. In this case, the initialization value must have zeros at D[33-k:0]. In practice, only polynomials of order 8, 16, 24, and 32 are supported, as the number of CRC bits produced in the transmitter and checked in the receiver is always a multiple of 8. The number of CRC bytes produced in normal transmit tasks is given by the RAM register PRF\_CRC\_LEN.

This is summarized in Table 23-8 for the four CRC polynomial orders supported. In the BSP\_Px column, the numbers are binary with the most significant bit at the left. In the PRF\_CRC\_INIT column, an X indicates that the register can take any value containing the initialization value to use (each X does not have to be the same). Some examples are shown in Table 23-9.

| Order | PRF_CRC_LEN | Polynomial                                     | BSP_Px                                                                                                                                                                                                                                                                                                                                                                                                                         | PRF_CRC_INIT                                                                               |
|-------|-------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| 8     | 1           | $x^8 + a_7 x^7 + \dots + a_1 x^1 + 1$          | BSP_P0 = 0000000<br>BSP_P1 = 0000000<br>BSP_P2 = 0000000<br>BSP_P3 = a <sub>7</sub> a <sub>6</sub> a <sub>5</sub> a <sub>4</sub> a <sub>3</sub> a <sub>2</sub> a <sub>1</sub> 1                                                                                                                                                                                                                                                | <pre>PRF_CRC_INIT[0] = 0 PRF_CRC_INIT[1] = 0 PRF_CRC_INIT[2] = 0 PRF_CRC_INIT[3] = X</pre> |
| 16    | 2           | $x^{16} + a_{15}x^{15} + \dots + a_1x^1 + 1$   | BSP_P0 = 0000000<br>BSP_P1 = 0000000<br>BSP_P2 = a <sub>7</sub> a <sub>6</sub> a <sub>5</sub> a <sub>4</sub> a <sub>3</sub> a <sub>2</sub> a <sub>1</sub> 1<br>BSP_P3 = a <sub>15</sub> a <sub>14</sub> a <sub>13</sub> a <sub>12</sub> a <sub>11</sub> a <sub>10</sub> a <sub>9</sub> a <sub>8</sub>                                                                                                                          | <pre>PRF_CRC_INIT[0] = 0 PRF_CRC_INIT[1] = 0 PRF_CRC_INIT[2] = X PRF_CRC_INIT[3] = X</pre> |
| 24    | 3           | $x^{24} + a_{23} x^{23} + \dots + a_1 x^1 + 1$ | BSP_P0 = 00000000<br>BSP_P1 = a <sub>7</sub> a <sub>6</sub> a <sub>5</sub> a <sub>4</sub> a <sub>3</sub> a <sub>2</sub> a <sub>1</sub> 1<br>BSP_P2 = a <sub>15</sub> a <sub>14</sub> a <sub>13</sub> a <sub>12</sub> a <sub>11</sub> a <sub>10</sub> a <sub>9</sub> a <sub>8</sub><br>BSP_P3 = a <sub>23</sub> a <sub>22</sub> a <sub>21</sub> a <sub>20</sub> a <sub>19</sub> a <sub>18</sub> a <sub>17</sub> a <sub>16</sub> | <pre>PRF_CRC_INIT[0] = 0 PRF_CRC_INIT[1] = X PRF_CRC_INIT[2] = X PRF_CRC_INIT[3] = X</pre> |
| 32    | 4           | $x^{32} + a_{31} x^{31} + \dots + a_1 x^1 + 1$ | $\begin{array}{l} \text{BSP}\_\text{P0} = a_7 \ a_6 \ a_5 \ a_4 \ a_3 \ a_2 \ a_1 1 \\ \text{BSP}\_\text{P1} = a_{15} \ a_{14} \ a_{13} \ a_{12} \ a_{11} \ a_{10} \ a_9 \ a_8 \\ \text{BSP}\_\text{P2} = a_{23} \ a_{22} \ a_{21} \ a_{20} \ a_{19} \ a_{18} \ a_{17} \ a_{16} \\ \text{BSP}\_\text{P3} = a_{31} \ a_{30} \ a_{29} \ a_{28} \ a_{27} \ a_{26} \ a_{25} \ a_{24} \end{array}$                                  | <pre>PRF_CRC_INIT[0] = X PRF_CRC_INIT[1] = X PRF_CRC_INIT[2] = X PRF_CRC_INIT[3] = X</pre> |

#### Table 23-8. Register Settings for Different CRCs

#### Frequency and Channel Programming

www.ti.com

| Order | PRF_CRC_LEN | CRC                                                                                                                              | BSP_Px                                                           | PRF_CRC_INIT                                                                                           |
|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| 8     | 1           | CRC-8-ATM $x^8 + x^2 + x + 1$                                                                                                    | BSP_P0 = 0x00<br>BSP_P1 = 0x00<br>BSP_P2 = 0x00<br>BSP_P3 = 0x07 | <pre>PRF_CRC_INIT[0] = 0x00 PRF_CRC_INIT[1] = 0x00 PRF_CRC_INIT[2] = 0x00 PRF_CRC_INIT[3] = 0xFF</pre> |
| 8     | 1           | CRC-8 $x^8 + x^7 + x^6 + x^4 + x^2 + 1$                                                                                          | BSP_P0 = 0x00<br>BSP_P1 = 0x00<br>BSP_P2 = 0x00<br>BSP_P3 = 0xD3 | <pre>PRF_CRC_INIT[0] = 0x00 PRF_CRC_INIT[1] = 0x00 PRF_CRC_INIT[2] = 0x00 PRF_CRC_INIT[3] = 0xFF</pre> |
| 16    | 2           | CRC-16 (used in CC2500) x <sup>16</sup> + x <sup>15</sup> + x <sup>2</sup> + 1                                                   | BSP_P0 = 0x00<br>BSP_P1 = 0x00<br>BSP_P2 = 0x05<br>BSP_P3 = 0x80 | <pre>PRF_CRC_INIT[0] = 0x00 PRF_CRC_INIT[1] = 0x00 PRF_CRC_INIT[2] = 0xFF PRF_CRC_INIT[3] = 0xFF</pre> |
| 16    | 2           | CRC-16-CCITT $x^{16} + x^{12} + x^5 + 1$                                                                                         | BSP_P0 = 0x00<br>BSP_P1 = 0x00<br>BSP_P2 = 0x21<br>BSP_P3 = 0x10 | <pre>PRF_CRC_INIT[0] = 0x00 PRF_CRC_INIT[1] = 0x00 PRF_CRC_INIT[2] = 0xFF PRF_CRC_INIT[3] = 0xFF</pre> |
| 24    | 3           | CRC-24 $x^{24} + x^{22} + x^{20} + x^{19} + x^{18} + x^{16} + x^{14} + x^{13} + x^{11} + x^{10} + x^8 + x^7 + x^6 + x^3 + x + 1$ | BSP_P0 = 0x00<br>BSP_P1 = 0xCB<br>BSP_P2 = 0x6D<br>BSP_P3 = 0x5D | PRF_CRC_INIT[0] = 0x00<br>PRF_CRC_INIT[1] = 0xFF<br>PRF_CRC_INIT[2] = 0xFF<br>PRF_CRC_INIT[3] = 0xFF   |
| 32    | 4           | CRC-32-IEEE 802.3 $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$  | BSP_P0 = 0xB7<br>BSP_P1 = 0x1D<br>BSP_P2 = 0xC1<br>BSP_P3 = 0x04 | <pre>PRF_CRC_INIT[0] = 0xFF PRF_CRC_INIT[1] = 0xFF PRF_CRC_INIT[2] = 0xFF PRF_CRC_INIT[3] = 0xFF</pre> |

| Table 23-9. Register Settings for Some Commonly | Used CRCs, Assuming Initialization With All 1s |
|-------------------------------------------------|------------------------------------------------|
|                                                 |                                                |

### 23.4.4 Co-Processor Mode

The co-processor mode is used to run the BSP as a stand-alone and not part of the signal path. It must not be used while the LLE is running. Co-processor mode is selected by setting BSP\_MODE.CP\_MODE to 01 or 11. In these modes, one byte to be processed is written to the BSP\_DATA register, and the result of processing this byte can later be read back from the same register. When BSP\_MODE.CP\_MODE is 01, the co-processor is in receive mode, where the whitener is applied before the CRC. When

BSP\_MODE.CP\_MODE is 11, the co-processor is in transmit mode, where the whitener is applied after the CRC.

To apply the BSP operations to a byte, write it to the BSP\_DATA register. When this register is written to, the BSP\_MODE.CP\_BUSY bit goes high.

If CP\_MODE.CP\_END is 0, the first bit provided is the lsb and the last bit is the msb. If CP\_MODE.CP\_END is 1, the first bit provided is the msb and the last bit is the lsb.

When BSP\_MODE.CP\_BUSY goes low the processed data can be read from the BSP\_DATA register. If one or both whiteners is enabled, this byte is whitened or de-whitened. Otherwise, it is the same as the byte written, except if the CRC is being read as described below.

To read out a CRC in transmit mode, set BSP\_MODE.CP\_READOUT is to 1. A zero must be written to the BSP\_DATA register, and when BSP\_MODE.CP\_BUSY goes low, a CRC byte can be read from BSP\_DATA. This should be repeated for each CRC byte. If whitening is enabled, the read back CRC bytes are whitened.

The BSP must not be set in co-processor mode while the LLE is processing a packet.

### 23.5 Frequency and Channel Programming

For normal transmit and receive tasks, the carrier frequency is set by using the register PRF\_CHAN.FREQ. The carrier frequency is 2379 + n MHz, where *n* is the value of this register, where *n* can be from 0 to 116. This gives a frequency range from 2379 MHz to 2495 MHz. Note that this frequency range extends beyond the ISM band. If PRF\_CHAN.FREQ is set to 127, and for the Rx and Tx test commands, the frequency must instead be programmed directly in hardware registers.

In this case, the synthesizer frequency is set by programming the 7 bit frequency word located in FREQCTRL.FREQ[6:0]. The synthesizer frequency is given by 2379+ *n*MHz, where n is the value of FREQCTRL.FREQ[6:0], and is programmable in 1-MHz steps. The device supports synthesizer frequencies in the range from 2379 MHz to 2495 MHz. The usable settings for freq[6:0] is consequently 0 to 116.

In Rx, the system operates on a low intermediate frequency (IF) of 1 MHz for data rates up to 1 Mbps, and on a zero IF for 2 Mbps. In Tx, the system supports operating on low IF or zero IF. The IF to be used for Tx can be programmed in the register MDMTEST1.TX\_TONE. The receiver may operate on a positive of negative IF when the data rate is 1 Mbps and lower; this is controlled with MDMTEST1.RX\_IF.

When the symbol rate is 1 Mbps or lower and the LLE programs the frequency, it uses a  $\pm$ 1 MHz IF on Tx. For both Rx and Tx, a negative IF is used when PRF\_CHAN.FREQ < 62 and a positive IF is used when PRF\_CHAN.FREQ < 62

When the symbol rate is 2 Mbps and the LLE programs the frequency, it uses an IF on Tx as specified in PRF\_RADIO\_CONF.TXIF. This IF may be zero, or ±1 MHz, ±2 MHz, or ±3 MHz. The recommended setting is ±1 MHz. A negative IF is used when PRF\_CHAN.FREQ < 62 and a positive IF is used when PRF\_CHAN.FREQ < 62.

For all data rates, the setting of MDMCTRL1.PHASE\_INVERT is taken into account by the LLE when finding the setting for MDMTEST1.TX\_TONE. The FREQCTRL register will be programmed corresponding to the programmed IF in order to operate on the channel specified by PRF\_CHAN.FREQ.

### 23.6 Modulation Formats

The CC254x supports GFSK and MSK modulation formats. For GFSK modulation the deviation can be set to 160 kHz or 250 kHz (320 kHz or 500 kHz for 2 Mbps). The data rate can be set to 250 kbps, 500 kbps, 1 Mbps, or 2 Mbps. The desired modulation scheme is set in the MDMCTRL0.MODULATION register.

Not all combinations of modulation format, data rate and deviation are supported. Table 23-10 gives an overview of supported combinations.

| Modulation Format | Data Rate | Deviation | MDMCTRL0.MODULATION |
|-------------------|-----------|-----------|---------------------|
| GFSK              | 2 Mbps    | 500 kHz   | 0011                |
| GFSK              | 2 Mbps    | 320 kHz   | 0111                |
| GFSK              | 1 Mbps    | 250 kHz   | 0010                |
| GFSK              | 1 Mbps    | 160 kHz   | 0110                |
| GFSK              | 250 kbps  | 160 kHz   | 0100                |
| MSK               | 500 kbps  | -         | 1001                |
| MSK               | 250 kbps  | -         | 1000                |

#### Table 23-10. Supported Modulation Formats, Data Rates, and Deviations

### 23.7 Receiver

When the receiver is started, it searches for the preamble and the sync word. These are used for frequency offset compensation and bit and byte synchronization. The sync word can be programmed to be from 16 to 32 bits.

Checking the sync word is done in a two-stage process. First, a correlation value is calculated. If this correlation is above a programmable threshold, a data decision of the received sync word is done. It can be programmed in MDMCTRL3.SYNC\_MODE whether this data decision is to be ignored, if no bit errors are to be accepted or if one bit error is to be accepted. The correlation threshold value is programmed in MDMCTRL1.CORR\_THR. This threshold value should depend on the sync word length. As a rule of thumb, a value of 0.25 times the number of bits (rounded down) can be used.

For the bit synchronization to work well, some guidelines should be followed for the sync word. It should have enough transitions, but not long runs of 101010... or other short, repeated patterns. Generally, a longer sync word gives better performance.



#### Packet Format

www.ti.com

The CC254x devices have support for two independent sync words. The primary and secondary sync words are specified in two sets of registers. The secondary sync word can be enabled at by the bit  $SW_CONF.DUAL_RX$ , and if enabled, the received signal is correlated against both sync words. If the correlation with one of the sync words is above the threshold, data decision is done against that sync word.

While the receiver is running, a received signal strength indicator (RSSI) is updated. The RSSI is available some time after the receiver is started, regardless of whether sync is found. It can be read from the register RSSI, which is 0x80 when no RSSI is available. The value given is in the range 0 to approximately 64, with a change of 1 corresponding to a 1 dB change. The reference level depends on the LNA gain setting. For high received signal levels, the reported RSSI saturates at one of the highest possible reported values. The accuracy and update time of the RSSI can be traded off using MDMTEST0.RSSI\_ACC. The RSSI can be calculated over a window of 5.33 or 21.3  $\mu$ s, and 1, 2 or 4 such windows can be averaged to give the result. Using longer average time gives higher accuracy, but it takes longer before a result is ready, and doing the average over a longer time means that the result may be wrong for short packets. An average of *n* windows of length *t*<sub>RSSI</sub>should only be used for packets lasting longer than (*n*+1) *t*<sub>RSSI</sub>(including preamble, sync word, and CRC).

The receiver needs to run dc offset estimation and removal. The dc offset estimation mode can be controlled with MDMTEST0.DC\_BLOCK\_MODE. For data rates of 1 Mbps and lower, where the receiver runs on a low IF, it is recommended to use the default setting for this register (continuous estimation). For 2 Mbps, where the receiver runs on zero IF, delayed dc offset estimation should normally be used. This causes the dc offset estimation to be done in front of the packet. The delay can be controlled through MDMTEST0.DC\_BLOCK\_LENGTH and MDMTEST1.DC\_DELAY. The recommendation is to set MDMTEST0.DC\_BLOCK\_LENGTH to 11 (128 samples) and MDMTEST1.DC\_DELAY to 00 (5 delays), which allows for up to around 105  $\mu$ s of energy in front of the packet payload, including the preamble and sync word. As an alternative for 2 Mbps, dc offset estimation can be turned off, and a previously found value can be used, written into the DC\_I\_L, DC\_I\_H, DC\_Q\_L, and DC\_Q\_H registers. Values can be found in advance, but differ for each frequency. For auto acknowledgments and other packets that are received at a known time, the LLE can perform a special dc offset algorithm as described in Section 23.9.2.

### 23.8 Packet Format

The packet format is configurable. There are two operation modes for the radio packet control, basic mode and auto mode. Of these, only auto mode supports automatic acknowledgment and retransmissions. The LLE controlled part of the packet format is also different for the two modes. In basic mode, there is an optional length field followed by an optional address of 1 byte, as shown in Figure 23-6. In auto mode, there is a 9-bit or 10-bit header field containing length and sequence number information. This format is shown in Figure 23-7. The figures show the packet formats with their configurability. The fields with a header in gray are controlled directly by the modem and are used in the acquisition of received packets. The fields with header in white are controlled by the LLE.

| Preamble         | Sync word  | Length   | Address  | Payload     | CRC       |
|------------------|------------|----------|----------|-------------|-----------|
| 1–16 bytes       | 16–32 bits | 0–1 byte | 0–1 byte | 0.255 butoo |           |
| Handled by modem |            | 0-1 byte | 0-1 byte | 0–255 bytes | 0–4 bytes |

R0009-01

Figure 23-6. Air Interface Packet Format for Basic Mode

| Preamble         | Sync word  | Address  | Header    | Payload     | CRC       | <br> <br> |
|------------------|------------|----------|-----------|-------------|-----------|-----------|
| 1–16 bytes       | 16–32 bits | 0–1 byte | 9–10 bits | 0.127 butee | 0 4 bytes |           |
| Handled by modem |            | 0-1 Dyte | 9-10 bits | 0–127 bytes | 0–4 bytes |           |
|                  |            |          |           |             | R0010     | י<br>ס-01 |

NOTE: When using a 9-bit header, the payload length is limited to the range 0-63 bytes.

Figure 23-7. Air Interface Packet Format for Auto Mode



The preamble is a sequence of 10101010 or 01010101. It can be from 1 to 16 bytes. The type of preamble and the number of bytes can be set up in the MDMCTRL2 register.

The Sync word field is a synchronization word that can have any length from 16 to 32 bits. The length is programmed in the SW\_CONF.SW\_LEN register. The sync word itself is programmed in the SW0, SW1, SW2, and SW3 registers, for the primary sync word and SW4, SW5, SW6, and SW7 for the secondary sync word. The bit ordering of the sync word is set up with MDMCTRL2.SW\_BIT\_ORDER. If SW\_BIT\_ORDER is 0, the LSB of SW0(SW4) is transmitted first and the MSB of SW3(SW7) is transmitted last. If SW\_BIT\_ORDER is 1, the MSB of SW3(SW7) is transmitted first and the LSB of SW0(SW4) is transmitted last. The first bit transmitted is always the same regardless of the sync word length; the unused bits for sync word length of less than 32 bits are the ones that would have been transmitted last.

The optional length byte in basic mode (see Figure 23-6) is present if PRF\_TASK\_CONF.MODE = 01. It indicates the number of address and payload bytes following the length byte. If the length field is not present, the length is fixed as described in Section 23.9.2.

The optional address is 1 byte if present; the length is configured with the PRF\_PKT\_CONF.ADDR\_LEN register. In the transmitter, the address can be used for identification or to direct the message to a particular receiver, and in the receiver, the address can be used to filter out messages from unknown or unwanted transmitters and to distinguish between messages from different transmitters. See Section 23.9.2 for details on how the address is used. Note that for the packet format in Figure 23-7 or if a length field is not used, the address field immediately follows the sync word, and can thus be seen as an extension of it.

The 9-bit or 10-bit header shown in Figure 23-7 is shown in more detail in Figure 23-8 and Figure 23-9. This field consists of a 6-bit or 7-bit length followed by a 2 bit sequence number and a flag called NO\_ACK (NOA in Figure 23-8 and Figure 23-9) to inform that acknowledgment of the packet is not expected. If the configuration is to use a fixed length, the value of the length field is ignored in the receiver. It can be configured to always set the length field to 110011 in the transmitter for fixed length packets.

| Length |       |       |       |       |       | SE    | EQ    | NOA |
|--------|-------|-------|-------|-------|-------|-------|-------|-----|
| Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | LSB |

R0011-01

Figure 23-8. Bits of 9-Bit Header

| Length |       |       |       |       |       |       | SE    | Q     | NOA |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|-----|
| Bit 9  | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | LSB |

R0012-01

#### Figure 23-9. Bits of 10-Bit Header

The payload can be from zero to 255 bytes in basic mode, but the sum of the number of address and payload bytes must not exceed 255. In auto mode, the payload can be from 0 to 63 bytes with a 9-bit header or 0–127 bytes with a 10-bit header. The maximum packet length can be limited, see Section 23.9.2.3.1 and Section 23.9.2.3.2

The bit ordering when transmitting the length, address, payload, and CRC bytes is set up with the ENDIANNESS bit of the FRMCTRL0 register; if 0, the LSB of each byte is transmitted first and if 1, the MSB is transmitted first. Normally, FRMCTRL0.ENDIANNESS and MDMCTRL2.SW\_BIT\_ORDER should have the same value. Note that for correct operation in auto mode, FRMCTRL0.ENDIANNESS must be set to 1 so that MSB is transmitted first.

The CRC field contains 0 to 4 bytes and is used to check the packet for errors if present. See Section 23.4.3 on how to set up the CRC generation and checking.

### 23.8.1 Rx FIFO Packet Organization

|     | Ler       | igth  | Add   | ress   | Co    | nfig  | Payload                                     |  |     | /load Status |       | atus  |       |       |       |     |
|-----|-----------|-------|-------|--------|-------|-------|---------------------------------------------|--|-----|--------------|-------|-------|-------|-------|-------|-----|
|     |           |       |       |        |       |       |                                             |  |     | RS           | SI    | R     | ES    |       |       |     |
|     | 1 b       | yte   | 0–1   | byte   | 0–1 I | oytes | bytes Length-(length of hdr and addr) bytes |  |     | 1 byte 1 b   |       | yte   |       |       |       |     |
|     |           |       |       |        |       |       |                                             |  |     |              |       |       |       | -     |       |     |
| Ado | dress ind | dex   | SW    | Unused | NOA   | SE    | Q                                           |  | Ad  | dress ind    | dex   | SW    | Unu   | ised  | IGN   | CRC |
| LSB | Bit 1     | Bit 2 | Bit 3 | Bit 4  | Bit 5 | Bit 6 | MSB                                         |  | LSB | Bit 1        | Bit 2 | Bit 3 | Bit 4 | Bit 5 | Bit 6 | MSB |

R0013-01

#### Figure 23-10. Structures of Packets in the Rx FIFO

The structure of a packet in the Rx FIFO is shown in Figure 23-10. All packets start with a length byte, regardless of whether a length byte is present on the air. The length is the number of bytes in the address, config, and payload fields following the length byte, and it may be modified compared to the length received on the air or configured as fixed length. If packets are longer than what can fit in the FIFO, packets must be read from the FIFO while reception takes place, either by DMA or directly by the MCU. The auto-flush options in PRF\_FIFO\_CONF can not be used in this case, and auto-commit and auto-deallocate must be enabled for the Rx FIFO in RFFCFG.

The address byte is placed after the length byte and is present if configured in PRF\_FIFO\_CONF.RX\_ADDR\_CONF. The address is written in the FIFO as it was received on the air.

The config byte following the length byte and address byte is present if configured in PRF\_FIFO\_CONF.RX\_ADDR\_CONF. In this case, the index *n* to the PRF\_ADDR\_ENTRYn containing the received address is present in bits 0–2, while bit 3 is 0 if the primary sync word was received and 1 if the secondary sync word was received. In auto mode, the 3 msb of the config byte are set to the 3 lsb of the received header.

The payload is as received on the air. In case of an empty packet, there is no payload.

The status field consists of two bytes appended to the FIFO entry if configured in PRF\_FIFO\_CONF.RX\_STATUS\_CONF. The presence of a status field is not reflected in the value of the length byte, so if a status field is present, the MCU must read two extra bytes. It is possible to configure this even with DMA with automatic length extraction. The status bytes are:

- RSSI is the received signal-strength Indication from the demodulator
- RES contains information on the address and CRC result.
  - The 3 LSB contain the address index as in the config byte
  - Bit 3 is 0 if the primary sync word was received and 1 if the secondary sync word was received
  - IGN is 1 for packets that may be ignored by the MCU due to repeated sequence number and 0 otherwise
  - CRC is 1 if there was a CRC error and 0 otherwise.

### 23.8.2 Tx FIFO Packet Organization



Figure 23-11. Structure of Packets in the Tx FIFO

The structure of a packet in the Tx FIFO is shown in Figure 23-11. All packets start with a length byte, regardless of whether a length byte is present on the air. The length is the number of bytes in the address, config, and payload fields following the length byte, and it may be modified before being transmitted on the air. If a fixed length is used, it is up to the MCU to ensure that the length is correct given the fixed length expected by the receiver. If packets are longer than what can fit in the FIFO, packets must be written to the FIFO while transmission takes place, either by DMA or directly by the MCU. Auto-commit and auto-deallocate must then be enabled for the Tx FIFO in RFFCFG.

The address byte is placed after the length byte and is present if configured in

PRF\_FIFO\_CONF.TX\_ADDR\_CONF. If it is included, the address is transmitted on the air as it is read from the FIFO. If it is not included, but a config byte is included, the three LSBs of the config byte tell the index *n* of PRF\_ADDR\_ENTRYn from which the address is inserted. If neither an address nor a config byte is included, the address is inserted from PRF\_ADDR\_ENTRY0.ADDRESS.

The config byte following the length byte and optional address byte is present if configured in PRF\_FIFO\_CONF.TX\_ADDR\_CONF. This byte contains an address index which is used to determine the address if no address byte is included as explained above. If an address byte is included, the address index is used to determine which address entry to read the configuration from, but the ADDRESS field in that address entry is ignored. In auto mode, the NO\_ACK bit (lsb) of the transmitted header is set to bit 5 of the config byte. If PRF\_ADDR\_ENTRYn.CONF.FIXEDSEQ, where *n* is the index of the address used, is 1, the SEQ field of the transmitted header is taken from the SEQ field (bits 6–7) of the config byte; otherwise, the sequence number on the air is inserted from PRF\_ADDR\_ENTRYn.SEQSTAT.SEQ. If the config byte is not included, the NO\_ACK bit is always sent as 0 and PRF\_ADDR\_ENTRYn.CONF.FIXEDSEQ should be 0 (otherwise the SEQ field always remains 0).The payload is transmitted as present in the FIFO.

### 23.8.3 Tx Buffers for ACK Payload

The hardware Tx FIFO is not used for ACK payload in Rx tasks in auto mode. Instead, an acknowledgment packet for each address can be placed in one of two dedicated buffer for that address. These two buffers constitute a FIFO capable of holding two packets. The buffers for the first two addresses are placed in the RAM page normally used for the hardware Tx FIFO. These four buffers can either be accessed from the Tx FIFO space at 0x6100 or by selecting page 7 through RFRAMCFG, but the Tx FIFO registers should not be used. The other twelve buffers have to be addressed from the configurable radio memory bank through the RFRAMCFG register. The mapping of each buffer is shown in Table 23-11.

| Address Entry Number | Buffer Number | Setting of RFRAMCFG | Start Address           |
|----------------------|---------------|---------------------|-------------------------|
| 0                    | 0             | 7 or X              | 0x6000 <i>or</i> 0x6100 |
| 0                    | 1             | 7 or X              | 0x6020 or 0x6120        |
| 1                    | 0             | 7 or X              | 0x6040 <i>or</i> 0x6140 |

| Table 22-11  | Segments for H  | alding ACK | Dayload for | Each Ada | droce Entry |
|--------------|-----------------|------------|-------------|----------|-------------|
| Table 23-11. | Segments for Ho | Jiaing ACK | Payload for | Each Auc | ress Entry  |

| Address Entry Number | Buffer Number | Setting of RFRAMCFG | Start Address    |
|----------------------|---------------|---------------------|------------------|
| 1                    | 1             | 7 or X              | 0x6060 or 0x6160 |
| 2                    | 0             | 1                   | 0x6000           |
| 2                    | 1             | 1                   | 0x6020           |
| 3                    | 0             | 1                   | 0x6040           |
| 3                    | 1             | 1                   | 0x6060           |
| 4                    | 0             | 2                   | 0x6000           |
| 4                    | 1             | 2                   | 0x6020           |
| 5                    | 0             | 2                   | 0x6040           |
| 5                    | 1             | 2                   | 0x6060           |
| 6                    | 0             | 3                   | 0x6000           |
| 6                    | 1             | 3                   | 0x6020           |
| 7                    | 0             | 3                   | 0x6040           |
| 7                    | 1             | 3                   | 0x6060           |

Table 23-11. Segments for Holding ACK Payload for Each Address Entry (continued)

The status of buffer *k* for address *n* is contained in the PRF\_ADDR\_ENTRYn.ACKLENGTHk register. If the value is 0, the buffer is free.

In order to enter a payload for address *n*, the MCU must follow the following procedure:

- 1. Read PRF\_ADDR\_ENTRYn.ACKLENGTH0 and PRF\_ADDR\_ENTRYn.ACKLENGTH1. Call the values len\_0 and len\_1, respectively.
- 2. Read PRF\_ADDR\_ENTRYn.SEQSTAT.NEXTACK and call this value k. Let m be NOT k (that is, 1 k).
- 3. Check if len\_k is 0. If so, write the payload to buffer k for address entry n (see Table 23-11), then write the payload length to PRF\_ADDR\_ENTRYn.ACKLENGTHk. End the procedure.
- 4. Otherwise, check if len\_ *m* is 0. If so, write the payload to buffer *m* for address entry *n* (see Table 23-11), then write the payload length to PRF\_ADDR\_ENTRYn.ACKLENGTHm. End the procedure.
- 5. Otherwise, no ACK payload buffer for that address is free, and no payload can be entered at this time.

The ACK payload length can be 1–32. When a buffer becomes free, the LLE writes the PRF\_ADDR\_ENTRYn.ACKLENGTHk to 0 and raises a TXDONE interrupt.

A buffer contains only the payload to be transmitted. The length is given by PRF\_ADDR\_ENTRYn.ACKLENGTHk, and the address and sequence number are as described in Section 23.9.2.3.2.

In order to flush the buffers for address *n*, issue the command CMD\_FLUSH\_ACK *n* (see Table 23-12). This causes the LLE to write PRF\_ADDR\_ENTRYn.ACKLENGTH0 and PRF\_ADDR\_ENTRYn.ACKLENGTH1 to 0 and clear PRF\_ADDR\_ENTRYn.SEQSTAT.ACK\_PAYLOAD\_SENT. If no task is running, the LLE takes SEMAPHORE1; if it fails, it does not write to PRF\_ADDR\_ENTRYn.SEQSTAT.ACK\_PAYLOAD\_SENT. ACK\_PAYLOAD\_SENT. If the transmission of an acknowledgment with payload had started on that address, flushing happens after the transmission is finished. After the flushing is done, the LLE raises a TXFLUSHED interrupt.

### 23.9 Link Layer Engine

The link layer engine controls the radio operation. It is started by setting the LLECTRL.LLE\_EN bit to 1. The LLE has to be started before the radio can be operated.

The LLE can be reset by clearing and setting LLECTRL.LLE\_EN. Do not reset the LLE while the radio is active. The MCU should not enter PM1, PM2, or PM3 while the LLE is running a task. Before entering PM2 or PM3, LLECTRL.LLE\_EN must be set to 0, otherwise the behavior of the RF core after waking up may be unpredictable. The mode of the LLE is selected with LLECTRL.LLE\_MODE\_SEL.



### 23.9.1 Command Register

The command register RFST can be used for sending commands to the LLE and the FIFOs. Commands in the range 0x80–0xFF are commands to the FIFOs, see Section 23.3.1. Other commands are commands to the LLE.

The commands are listed in Table 23-12. There are commands for starting receive and transmit mode. In addition, there is a command CMD\_SHUTDOWN to stop the radio operation and end the task directly. The commands CMD\_SEND\_EVENT1 and CMD\_SEND\_EVENT2 do the same action as receiving a Timer 2 event 1 or event 2

If an unknown command is entered, the LLE responds by generating an LLEERR interrupt. If a task is running, it stops.

When sending a command to the LLE, the RFST register retains its value until the LLE has received the command (but not necessarily executed it) and then is set to 0. Commands should not be sent to the LLE unless RFST is 0. FIFO commands may be sent at any time.

| Number | Command Name     | Description                                           |
|--------|------------------|-------------------------------------------------------|
| 0x01   | CMD_SHUTDOWN     | Stop operation immediately                            |
| 0x02   | CMD_DEMOD_TEST   | Start demodulator without sync search                 |
| 0x03   | CMD_RX_TEST      | Start demodulator and sync search                     |
| 0x04   | CMD_TX_TEST      | Start transmitter and transmit zeros                  |
| 0x05   | CMD_TX_FIFO_TEST | Start transmitter and transmit from Tx FIFO           |
| 0x06   | CMD_PING         | Respond with a PINGRSP interrupt                      |
| 0x08   | CMD_RX           | Start receive operation                               |
| 0x09   | CMD_TX           | Start transmit operation                              |
| 0x0A   | CMD_TX_ON_CC     | Start transmit operation on clear channel             |
| 0x0B   | CMD_STOP         | Gracefully stop radio task                            |
| 0x21   | CMD_SEND_EVENT1  | Do the same action as if Timer 2 event 1 was observed |
| 0x22   | CMD_SEND_EVENT2  | Do the same action as if Timer 2 event 2 was observed |
| 0x30   | CMD_FLUSH_ACK0   | Flush the ACK payload buffers for address 0           |
| 0x31   | CMD_FLUSH_ACK1   | Flush the ACK payload buffers for address 1           |
| 0x32   | CMD_FLUSH_ACK2   | Flush the ACK payload buffers for address 2           |
| 0x33   | CMD_FLUSH_ACK3   | Flush the ACK payload buffers for address 3           |
| 0x34   | CMD_FLUSH_ACK4   | Flush the ACK payload buffers for address 4           |
| 0x35   | CMD_FLUSH_ACK5   | Flush the ACK payload buffers for address 5           |
| 0x36   | CMD_FLUSH_ACK6   | Flush the ACK payload buffers for address 6           |
| 0x37   | CMD_FLUSH_ACK7   | Flush the ACK payload buffers for address 7           |

### Table 23-12. Commands From MCU to LL Engine via RFST Register

### 23.9.2 Radio Tasks

Before starting a task, radio registers should be set up with the desired packet format, and the desired input sensitivity and output power should be programmed. Furthermore, the sync word in use must be programmed in the SW0, SW1, SW2, and SW3 registers. If a secondary sync word is used, it must be programmed in the SW4, SW5, SW6, and SW7 registers. The RAM registers must be programmed to configure the task. The way the task runs depends on the PRF\_TASK\_CONF register. The operation mode is set up by the MODE bits of this register. A value of 00 or 01 gives basic mode and thus disables auto ack or auto retransmission. A value of 10 or 11 gives auto mode where auto acknowledgment or auto retransmission can be enabled per address in PRF\_ADDR\_ENTRYn.CONF.AA.

All tasks start with a start of task command from the MCU. The LLE takes SEMAPHORE0 at this time; if the semaphore is not available, the task ends with an error. Depending on the configuration in PRF\_TASK\_CONF.START\_CONF, the LLE either starts the task immediately or enables Timer 2 event 1 as an interrupt and waits for this interrupt. The frequency word is programmed according to the setting of PRF\_CHAN.FREQ, except if it is 127, in which case no frequency programming is done and any value



Link Layer Engine

www.ti.com

written by the MCU is retained. When using auto mode on 2 Mbps, the frequency must be programmed through the PRF\_CHAN.FREQ register. Then the LLE changes the IF frequency automatically (for 2 Mbps the recommended settings use different IF for transmission and reception) when changing from receive operation to transmit operation (for sending an acknowledgment packet) and vice versa. The LLE starts configuring the transmitter or receiver, depending on the type of task. After the transmitter or receiver has been set up, the LLE takes SEMAPHORE1 to gain access to the remaining RAM-based registers, read the parameters, and start transmission or reception.

Programming of frequency is done as described in Section 23.5. For symbol rates of 1 Mbps and lower, Rx and Tx is done on the same synth frequency, while for a symbol rate of 2 Mbps, the synth frequency changes between Rx and Tx. This change is done without a recalibration of the synth.

At the end of a packet, the LLE reads the RSSI register and writes the value to the PRF\_LAST\_RSSI register and if configured to the RSSI byte of the Rx FIFO. This read is done after the second last byte has been obtained from the demodulator. Note that for a bit rate of 2 Mbps and for sync words shorter than 32 bits, MDMCTRL3.RSSI\_MODE should be set to 11 to ensure a correct reading. Before turning off the demodulator, the LLE reads the dc offset from the DC\_I\_L, DC\_I\_H, DC\_Q\_L and DC\_Q\_H registers and writes the result to PRF\_LAST\_DCOFF (in the byte order listed for the register read). The LLE also reads the frequency offset from the FREQEST register and writes the result to PRFX\_LAST\_FREQEST (see Table 23-7).

If PRF\_RADIO\_CONF.DCOFF is 1, the LLE runs a procedure that estimates the dc offset right after receiver startup. This mode is suitable for packets that are known to be received at a certain time, such as acknowledgment packets. In this mode, the LLE starts the receiver with normal dc cancellation mode and forces the LNA gain to minimum. After a short time, the LLE reads out the value of the dc offset estimate, writes it into the override registers, and selects manual override mode for dc offset estimation. It sets the LNA gain back to the programmed value and after a waiting time to allow the LNA to stabilize, starts sync search. The time to start Rx with this mode is the same as for ordinary start of Rx.

If PRF\_RADIO\_CONF.DCWB is 1, the LLE writes the dc offset estimate read out at the end of the packet into the dc offset override register, provided that the received packet did not have a CRC error. This is suited for the delayed dc offset mode, where the override value for dc offset is used before a delayed dc offset is available.

Some of the RAM registers are checked by the LLE to verify that their values are legal. This applies to PRF\_CHAN.FREQ, PRF\_FIFO\_CONF.TX\_ADDR\_CONF, and PRF\_CRC\_LEN. If any of these registers have illegal values, the task ends with an error.

A CMD\_SHUTDOWN command, illegal command, or any command starting a new task, ends the task immediately. If a packet was being transmitted or received, an RXTXABO interrupt to the MCU is raised. This means that to avoid unwanted abort of commands, the CPU should wait for a TASKDONE interrupt or check that LLESTAT.LLE\_IDLE is 1 before starting another command. If a CMD\_STOP command is received, the task ends after the current reception or transmission is done. Timer 2 event 2 can be configured to end a task: If PRF\_TASK\_CONF.STOP\_CONF is 01, timer 2 event 2 behaves as a CMD\_STOP, and if PRF\_TASK\_CONF.STOP\_CONF is 10, timer 2 event 2 behaves as a CMD\_SHUTDOWN. Setting PRF\_TASK\_CONF.STOP\_CONF to 00 disables timer 2 event 2 as a stop event. With the 11 setting, timer 2 event 2 only applies to sync search or listen right after a CMD\_RX or CMD\_TX\_ON\_CC (this setting is not meaningful for a CMD\_TX task) or a start by Timer 2 event 1. This is explained in later subsections.

Timer 2 may capture the time of a packet based on the setting in PRF\_RADIO\_CONF. The fields TXCAP and RXCAP decide how capture is configured for Tx and Rx, respectively; see Table 23-13. The captured value can be read from the registers T2M0, T2M1, T2MOVF0, T2MOVF1, and T2MOVF2 when t2\_cap and t2ovf\_cap are selected using the T2MSELregister; see .

| TXCAP | Description                                                                                                                                   |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 00    | Capture of transmitted packets off                                                                                                            |
| 01    | Capture the start (after the sync word) of every transmitted packet                                                                           |
| 10    | Capture the end of every transmitted packet                                                                                                   |
| 11    | Capture the start of the first transmitted packet, that is, capture of transmitted packets is turned off after a packet has been transmitted. |

#### Table 23-13. Timer 2 Capture Settings



| RXCAP | Description                                                                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 00    | Capture of received packets off                                                                                                            |
| 01    | Capture the start (after the sync word) of every received packet                                                                           |
| 10    | Capture the end of every received packet                                                                                                   |
| 11    | Capture the start of the first received packet, that is, capture of received packets is turned off after a packet has been fully received. |

Table 23-13. Timer 2 Capture Settings (continued)

When capture is done at the beginning of a packet, the time captured is the time right after the sync word has been received or transmitted. Setting TXCAP or RXCAP to 11 enables capture at the start of a packet, but the capture is turned off after a packet has been transmitted or fully received in a task, so it is the start of the first packet in the task that is captured. The MCU should normally only read the captured value after a task is done; otherwise, the captured value may be overwritten with a new value. The user must take into account that a timer value may be captured on a received packet that does not match the address or that has an illegal length, and that is thus not reported. It is possible to turn on capture for both received and transmitted packets in the same task. If so, it is up to the user to determine if the captured value was from a received or transmitted packet.

When a task is finished, the LLE writes an end-of-task cause in PRF\_ENDCAUSE, frees the semaphores, raises a TASKDONE interrupt, and halts its operation. The possible values of PRF\_ENDCAUSE are listed in Table 23-14.

If PRF\_CHAN.SYNTH\_ON is 1, the synthesizer is not turned off after the task ends. This can be used to start a new task immediately on the same channel and get faster start of Rx or Tx. To do so, the next task should be started with PRF\_CHAN.FREQ set to 127. Note that the synth should not be allowed to run for a long time after a task has ended, as this causes excessive power consumption. The synth can be stopped by sending a CMD\_SHUTDOWN command.

| Number              | Name             | Description                                                                                                                                               |  |  |  |
|---------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Normal task ending  |                  |                                                                                                                                                           |  |  |  |
| 0                   | TASK_ENDOK       | Task ended normally                                                                                                                                       |  |  |  |
| 1                   | TASK_RXTIMEOUT   | Timer 2 event 2 or CMD_STOP observed while waiting for Rx sync                                                                                            |  |  |  |
| 2                   | TASK_NOSYNC      | Sync was not obtained in the specified time                                                                                                               |  |  |  |
| 3                   | TASK_NOCC        | TX_ON_CC ended because channel was not clear                                                                                                              |  |  |  |
| 4                   | TASK_MAXRT       | Task ended because maximum number of retransmissions was reached                                                                                          |  |  |  |
| 5                   | TASK_STOP        | Task ended after transmission or reception by timer 2 event 2<br>or CMD_STOP while transmitting or receiving or with ACK or<br>retransmission in progress |  |  |  |
| 6                   | TASK_ABORT       | Task aborted by command                                                                                                                                   |  |  |  |
| MCU interface error |                  |                                                                                                                                                           |  |  |  |
| 255                 | TASKERR_INTERNAL | Internal program error                                                                                                                                    |  |  |  |
| 254                 | TASKERR_CMD      | Unknown command                                                                                                                                           |  |  |  |
| 253                 | TASKERR_SEM      | Unable to obtain semaphore                                                                                                                                |  |  |  |
| 252                 | TASKERR_PAR      | Illegal parameter                                                                                                                                         |  |  |  |
| 251                 | TASKERR_TXFIFO   | Tx FIFO without available data when not permitted                                                                                                         |  |  |  |
| 250                 | TASKERR_RXFIFO   | Overfull Rx FIFO in Tx task                                                                                                                               |  |  |  |
| 249                 | TASKERR_MODUNF   | Modulator underflow observed                                                                                                                              |  |  |  |

#### Table 23-14. End-of-Task Causes



Link Layer Engine

#### 23.9.2.1 AGC Algorithm

If PRF\_PKT\_CONF.AGC\_EN is 1, an automatic gain control (AGC) algorithm is run while the receiver is looking for sync. The AGC algorithm switches between two different front-end gain settings in the LNAGAIN register. It is recommended to use AGC when running on 2 Mbps to improve the saturation performance.

Parameters for control of the AGC algorithm are found in page 5 of the radio RAM; see Table 23-7. This table lists reset values that the LLE sets for these parameters.

The LLE polls the RSSI value at every update and compare it to the values of PRFX\_RSSI\_LIM\_LOWER and PRFX\_RSSI\_LIM\_UPPER. If the observed RSSI is below PRFX\_RSSI\_LIM\_LOWER, the LNA gain is set to the high gain setting. If the observed RSSI is above PRFX\_RSSI\_LIM\_UPPER, the LNA gain is set to the low gain setting. If the observed RSSI is between these limits, the LNA gain is not changed.

The high gain to use is the value found in the LNAGAIN register when the task is started. The low gain to use is the value found in the PRFX\_LNAGAIN\_SAT RAM register.

The PRFX\_RSSI\_LIM\_LOWER and PRFX\_RSSI\_LIM\_UPPER values must differ in order to account for the difference that is observed from the RSSI register when the LNA gain is changed and to have hysteresis to avoid too-frequent gain changes.

When sync is obtained on the receiver, the AGC algorithm stops updating the LNA gain, which remains at the value last set. When the receiver is switched off, the LNAGAIN register is set back to the value it had when the task started, that is, the high gain setting.

When the gain is reduced during the reception of a packet, the value found in the PRF\_LAST\_RSSI register and (if configured) in the RSSI byte of the Rx FIFO is updated to reflect this. This update is done by adding the value of the register PRFX\_RSSI\_DIFF to the value found in the RSSI register. PRFX\_RSSI\_DIFFshould therefore contain the difference between the observed RSSI for the two LNA gain settings in use. Note that the hardware RSSI register is not updated this way.

For the AGC algorithm to operate correctly, it needs some signal transmitted in the band in front of the packet, having the same power as the packet. That signal can be extra preamble bytes or tone. The length required for this signal depends on the RSSI accuracy setting in MDMTEST0.RSSI\_ACC, see Section 23.7. An average of *n* windows of length  $t_{RSSI}$  requires the extra signal to last at least  $(n + 1) t_{RSSI}$ . Extra preamble bytes can be set up using MDMCTRL2.NUM\_PREAM\_BYTES. Note that the extra signal needed comes in addition to the 1 preamble byte always used in a packet. When adding extra preamble bytes, this must be accounted for in PRF\_TX\_DELAY, PRF\_RETRANS\_DELAY and PRF\_RX\_TX\_TIME. The Rx requires  $n \times t_{RSSI}$  extra time to start when using the AGC. In the dc offset estimation, the extra signal must be accounted for when setting the delay.

#### 23.9.2.2 Tone in Front of Packet

In order to get the transmission format to resemble the one of other vendors, a tone may be sent in front of the preamble. This tone can be used by the AGC algorithm on the receiver side. If PRF\_PKT\_CONF.START\_TONE is 1, such a tone is transmitted as a replacement of the first preamble bytes. This means that this feature must only be used in combination with increasing the number of preamble bytes. The tone lasts for a time given by the RAM register PRFX\_TONE\_DURATION. In order to get a smooth transition from tone to preamble, it is recommended to set it as given in Table 23-15.

The time of transmitting tone is allowed to coincide with the synthesizer stabilizing (this may however cause the start of the tone to have larger frequency variations than the packet). For this reason, when  $PRF_PKT_CONF.START_TONE$  is 1, the synthesizer startup time is reduced by the value of the register  $PRFX_TONE_OFFSET$ . This should normally correspond to the time of the extra preambles, but it must not be larger than 4096 (corresponding to 128 µs).  $PRFX_TONE_OFFSET$  can thus be used to compensate for the extra time added by the extra preamble bytes used for tone generation. However, the duration of the extra preamble bytes configured must be accounted for in  $PRF_TX_DELAY$ ,  $PRF_RETRANS_DELAY$ , and  $PRF_RX_TX_TIME$ .

The default values of PRFX\_TONE\_DURATION and PRFX\_TONE\_OFFSET correspond to 48 µs and are tuned for using 12 extra preamble bytes (13 in total) on 2 Mbps. When using the reset values, MDMCTRL2.NUM\_PREAM\_BYTES should thus be set to 0x0C.

If PRFX\_TONE\_DURATION is set too large compared to the number of preamble bytes configured, the modulator underflows. If this happens, the task ends with TASKERR\_MODUNF as end cause.

| Data Rate | PRFX_TONE_DURATION                      | PRFX_TONE_OFFSET                                             |
|-----------|-----------------------------------------|--------------------------------------------------------------|
| 2 Mbps    | MDMCTRL2.NUM_PREAM_BYTES × 0x80 + 0x4A  | MDMCTRL2.NUM_PREAM_BYTES × 0x80                              |
| 1 Mbps    | MDMCTRL2.NUM_PREAM_BYTES × 0x100 + 0x52 | MDMCTRL2.NUM_PREAM_BYTES × 0x100                             |
| 500 kbps  | MDMCTRL2.NUM_PREAM_BYTES × 0x200 + 0x62 | <pre>min(MDMCTRL2.NUM_PREAM_BYTES × 0x200,<br/>0x1000)</pre> |
| 250 kbps  | MDMCTRL2.NUM_PREAM_BYTES × 0x400 + 0x82 | <pre>min(MDMCTRL2.NUM_PREAM_BYTES × 0x400,<br/>0x1000)</pre> |

| Table 23-15 | Recommended R  | AM Register | Settings for | Start Tone |
|-------------|----------------|-------------|--------------|------------|
|             | Recommended RA | AWINEYISLEI | Settings for | Start rone |

### 23.9.2.3 Receive Task

When a CMD\_RX command is received, the LLE configures the radio on the channel given by PRF\_CHAN.FREQ and starts listening for a sync word.

The LLE can set up an internal timeout for the sync search in the PRF\_SEARCH\_TIME register. If this register is non-zero and no sync has been obtained in the number of 32 MHz cycles given by this register, the task ends with a TASK\_NOSYNC end cause. Note that the value of this register must be large enough to have time for the duration of the sync word and one preamble byte, in addition to some margin, in order to get sync. The task can also be set up to end on timer 2 event 2, based on

PRF\_TASK\_CONF.STOP\_CONF. If this bit field is 11, the timer 2 event 2 timeout applies only during the first sync search after a CMD\_RX command has been issued if PRF\_TASK\_CONF.START\_CONF is 0. In this case, the timeout in PRF\_SEARCH\_TIME does not apply to the first sync search, but it still applies to subsequent sync searches in the same task. If PRF\_TASK\_CONF.STOP\_CONF is 11 and PRF\_TASK\_CONF.START\_CONF is 1, the timeout applies to every sync search and PRF\_SEARCH\_TIME never applies, but the Timer 2 event 2 timeout does not apply after sync is obtained or while waiting for Timer 2 event 1 to restart listening. If sync is obtained, the LLE starts reading the packet.

If sync is found on a packet, the time of sync is captured by the Timer 2 capture function (see Section 22.1.11).

#### 23.9.2.3.1 Basic Mode

This section describes the receive operation if PRF\_TASK\_CONF.MODE is 00 or 01.

If PRF\_TASK\_CONF.MODE is 01, the length byte is read first. It gives the number of bytes between the length byte and the CRC, including the address. If the length is too small to contain the address, the reception of the packet is stopped and the device goes back to sync search (regardless of the setting in PRF\_TASK\_CONF.REPEAT).

Next, the address byte is read if PRF\_PKT\_CONF.ADDR\_LEN is 1. It is compared against the first bytes PRF\_ADDR\_ENTRYn.ADDRESS for the values of *n* where the entry is enabled for the received sync word. If there is a matching entry, this entry is used when receiving the packet, otherwise reception is stopped and the device goes back to sync search. If PRF\_PKT\_CONF.ADDR\_LEN is 0, the first entry that is enabled for the received sync word is used. If PRF\_TASK\_CONF.MODE is 00, the packet length is then read from PRF\_ADDR\_ENTRYn.RXLENGTH. This length includes the address, so it has to be greater than or equal to the number of address bytes. If PRF\_TASK\_CONF.MODE is 01, the received length byte is compared against PRF\_ADDR\_ENTRYn.RXLENGTH. If it is greater than that value, reception is stopped and the device goes back to sync search.

If reception is stopped due to address mismatch or invalid length, the timeout given by PRF\_SEARCH\_TIME or timer 2 event 2 still applies. If the first packet of the task is being received and PRF\_TASK\_CONF.STOP\_CONF is 11, the next packet still counts as the first packet.



If a CRC field is present, it is checked using the polynomial configured in the BSP and the initialization value from PRF\_CRC\_INIT. The result of the CRC check is written in the msb of the RES byte in the status field if a status field is configured. If the CRC is not correct and PRF\_FIFO\_CONF.AUTOFLUSH\_CRC is 1, the LLE sends a discard Rx FIFO command to remove the packet from the Rx FIFO.

A packet where the length is equal to the address size contains no payload. Such a packet is known as an empty packet. If PRF\_FIFO\_CONF.AUTOFLUSH\_EMPTY is 1 and an empty packet is received, the LLE sends a discard Rx FIFO command to remove the empty packet from the Rx FIFO.

Note that if the CRC length is 1 byte, the CRC check is not correct for empty packets if fixed length is configured or no address bytes are used.

If the Rx FIFO goes full while receiving a packet, the packet is discarded from the FIFO and no more bytes are stored in the Rx FIFO, but the packet is received to its end. After that, it is checked whether the packet would be discarded from the Rx FIFO anyway due to the setting of PRF\_FIFO\_CONF. If so, the task proceeds as normally. Otherwise, an RXFIFOFULL error interrupt is raised in lieu of the normal interrupt for received packets.

After receiving a packet, the LLE raises an interrupt to the MCU. Depending on CRC result and whether the packet was empty, the interrupts are generated as shown in Table 23-16, provided an RXFIFOFULL interrupt is not raised as described previously. The table also shows which of the counters among the RAM registers that are to be updated.

| CRC Result | Payload Length > Address<br>Length | Counter Incremented     | Interrupt Raised |
|------------|------------------------------------|-------------------------|------------------|
| ОК         | No                                 | PRF_ADDR_ENTRYn.N_RXOK  | RXEMPTY          |
| OK         | Yes                                | PRF_ADDR_ENTRYn.N_RXOK  | RXOK             |
| NOK        | No                                 | PRF_ADDR_ENTRYn.N_RXNOK | RXNOK            |
| NOK        | Yes                                | PRF_ADDR_ENTRYn.N_RXNOK | RXNOK            |

 Table 23-16. Interrupt and Counter Operation for Received Messages

Do not modify address entries while the receiver is running. Modify them by stopping the receiver, modify the entry or entries, and restart the receiver.

#### 23.9.2.3.2 Auto Mode

This section describes the receive operation if PRF\_TASK\_CONF.MODE is 10 or 11.

If PRF\_PKT\_CONF.ADDR\_LEN is 1 the address byte is compared against PRF\_ADDR\_ENTRYn.ADDRESS, where *n* ranges from 0 to 7. It is compared against PRF\_ADDR\_ENTRYn.ADDRESS for the values of *n* where the entry is enabled for the received sync word. If there is a matching entry, this entry is used when receiving the packet, otherwise reception is stopped and the device goes back to sync search. If PRF\_PKT\_CONF.ADDR\_LEN is 0, the first entry that is enabled for the received sync word is used.

Next, the 9-bit or 10-bit header is read. If PRF\_ADDR\_ENTRYn.CONF.VARLEN is 1, the length is fetched from the header and compared against PRF\_ADDR\_ENRYn.RXLENGTH. If it is greater than that value, reception is stopped and the device goes back to sync search. If PRF\_ADDR\_ENTRYn.CONF.VARLEN is 0, the length field in the received header is ignored and the packet length is read from PRF\_ADDR\_ENTRYn.RXLENGTH. In both cases, the length is the number of bytes after the header and before the CRC. The length shall be less than or equal to 63 for a 9-bit header and 127 for a 10-bit header. When a 10-bit header is used, the MCU must ensure that an entire packet can fit in the Rx FIFO in for auto ACK to be possible. This limits the maximum packet size based on the settings in PRF\_FIFO\_CONF.

If reception is stopped due to address mismatch or invalid length, the timeout given by PRF\_SEARCH\_TIME or timer 2 event 2 still applies. If the first packet of the task is being received and PRF\_TASK\_CONF.STOP\_CONF is 11, this still counts as the first packet.

If a CRC field is present, it is checked using the polynomial configured in the BSP and the initialization value from PRF\_CRC\_INIT. The result of the CRC is written in the msb of the RES byte in the status field if a status field is configured. If the CRC is not correct and PRF\_FIFO\_CONF.AUTOFLUSH\_CRC is 1, the LLE sends a discard Rx FIFO command to remove the packet from the Rx FIFO.



If the CRC is correct, the sequence number is checked against the sequence number stored in PRF\_ADDR\_ENTRYn.SEQSTAT.SEQ. If the sequence numbers are equal and PRF\_ADDR\_ENTRYn.SEQSTAT.VALID is 1, the two last received CRC bytes are compared against the two bytes PRF\_ADDR\_ENTRYn.LASTCRC. If they are equal, the packet is determined to be a retransmission which can be ignored. If the CRC is 1 byte only, the received CRC byte is compared to PRF\_ADDR\_ENTRYn.LASTCRC[0] only, and if there is no CRC, the comparison is always viewed as equal. If the packet was a retransmission, the IGN bit of the RES byte in the status field is set if a status field is configured. After reception of a packet with CRC OK and which fit in the Rx FIFO, PRF\_ADDR\_ENTRYn.SEQSTAT.VALID is set to 1, PRF\_ADDR\_ENTRYn.SEQSTAT.SEQ is set to the sequence number of the header of the received packet and PRF\_ADDR\_ENTRYn.LASTCRC is set to the value of the last two received CRC bytes.

If the Rx FIFO goes full while receiving a packet, the packet is discarded from the FIFO and no more bytes are stored in the Rx FIFO, but the packet is received to its end. After that, it is checked whether the packet would be discarded from the Rx FIFO anyway due to the setting of PRF\_FIFO\_CONF. If so, the task proceeds as normally. Otherwise, an RXFIFOFULL error interrupt is raised, and no acknowledgment is transmitted. The sequence number is not updated so that a retransmission of the packet is not ignored.

If the received packet was not a retransmission and PRF\_ADDR\_ENTRYn.SEQSTAT.ACK\_PAYLOAD\_SENT is 1, the packet is seen as a confirmation of the last transmitted acknowledgment payload. If so, PRF\_ADDR\_ENTRYn.SEQSTAT.ACK\_PAYLOAD\_SENT is set to 0, a TXDONE interrupt is raised, and the PRF\_ADDR\_ENTRYn.NTXDONE counter is incremented.PRF\_ADDR\_ENTRYn.ACKLENGTHk is set to 0 for the *k* found in PRF\_ADDR\_ENTRYn.SEQSTAT.NEXTACK, and PRF\_ADDR\_ENTRYn.SEQSTAT.NEXTACK is inverted.

After receiving a packet, the LLE raises an interrupt to the MCU. Depending on the CRC result, the payload length and whether the received packet is a retransmission to be ignored, the interrupts are generated as shown in Table 23-17. It also shows which of the counters among the RAM registers that are to be updated.

| CRC Result | Ignore | Length | Counter Incremented             | Interrupt Raised |
|------------|--------|--------|---------------------------------|------------------|
| ОК         | No     | > 0    | PRF_ADDR_ENTRYn.N_RXOK          | RXOK             |
| ОК         | No     | = 0    | PRF_ADDR_ENTRYn.N_RXOK          | RXEMPTY          |
| ОК         | Yes    | х      | PRF_ADDR_ENTRYn.N_RXIGNORE<br>D | RXIGNORED        |
| NOK        | Х      | х      | PRF_ADDR_ENTRYn.N_RXNOK         | RXNOK            |

 Table 23-17. Interrupt and Counter Operation for Received Messages

After reception of a packet, the next action is determined as follows:

- If the CRC of the received packet was not OK, the treatment of the packet is finished and the next action is as described in Section 23.9.2.3.3.
- If PRF\_ADDR\_ENTRYn.CONF.AA is 0, the treatment of the packet is finished and the next action is as described in Section 23.9.2.3.3.
- If the NO\_ACK bit of the received header is 1 and the CRC was OK, the treatment of the packet is finished and the next action is as described in Section 23.9.2.3.3.
- If the packet did not fit in the Rx FIFO and was not otherwise to be discarded, the treatment of the packet is finished and the next action is as described in Section 23.9.2.3.3.
- Otherwise, an acknowledgment is transmitted as described below.

After receiving a packet where the CRC is OK and where an acknowledgment is supposed to be sent, the transmitter is configured. The transmission starts at a time given by the PRF\_RX\_TX\_TIME register. Synthesizer recalibration is performed only if there is time. The LLE checks

PRF\_ADDR\_ENTRYn.SEQSTAT.NEXTACK to find *k*. If PRF\_ADDR\_ENTRYn.ACKLENGTHk is nonzero, payload is included the packet. In this case, PRF\_ADDR\_ENTRYn.SEQSTAT.ACK\_PAYLOAD\_SENT is set to 1 by the LLE. The transmitted packet has the same sync word and address as the received packet. If PRF\_ADDR\_ENTRYn.CONF.TXLEN is 0, the length field in the header is set equal to PRF\_ADDR\_ENTRYn.ACKLENGTHk. If PRF\_ADDR\_ENTRYn.CONF.TXLEN is 1, the length field is set to

110011 for a 9-bit header and to 0110011 for a 10-bit header. Note that a value of 0 for



#### Link Layer Engine

PRF\_ADDR\_ENTRYn.CONF.TXLEN may be used regardless of the VARLEN setting in the peer device, as the length field is ignored for fixed length. A value of 1 must only be used if the peer is configured to use fixed length for the ACK payload, and should only be used with ACKs without payload. The sequence number is set to the value of PRF\_ADDR\_ENTRYn.SEQSTAT.ACKSEQ, and NO\_ACK is set to 0. If there is payload, it is read from the buffer as described in Section 3.8.3.

After the acknowledgment has been transmitted, PRF\_ADDR\_ENTRYn.SEQSTAT.ACKSEQ is incremented modulo 4, the PRF\_N\_TX counter is incremented and the next action is as described in Section 23.9.2.3.3.

### 23.9.2.3.3 Continuation and Ending of Receive Tasks

When a task ends, a TASKDONE interrupt is raised and an end cause is then available in PRF\_ENDCAUSE.

After a packet has been received and potentially an acknowledgment has been transmitted, the next action depends on PRF\_TASK\_CONF.REPEAT. If this value is 0, the task ends. In this case, the PRF\_ENDCAUSE register is set to TASK\_ENDOK.

If PRF\_TASK\_CONF.REPEAT is 1, reception restarts. If PRF\_TASK\_CONF.START\_CONF is 1, the LLE behaves as if the task was started again, with the LLE waiting for timer 2 event 1; then starting to listen. If PRF\_TASK\_CONF.START\_CONF is 0, the receiver restarts as soon as possible, as starting a new task (except for the behavior of timer 2 event 2 if PRF\_TASK\_CONF.STOP\_CONF is 11). In both cases, synthesizer recalibration is done if PRF\_TASK\_CONF.REPEAT\_CONF is 0, otherwise not. Skipping synthesizer recalibration reduces the time before listening is restarted.

If a CMD\_SHUTDOWN or a command starting a new task is observed while the task is running, it ends immediately with TASK\_ABORT as the end cause. If the receiver or transmitter was running, an RXTXABO interrupt is also raised.

If CMD\_STOP is received while in sync search, the task ends immediately with TASK\_RXTIMEOUT as the end cause. If CMD\_STOP is received while receiving or while transmitting an ACK or in the transition between those, the task ends with TASK\_STOP as the end cause after the packet is fully received and (if ACK is to be sent) the ACK is sent. If CMD\_STOP is received while waiting for timer 2 event 1 to restart reception, the task ends immediately with TASK\_STOP as the end cause

If timer 2 event 2 (either from timer 2 or from CMD\_SEND\_EVENT2) is observed during the task, the behavior depends on PRF\_TASK\_CONF.STOP\_CONF:

- 00: Nothing happens
- 01: Behaves as if a CMD\_STOP was received.
- 10: Behaves as if a CMD\_SHUTDOWN was received.
- 11: If received while in sync search for the first packet after the task was started, or if PRF\_TASK\_CONF.START\_CONF is 1 while in sync search for any packet, the task ends immediately with TASK\_RXTIMEOUT as the end cause. Otherwise, nothing happens.

In addition, the task can end due to an internal timeout as described in the beginning of Section 23.9.2.1, or it can end due to an error condition. The full list of possible end causes is summarized in Table 23-18.

| Condition                                                                                                                                                                                                   | End-of-Task Cause | Comment |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|
| Received packet (and potentially sent ACK) with<br>PRF_TASK_CONF . REPEAT = 0                                                                                                                               | TASK_ENDOK        |         |
| Received packet (and potentially sent ACK) with<br>PRF_TASK_CONF . REPEAT = 1 after having<br>observed CMD_STOP or timer 2 event 2 with<br>PRF_TASK_CONF . STOP_CONF = 01 and<br>PRF_TASK_CONF . REPEAT = 1 | TASK_STOP         |         |
| While in sync search, observed CMD_STOP or timer 2<br>event 2 with PRF_TASK_CONF . STOP_CONF = 01                                                                                                           | TASK_RXTIMEOUT    |         |
| Observed timer 2 event 2 while in sync search of the first packet with PRF_TASK_CONF.STOP_CONF = 11                                                                                                         | TASK_RXTIMEOUT    |         |

#### Table 23-18. End of Receive Tasks

| Condition                                                                                                                            | End-of-Task Cause | Comment                                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Did not get sync in the time specified by<br>PRF_SEARCH_TIME                                                                         | TASK_NOSYNC       |                                                                                                                                                          |
| Received command for starting new task or<br>CMD_SHUTDOWN or observed timer 2 event 2 with<br>PRF_TASK_CONF . STOP_CONF = 10         | TASK_ABORT        | If transmitter was running or receiver was<br>running and had obtained sync, an<br>RXTXABO interrupt is also raised.                                     |
| Received unknown command                                                                                                             | TASKERR_CMD       | LLEERR interrupt is also raised. If<br>transmitter was running or receiver was<br>running and had obtained sync, an<br>RXTXABO interrupt is also raised. |
| Semaphore is not free when expected                                                                                                  | TASKERR_SEM       | Task ends without any radio operation.<br>LLEERR interrupt is also raised.                                                                               |
| Illegal value of RAM register                                                                                                        | TASKERR_PAR       | LLEERR interrupt is also raised.                                                                                                                         |
| For PRF_TASK_CONF . MODE = 00:<br>PRF_ADDR_ENTRYn . RXLENGTH corresponding<br>to the received address is smaller than address length | TASKERR_PAR       | LLEERR interrupt is also raised.                                                                                                                         |
| For auto mode:<br>PRF_ADDR_ENTRYn.ACKLENGTGHm for the<br>ACK payload to be transmitted exceeded 32                                   | TASKERR_PAR       | LLEERR interrupt is also raised.                                                                                                                         |

#### Table 23-18. End of Receive Tasks (continued)

#### 23.9.2.4 Transmit Task

When a CMD\_TX command is received, the LLE configures the radio on the channel given by PRF\_CHAN.FREQ, and starts transmitting the packet from the Tx FIFO.

If the Tx FIFO has no available data, the task ends with TASKERR\_TXFIFO as the end cause. Otherwise, the number of bytes given by the length byte in the Tx FIFO is read from the Tx FIFO and transmitted or otherwise handled as described below. No check of data availability is done after the length byte is read, so if the FIFO contains fewer bytes that indicated in the length field, a Tx FIFO underflow interrupt is raised by the FIFO hardware.

#### 23.9.2.4.1 Basic Mode

This section describes the transmit operation if PRF\_TASK\_CONF.MODE is 00 or 01.

If PRF\_TASK\_CONF.MODE is 01, the length field is calculated from the length field in the FIFO and transmitted. It is up to the MCU to ensure that the calculated length field does not exceed 255. If PRF\_TASK\_CONF.MODE is 00, no length field is transmitted.

If an address is configured, it is found based on the setting in PRF\_FIFO\_CONF.TX\_ADDR\_CONF. It can be set to take the address from PRF\_ADDR\_ENTRY0, to read it from the Tx FIFO (which for the transmitter is equivalent to not having an address configured), or to read an index *n* from the config byte in the FIFO and read the address from PRF\_ADDR\_ENTRYn.ADDRESS. The values of ENA0 and ENA1 in PRF\_ADDR\_ENTRYn.CONF are ignored for the transmitter; the primary sync word is always transmitted.

The payload (if any) is transmitted as given in the FIFO.

If configured, a CRC with the number of bytes given by PRF\_CRC\_LEN is transmitted at the end.

When a packet has been transmitted, the LLE sends a deallocate Tx FIFO command if PRF\_ADDR\_ENTRYn.REUSE is 0. Otherwise, the MCU must issue either a deallocate Tx FIFO (to send a new packet) or a retry Tx FIFO (to reuse) before sending again. The PRF\_N\_TX counter is incremented. A TXDONE interrupt to the MCU is raised when the packet has been completely read out of the Tx FIFO by the LLE. Note that due to modulator delay, CRC transmission and ramp-down, this will happen before the packet transmission is finished. The next action is as given in Section 23.9.2.4.3.

### 23.9.2.4.2 Auto Mode

This section describes the transmit operation if PRF\_TASK\_CONF.MODE is 10 or 11.



#### Link Layer Engine

www.ti.com

When a 10-bit header is used, the MCU must ensure that an entire packet can fit in the Tx FIFO in for auto retransmission to be possible. This limits the maximum packet size based on the settings in PRF\_FIFO\_CONF.

If an address is configured, it is the first byte transmitted. It is found based on the setting in PRF\_FIFO\_CONF.TX\_ADDR\_CONF. It can be set to take the address from PRF\_ADDR\_ENTRY0, to read it from the Tx FIFO, or to read an index *n* from the config byte in the FIFO and read the address from PRF\_ADDR\_ENTRYn.ADDRESS. In other cases, *n* is always be assumed to be 0 in the following text. The values of ENA0 and ENA1 in PRF\_ADDR\_ENTRYn.CONF are ignored for the transmitter; the primary sync word is always transmitted.

The 9-bit or 10-bit header is transmitted next. If PRF\_ADDR\_ENTRYn.CONF.TXLEN is 0, the length field is set to the number of payload bytes after the header, which is calculated from the length byte in the Tx FIFO. If PRF\_ADDR\_ENTRYn.CONF.TXLEN is 1, the length field is set to 110011 for a 9-bit header and to 0110011 for a 10-bit header. Note that a value of 0 for PRF\_ADDR\_ENTRYn.CONF.TXLEN may be used regardless of the VARLEN setting in the receiver, as a receiver configured to use fixed length ignores the length field. A value of 1 must only be used if the receiver is configured to use fixed length. The NO\_ACK bit transmitted is set according to bit 5 of the config byte read from the Tx FIFO if present, otherwise to 0. If PRF\_ADDR\_ENTRYn.CONF.FIXEDSEQ is 1, the SEQ bits transmitted are set equal to bits 6 and 7 of the config byte read from the FIFO. Otherwise, the SEQ bits are set to the value of PRF\_ADDR\_ENTRYn.SEQSTAT.SEQ.

The payload (if any) is transmitted as given in the FIFO.

If configured, a CRC with the number of bytes given by PRF\_CRC\_LEN is transmitted at the end.

When a packet has been transmitted, the N\_TX counter is incremented.

After transmission of a packet, the action depends on PRF\_ADDR\_ENTRYn.CONF.AA and the NO\_ACK bit in the transmitted header. If PRF\_ADDR\_ENTRYn.CONF.AA = 0 or NO\_ACK = 1, no acknowledgment is expected, and the action is as if a valid acknowledgment had been received.

If PRF\_ADDR\_ENTRYn.CONF.AA is 1 and the transmitted NO\_ACK bit was 0, the LLE configures Rx to listen for an acknowledgment. To listen for acknowledgment, the receiver is configured at a time given by the PRF\_TX\_RX\_TIME register. Synthesizer recalibration is performed only if there is time. The unit looks for synch. The sync search times out at the time given by PRF\_SEARCH\_TIME. If synch is found, the packet is received into the Rx FIFO. If PRF\_PKT\_CONF.ADDR\_LEN is 1 the address byte is compared against PRF\_ADDR\_ENTRYn.ADDRESS, for the *n* that was used in transmission. If not matching, reception is stopped.

Next, the 9-bit or 10-bit header is read. If PRF\_ADDR\_ENTRYn.CONF.VARLEN is 1, the length is fetched from the header and compared against PRF\_ADDR\_ENTRYn.RXLENGTH. The maximum allowed value of this register is 32. If the received length is greater than PRF\_ADDR\_ENTRYn.RXLENGTH, reception is stopped and the device goes back to sync search. If PRF\_ADDR\_ENTRYn.CONF.VARLEN is 0, the length field in the received header is ignored and the packet length is read from PRF\_ADDR\_ENTRYn.RXLENGTH, which should normally be 0 in this case. The length is the number of bytes after the header and before the CRC.

If a CRC field is present, it is checked using the polynomial configured in the BSP and the initialization value from PRF\_CRC\_INIT. The result of the CRC is written in the msb of the RES byte in the status field if a status field is configured. If the CRC is not correct and PRF\_FIFO\_CONF.AUTOFLUSH\_CRC is set, the LLE sends a discard Rx FIFO command to remove the packet from the Rx FIFO.

The received sequence number is written to the config byte of the Rx FIFO if configured, but is otherwise ignored.

If the Rx FIFO goes full while receiving an acknowledgment packet, the packet is discarded from the FIFO and no more bytes are stored in the Rx FIFO, but the packet is received to its end. After that, it is checked whether the packet would be discarded from the Rx FIFO anyway due to the setting of PRF\_FIFO\_CONF. If so, the task proceeds as normally. Otherwise, the task ends after the packet is received and an RXFIFOFULL error interrupt is raised. In this case, the treatment of the packet is as if the acknowledgment were not successfully received. This means that the next time a transmit task is started, the packet is retransmitted so that the receiver retransmits the ACK payload.



After receiving an acknowledgment, the LLE raises an interrupt to the MCU. Depending on the CRC result, the payload length and whether the received packet had the same sequence number as the transmitted one, the interrupts are generated as shown in Table 23-19. It also shows which of the counters among the RAM registers that are to be updated.

| CRC Result | Length | Counter Incremented         | Interrupt Raised |
|------------|--------|-----------------------------|------------------|
| ОК         | > 0    | PRF_ADDR_ENTRYn.N_RXOK      | RXOK             |
| ОК         | = 0    | PRF_ADDR_ENTRYn.N_RXIGNORED | RXEMPTY          |
| NOK        | Х      | PRF_ADDR_ENTRYn.N_RXNOK     | RXNOK            |

| Table 23-19. Interru | pt and Counter | <b>Operation</b> f | for Received | ACK Packets |
|----------------------|----------------|--------------------|--------------|-------------|
|----------------------|----------------|--------------------|--------------|-------------|

If an acknowledgment was not received (because no sync was obtained in time, the address did not match, the sequence number was wrong, the CRC check failed, or the ACK did not fit in the Rx FIFO and was not otherwise to be discarded) the LLE sends a retry Tx FIFO command. If the number of retransmissions already performed (not including the original transmission) is equal to PRF\_RETRANS\_CNT, the task ends. Otherwise, the packet is retransmitted. The time from the end of the previous transmission to the start of the retransmission is given in units of 62.5 ns by PRF\_RETRANS\_DELAY.

If the received packet was a valid acknowledgment, or if a packet was completely read out of the Tx FIFOTXDONE and no acknowledgment expected, the LLE sends a deallocate Tx FIFO command if PRF\_ADDR\_ENTRYn.REUSE is 0. Otherwise, the MCU must issue either a deallocate Tx FIFO (to send a new packet) or a retry Tx FIFO (to reuse) before sending again. The PRF\_ADDR\_ENTRYn.NTXDONE counter is incremented. A TXDONE interrupt to the MCU is raised. If

 $PRF\_ADDR\_ENTRYn.CONF.FIXEDSEQ = 0$ ,  $PRF\_ADDR\_ENTRYn.SEQSTAT.SEQ$  is incremented by 1 modulo 4. The next action is as given in Section 23.9.2.3.3.

If the task ends because of a maximum number of retransmissions, a retry Tx FIFO command is sent before the task ends, and PRF\_ADDR\_ENTRYn.SEQSTAT.SEQ is not incremented. This means that by default, the packet is attempted retransmitted in the next task. If this is not desired, the packet has to be removed from the FIFO. This can be done either by issuing a CMD\_TXFIFO\_RESET (this also removes any subsequent packets in the Tx FIFO), by reading out the packet using the RFTXFRD register and issuing a CMD\_TXFIFO\_DEALLOC command, or by Tx FIFO pointer manipulation (Section 23.3.1.3). PRF\_ADDR\_ENTRYn.SEQSTAT.SEQ should then be incremented by one. These operation should only take place between tasks (that is, while the LLE does not have SEMAPHORE1).

#### 23.9.2.4.3 Continuation and Ending of Transmit Tasks

When a task ends, a TASKDONE interrupt is raised and an end cause is then available in PRF\_ENDCAUSE.

After a packet has been transmitted and potentially a valid acknowledgment has been received, the next action depends on PRF\_TASK\_CONF.REPEAT. If this value is 0, the task ends. In this case, the PRF\_ENDCAUSE register is set to TASK\_ENDOK.

If PRF\_TASK\_CONF.REPEAT is 1, the Tx FIFO status is checked. If the Tx FIFO has no available data, the task ends with TASK\_ENDOK as the end cause. Otherwise, transmission restarts. If PRF\_TASK\_CONF.START\_CONF is 1, it behaves as if the task was started again with the LLE waiting for timer 2 event 1, then performing a synthesizer calibration and starting to transmit. If PRF\_TASK\_CONF.START\_CONF is 0, the transmitter restarts PRF\_TX\_DELAY after the end of the previously transmitted packet, with synthesizer recalibration only if there is enough time, but in other respects as starting a new task. The PRF\_TX\_DELAY register gives the wait time in units of 62.5 ns. If the value is too small to fulfill, the transmission starts as soon as possible.

If a CMD\_SHUTDOWN or a command starting a new task is observed while the task is running, it ends immediately with TASK\_ABORT as the end cause. If the transmitter or receiver was running, an RXTXABO interrupt is also raised.

If CMD\_STOP is received while transmitting a packet or waiting for or receiving an ACK or in the transition between those, the task ends with TASK\_STOP as the end cause after the packet is fully transmitted and (if ACK is expected) the ACK is received or given up. If CMD\_STOP is received while waiting for timer 2 event 1 to restart reception, the task ends immediately with TASK\_STOP as the end cause.



If timer 2 event 2 (either from timer 2 or from CMD\_SEND\_EVENT2) is observed during the task, the behavior depends on PRF\_TASK\_CONF.STOP\_CONF.

- 00: Nothing happens
- 01: Behaves as if a CMD\_STOP was received.
- 10: Behaves as if a CMD\_SHUTDOWN was received.
- 11: Nothing happens

In addition, the task can end for reasons described earlier, or it can end due to an error condition. The full list of possible end causes is summarized in Table 23-20.

| Condition                                                                                                                               | End-of-Task Cause | Comment                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmitted packet (and potentially received ACK) with PRF_TASK_CONF.REPEAT = 0                                                         | TASK_ENDOK        |                                                                                                                                                          |
| Transmitted packet (and potentially received ACK) and observed Tx FIFO with no available data                                           | TASK_ENDOK        |                                                                                                                                                          |
| Transmitted packet (and potentially received ACK) after having observed CMD_STOP or timer 2 event 2 with PRF_TASK_CONF . STOP_CONF = 01 | TASK_STOP         |                                                                                                                                                          |
| Did not get valid acknowledgment after having<br>retransmitted a number of times given by<br>PRF_RETRANS_CNT                            | TASK_MAXRT        |                                                                                                                                                          |
| Observed empty Tx FIFO when packet transmission is supposed to start, or Tx FIFO is in an illegal state                                 | TASKERR_TXFIFO    | LLEERR and RXTXABO interrupts are also raised.                                                                                                           |
| Rx FIFO went overfull while receiving an ACK that was not otherwise to be discarded                                                     | TASKERR_RXFIFO    | RXFIFOFULL interrupt is also raised.                                                                                                                     |
| Received command for starting new task or<br>CMD_SHUTDOWN or observed timer 2 event 2 with<br>PRF_TASK_CONF . STOP_CONF = 10            | TASK_ABORT        | If transmitter was running, an RXTXABO interrupt is also raised.                                                                                         |
| Received unknown command                                                                                                                | TASKERR_CMD       | LLEERR interrupt is also raised. If<br>transmitter or receiver was running and<br>had obtained sync was running, an<br>RXTXABO interrupt is also raised. |
| Semaphore is not free when expected                                                                                                     | TASKERR_SEM       | Task ends without any radio operation.<br>LLEERR interrupt is also raised.                                                                               |
| Illegal value of RAM register                                                                                                           | TASKERR_PAR       | LLEERR interrupt is also raised.                                                                                                                         |
| Length field to be transmitted exceeded maximum<br>allowed value (255 in basic mode, 127 or 63 in auto<br>mode with variable length)    | TASKERR_PAR       | LLEERR interrupt is also raised.                                                                                                                         |

| Table 23-20. End | l-of-Transmit | Tasks |
|------------------|---------------|-------|
|------------------|---------------|-------|

#### 23.9.2.5 Transmit on Clear-Channel Task

When a CMD\_TX\_ON\_CC command is received, the LLE configures the receiver on the channel given by PRF\_CHAN.FREQ, but sync search is not enabled. The LLE polls the RSSI register every 5.33 µs and compares it to the value of PRF\_RSSI\_LIMIT. If a valid RSSI below the value of PRF\_RSSI\_LIMIT is observed more than PRF\_RSSI\_COUNT times in a row, the system starts transmitting. From there, the operation is as a normal transmit task, see Section 23.9.2.4, except for the operation after a packet has been transmitted and potentially acknowledged, which is described in Section 23.9.2.5.1.

#### 23.9.2.5.1 Continuation and Ending of Transmit on Clear-Channel Tasks

If PRF\_TASK\_CONF.TX\_ON\_CC\_CONF is 1, the task ends if a valid RSSI value is not below the limit. If PRF\_TASK\_CONF.TX\_ON\_CC\_CONF is 0, the device keeps listening until an RSSI below the given value is found.

If PRF\_TASK\_CONF.STOP\_CONF is 11, timer 2 event 2 may give timeout while listening for a clear channel the first time, but not after the first transmission has been started.



If PRF\_TASK\_CONF.TX\_ON\_CC\_CONF is 0, the clear channel assessment must not be used as the only medium access control scheme in a multiuser environment, as this may cause all the devices to start transmission at the same time.

If retransmission is enabled, the LLE listens for acknowledgment and retransmits if needed as for normal Tx tasks. However, if PRF\_TASK\_CONF.REPEAT\_CONF is 0, after applying the retransmit delay, the device returns to listening, performing the same operation as when the task started, before possibly retransmitting.

If PRF\_TASK\_CONF.REPEAT is 0, the task ends after transmission as for normal Tx tasks.

If PRF\_TASK\_CONF.REPEAT is 1, the Tx FIFO status is checked. If the Tx FIFO has no available data, the task ends with TASK\_ENDOK as the end cause. Otherwise, transmission restarts. If PRF\_TASK\_CONF.REPEAT\_CONF is 0, the task returns to listening, while if it is 1, the task restarts as if it were a standard transmit task. If PRF\_TASK\_CONF.START\_CONF is 1, it behaves as if the task was started again with the LLE waiting for timer 2 event 1, then performing a synthesizer calibration and starting to listen or transmit. If PRF\_TASK\_CONF.START\_CONF is 0, the listening or transmission restarts PRF\_TX\_DELAY after the end of the previously transmitted packet, with synthesizer recalibration only if there is enough time, but in other respects as starting a new task.

If timer 2 event 2 (either from timer 2 or from CMD\_SEND\_EVENT2) is observed during the task, the behavior depends on PRF\_TASK\_CONF.STOP\_CONF.

- 00: Nothing happens
- 01: If received while transmitting a packet or waiting for or receiving an ACK or in the transition between those, the task ends with TASK\_STOP as the end cause after the packet is fully transmitted and (if ACK is expected) the ACK is received or given up. If received while waiting for timer 2 event 1 to restart reception, the task ends immediately with TASK\_STOP as the end cause.
- 10: Behaves as if a CMD\_SHUTDOWN was received.
- 11: If received while in listening for RSSI below the level before the first packet after the task was started, or if PRF\_TASK\_CONF.START\_CONF is 1 while listening before any packet, the task ends immediately with TASK\_NOCC as the end cause. Otherwise, nothing happens.

The task can end for all the same reasons as a normal transmit task summarized in Table 23-20. In addition it can end for the reasons listed in Table 23-21.

| Condition                                                                                                                                               | End-of-Task Cause | Comment |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|
| Observed valid RSSI above the threshold with<br>PRF_TASK_CONF . TX_ON_CC_CONF = 1                                                                       | TASK_NOCC         |         |
| Observed CMD_STOP or timer 2 event 2 with<br>PRF_TASK_CONF . STOP_CONF = 01 or 11 while listening for<br>RSSI below the level for the start of the task | TASK_NOCC         |         |
| Observed CMD_STOP or timer 2 event 2 with<br>PRF_TASK_CONF . STOP_CONF = 01 while listening for<br>RSSI below the level for subsequent transmissions    | TASK_STOP         |         |

#### Table 23-21. Additional Reasons for End-of-Transmit on Clear-Channel Tasks

#### 23.9.2.6 Timing

The timing in tasks is given the registers PRF\_TX\_DELAY, PRF\_RETRANS\_DELAY, PRF\_SEARCH\_TIME, PRF\_RX\_TX\_TIME, and PRF\_TX\_RX\_TIME. The first two of these registers are multiplied by 2 and then represent the number of 32 MHz samples, while the rest directly give the number of 32 MHz samples. PRF\_TX\_DELAY gives the time from the end of the previous transmission in the task to the start of the next transmission. Some examples of these delays are shown in Figure 23-12 and Figure 23-13 for Rx and Tx tasks, respectively. The time from the end of a received packet to the beginning of a transmitted packet is 130 µs in an Rx task with auto ACK.



Link Layer Engine

www.ti.com

When sync search takes place, either for receiving a normal packet or for receiving ACK, a timeout can be set up for when to give up the search. This timeout, given in 32 MHz cycles, is set up in the register PRF\_SEARCH\_TIME. Setting this register to 0 disables the timeout. In case of a timeout, the task ends for a normal sync search, or a packet is retransmitted in case of an ACK sync search.

Receive task, PRF\_TASK\_CONF.MODE = 0X, .START\_CONF = 0, .REPEAT = 1:



Receive task, PRF\_TASK\_CONF.MODE = 1X, .START\_CONF = 0, .REPEAT = 1:



Receive task, PRF\_TASK\_CONF.MODE = 1X, .START\_CONF = 0, .REPEAT = 1:



NOTE: The time given by PRF\_SEARCH\_TIME is denoted  $t_{\text{Search}}$  and the time given by PRF\_RX\_TX is denoted  $t_{\text{Rx-Tx}}$ . The setup and wait time for the synthesizer, receiver, and transmitter are denoted  $t_{\text{Synth}}$ ,  $t_{\text{Tx}}$ , and  $t_{\text{Rx}}$ , respectively.

#### Figure 23-12. Timing of Packets in Rx Tasks

For auto retransmit tasks, the time PRF\_RETRANS\_DELAY is the time from the end of a transmission to the retransmission of the packet in case an ACK is not found or there is a CRC error; see Figure 23-13. The values of PRF\_SEARCH\_TIME and the maximum packet length in PRF\_PAYLOAD\_LEN must be set such that this time can always be achieved. If it is not possible to achieve the retransmission time, the packet is retransmitted as early as possible.



Transmit task, PRF\_TASK\_CONF.MODE = 0X, .START\_CONF = 0, .REPEAT = 1:



CMD\_TX

Transmit task, PRF\_TASK\_CONF.MODE = 0X, .START\_CONF = 0, .REPEAT = 1:



Transmit task, PRF\_TASK\_CONF.MODE = 1X, .START\_CONF = 0, .REPEAT = 1, no ACK found first time:



Transmit task, PRF\_TASK\_CONF.MODE = 1X, .START\_CONF = 0, .REPEAT = 1, CRC error on ACK:



NOTE: The time given by PRF\_TX\_DELAY is denoted  $t_{Tx_Delay}$ , the time given by PRF\_SEARCH\_TIME is denoted  $t_{Search}$ , the time given by PRF\_RETRANS\_DELAY is denoted  $t_{Retrans}$ , and the time given by PRF\_TX\_RX is denoted  $t_{Tx-Rx}$ . The setup and wait time for the synthesizer, receiver, and transmitter are denoted  $t_{Synth}$ ,  $t_{Tx}$ , and  $t_{Rx}$ , respectively.

#### Figure 23-13. Timing of Packets in Tx Tasks

#### 23.9.3 RF Test Commands

In Table 23-12, there are listed some commands for modem test purposes. No registers are programmed by the LLE based on these commands, so all registers have to be set up by the MCU. This includes the frequency word, which is otherwise written by the LLE; see Section 23.5 on how to program this. These commands take no parameters, do not cause the LLE to create any interrupts or to write any end cause.



Random Number Generation

www.ti.com

When receiving CMD\_DEMOD\_TEST, the LLE starts the receiver, but does not start sync search. The receiver runs until a CMD\_SHUTDOWN command (or a command starting another task) is sent. Always make sure PRF\_RADIO\_CONF is 0 before running the CMD\_DEMOD\_TEST command.

When receiving CMD\_RX\_TEST, the LLE starts the receiver and starts sync search. Any received data is discarded. The receiver runs until a CMD\_SHUTDOWN command (or a command starting another task) is sent. Always make sure PRF\_RADIO\_CONF is 0 before running the CMD\_RX\_TEST command.

When receiving a CMD\_TX\_TEST, the LLE starts the transmitter and starts sending all zeros. The Tx test command is normally combined with configuration of the modem to send a tone or by the BSP to send a whitening sequence. The transmitter runs until a CMD\_SHUTDOWN command (or a command starting another task) is sent. In order to send random modulated data for test purposes, it is recommended to set BSP\_MODE to 0x03 to enable both whiteners.

In order to send a continuous wave (CW), MDMCTRL0.TX\_IF can be set to 1 before the CMD\_TX\_TEST command is issued. In this case, the radio will output a tone with the frequency given in MDMTEST1.TX\_TONE. In most cases, a tone at the synthesizer frequency is wanted (for example, to measure phase noise), in which case MDMTEST.TX\_TONE should be set to 0x0A. The frequency synthesizer must be programmed to the carrier frequency with no offset in this case, cf. Section 23.5.

When receiving a CMD\_TX\_FIFO\_TEST, the LLE starts the transmitter and starts sending from the Tx FIFO; otherwise the command is as CMD\_TX\_TEST. The MCU must feed data into the Tx FIFO to avoid underflow, and the Tx FIFO must be set up with auto commit and auto deallocate.

When receiving a CMD\_PING command, the LLE responds with a PINGRSP. This can be used for checking that the LLE code is running.

#### 23.10 Random Number Generation

The CC254x devices have a hardware pseudo-random register, as explained in Section 15.1. The RF core register bank provides a second interface to this register. Reading the RFPSRND register is equivalent to reading RNDL, then writing 01 to ADCCON1.RCTL.

For seeding the pseudo-random number generator and for tasks where higher entropy of the random numbers is needed, the radio can be used as a true-random generator. The register RFRND provides access to the least-significant bits of the radio ADC, which is random when noise is received. In order to get values on this register, the receiver has to be turned on. The value in RFRND is updated every 0.17 µs, so the sampling of that register must be slower than that in order to always get new values.

To get true random numbers, the following procedure can be followed:

- 1. Program FREQCTRL to a channel that is not likely to contain a narrow-band signal. A frequency outside the ISM band, such as a setting of 0, is recommended.
- 2. Program LNAGAIN to 0 to have minimum reception of a signal on the air.
- 3. Start the receiver in test mode by issuing a CMD\_DEMOD\_TEST command
- 4. Wait until ADC data are ready. This can be seen by the RFRND register having a value different from 0.
- Read the number of values needed from RFRND. Make sure that there is at least 0.17 µs between each read (that is, at least 6 cycles if running on 32 MHz). For instance, to seed the pseudo-random generator, 2 values are needed.
- 6. Shut down the receiver by issuing a CMD\_SHUTDOWN command

The values read from the RFRND register do not have a perfectly uniform distribution. In order to improve this, several random numbers can be combined to produce one random number. One way of doing this is to use the pseudo-random generator in CRC mode and combine 8 numbers into one. An example of how this can be done is given in the C code below:

```
// Store LNA gain setting and set minimum LNA gain
lnagain_stored = LNAGAIN;
LNAGAIN = 0x00;
// Set lowest possible frequency to avoid signals in ISM band
FREQCTRL = 0x00;
```

TEXAS INSTRUMENTS

www.ti.com

```
// Enable radio in Rx without sync search
while (RFST != 0);
RFST = CMD_DEMOD_TEST;
// Wait for modem to be running
while (RFRND == 0);
// Seed RNG
RNDL = RFRND;
RNDL = RFRND;
for (j=0; j<ARRAY_SZ; j++) {</pre>
    // Read 8 random bytes into CRC generation
   RNDH = RFRND;
   RNDH = RFRND;
   RNDH = RFRND;
   RNDH = RFRND;
    RNDH = RFRND;
    RNDH = RFRND;
   RNDH = RFRND;
    RNDH = RFRND;
    // Read out LSB of CRC state
   rndarray[j] = RNDL;
}
// Shut down radio
while (RFST != 0);
RFST = CMD_SHUTDOWN;
// Restore LNA gain setting
LNAGAIN = lnagain_stored;
```

#### 23.11 Packet Sniffing

Packet sniffing is a non intrusive way of observing data that is either being transmitted or received. The packet sniffer outputs a clock and a data signal, which should be sampled on the rising edges of the clock. The two packet sniffer signals are observable as GPIO outputs. For accurate time stamping, the SFD signal should also be output. The packet sniffer does not work for the 2-Mbps data rate.

The packet sniffer mode is selected in register MDMCTRL3.RFC\_SNIFF\_CTRL, see Table 23-22 for a description of the different modes of operation.

| MDMCTRL3.RFC_SNIFF_CTRL | Description                                                                                                                          |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 00                      | Packet sniffer disabled                                                                                                              |
| 01                      | Data output from BSP. TX data, including CRC, is whitened if the whitener is enabled. RX data, including CRC, is always de-whitened. |
| 10                      | Data output from modulator. Only TX data before whitening is output. Any CRC bytes are 0.                                            |
| 11                      | Data output from the demodulator. Only RX data before de-whitening is output.                                                        |

Table 23-22. Packet Sniffer Modes of Operation

The packet sniffer clock frequency is equal to the RF data rate. The data is output serially, in the received/transmitted order. It is possible to use a SPI slave to receive the data stream.

When a complete packet has been transferred, the packet sniffer appends a status byte which tells which value of the FREQCTRL register was used and if it was a TX or RX packet (bit 0 is high if it was a TX packet). The appended byte is formatted as follows (first transmitted bit to the left):



R0015-01

www.ti.com

Registers

| FREQ(6) | FREQ(5) | FREQ(4) | FREQ(3) | FREQ(2) | FREQ(1) | FREQ(0) | ТХ |
|---------|---------|---------|---------|---------|---------|---------|----|
|---------|---------|---------|---------|---------|---------|---------|----|

#### Figure 23-14. Complete Appended Packet

This allows for the external receiver to differentiate between RX and TX packets.

To setup the packet sniffer signals or some of the other RF Core observation outputs (in total maximum 3; rfc\_obs\_sig0, rfc\_obs\_sig1, and rfc\_obs\_sig2) the user has to follow the following steps:

**Step1**: Determine which signal (RFC\_OBS\_CTRL[0-2]) to output on which GPIO pin (P1[0:5]). This is done using the OBSSELx control registers (OBSSEL0-OBSSEL5) that control the observation output to the pins P1[0:5] (overriding the standard GPIO behavior for those pins).

**Step2**: Set the  $(RFC_OBS_CTRL[0-2])$  control registers to select the correct signals (rfc\_obs\_sig); for example, for packet sniffing one needs the rfc\_sniff\_data for the packet sniffer data signal and rfc\_sniff\_clk for the corresponding clock signal.

**Step3**: Enable the packet sniffer module in the MDMCTRL3 register.

#### 23.12 Registers

#### 23.12.1 Register Overview

#### 23.12.1.1 SFR Registers

- 1 RFIRQF0 (0xE9) RF interrupt flags
- 2 RFIRQF1 (0x91) RF interrupt flags
- 3 RFERRF (0xBF) RF error interrupt flags
- 4 RFD (0xD9) RF data
- 5 RFST (0x6189) LLE and FIFO commands

#### 23.12.1.2 XREG Registers

| Address (Hex) | + 0x0000      | + 0x001  | + 0x002       | + 0x003       |
|---------------|---------------|----------|---------------|---------------|
| 0x6180        | FRMCTRL0      | RFIRQM0  | RFIRQM1       | RFERRM        |
| 0x6184        | FREQCTRL      | FREQTUNE | TXPOWER       | TXCTRL        |
| 0x6188        | LLESTAT       |          | SEMAPHORE0    | SEMAPHORE1    |
| 0x618C        | SEMAPHORE2    | RFSTAT   | RSSI          | RFPSRND       |
| 0x6190        | MDMCTRL0      | MDMCTRL1 | MDMCTRL2      | MDMCTRL3      |
| 0x6194        | SW_CONF       | SWO      | SW1           | SW2           |
| 0x6198        | SW3           | FREQEST  | RXCTRL        | FSCTRL        |
| 0x619C        |               |          |               |               |
| 0x61A0        | LNAGAIN       | AAFGAIN  | ADCTEST0      |               |
| 0x61A4        |               | MDMTEST0 | MDMTEST1      |               |
| 0x61A8        |               | ATEST    |               |               |
| 0x61AC        |               |          | RFC_OBS_CTRL0 | RFC_OBS_CTRL1 |
| 0x61B0        | RFC_OBS_CTRL2 | LLECTRL  |               |               |
| 0x61B4        |               |          | ACOMPQS       |               |
| 0x61B8        |               |          |               |               |

#### Table 23-23. XREG Register Overview

| Address (Hex) | + 0x0000  | + 0x001   | + 0x002  | + 0x003  |
|---------------|-----------|-----------|----------|----------|
| 0x61BC        | TXFILTCFG |           |          | RFRND    |
| 0x61C0        | RFRAMCFG  |           |          | RFFDMA0  |
| 0x61C4        | RFFDMA1   | RFFSTATUS | RFFCFG   |          |
| 0x61C8        | RFRXFLEN  | RFRXFTHRS | RFRXFWR  | RFRXFRD  |
| 0x61CC        | RFRXFWP   | RFRXFRP   | RFRXFSWP | RFRXFSRP |
| 0x61D0        | RFTXFLEN  | RFTXFTHRS | RFTXFWR  | RFTXFRD  |
| 0x61D4        | RFTXFWP   | RFTXFRP   | RFTXFSWP | RFTXFSRP |
| 0x61E0        | BSP_P0    | BSP_P1    | BSP_P2   | BSP_P3   |
| 0x61E4        | BSP_D0    | BSP_D1    | BSP_D2   | BSP_D3   |
| 0x61E8        | BSP_W     | BSP_MODE  | BSP_DATA |          |
| 0x61F8        | SW4       | SW5       | SW6      | SW7      |
| 0x61FC        | DC_I_L    | DC_I_H    | DC_Q_L   | DC_Q_H   |

Table 23-23. XREG Register Overview (continued)

#### 23.12.2 Register Settings Update

This section contains a summary of the register settings that should be updated from their default value to have optimal performance. For some of the registers, the setting depends on the required gain in the receiver chain for bit rates of 1 Mbps and lower. For 2 Mbps, other values are needed, and different values should be used for Rx and Tx tasks. Note that registers that are listed in only one of the tables should have their reset value in the other case.

Table 23-24. Registers That Should Be Updated From Their Default Value, Bit Rates 1 Mbps and Lower

| Register Name | Address (Hex) | Standard Gain:<br>New Value (Hex) | High Gain:<br>New Value (Hex) | Description                                                                                                |
|---------------|---------------|-----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------|
| FRMCTRL0      | 6180          | 43                                | 43                            | Amplitude weight in frequency offset<br>compensation (assuming sync word<br>included in CRC and MSB first) |
| TXPOWER       | 6186          | E5                                | E5                            | PA power control                                                                                           |
| MDMCTRL1      | 6191          | 48                                | 48                            | Sync word correlation threshold (32 bit sync word)                                                         |
| MDMCTRL2      | 6192          | C0                                | C0                            | Use inverse of preamble for frequency offset estimation (assuming MSB first)                               |
| MDMCTRL3      | 6193          | 63                                | 63                            | Set RSSI mode to peak detect after sync                                                                    |
| RXCTRL        | 619A          | 33                                | 3F                            | Receiver currents                                                                                          |
| FSCTRL        | 619B          | 55                                | 5A                            | Prescaler and mixer currents                                                                               |
| LNAGAIN       | 61A0          | ЗA                                | 7F                            | LNA gain                                                                                                   |
| ACOMPQS       | 61B6          | 16                                | 16                            | Quadrature skew setting                                                                                    |
| TXFILTCFG     | 61BC          | 07                                | 07                            | Sets TX anti-aliasing filter to appropriate bandwidth                                                      |

The values for FRMCTRL0 and MDMCTRL2 may need to be further adjusted based on the frame format, and the correlation threshold in MDMCTRL1 should be adjusted according to the sync word length; see Section 23.7.

#### Registers

Texas Instruments

www.ti.com

| Register Name           | Address (Hex) | Rx Tasks | Tx Tasks | Description                                                                                                  |
|-------------------------|---------------|----------|----------|--------------------------------------------------------------------------------------------------------------|
| FRMCTRL0                | 6180          | 43       | 43       | Amplitude weight in frequency offset compensation<br>(assuming sync word included in CRC and MSB<br>first)   |
| TXPOWER                 | 6186          | E5       | E5       | PA power control                                                                                             |
| TXCTRL                  | 6187          | 79       | 79       | Change the current in the DAC                                                                                |
| MDMCTRL1                | 6191          | 48       | 48       | Sync word correlation threshold (32 bit sync word)                                                           |
| MDMCTRL2                | 6192          | СС       | СС       | Use inverse of preamble for frequency offset<br>estimation (assuming MSB first); set extra preamble<br>bytes |
| MDMCTRL3                | 6193          | 63       | 63       | Set RSSI mode to peak detect after sync                                                                      |
| RXCTRL (CC2544 only)    | 619A          | 29       | 29       | Receiver currents                                                                                            |
| RXCTRL (CC2543/45 only) | 619A          | 2A       | 2A       | Receiver currents                                                                                            |
| FSCTRL                  | 619B          | 5A       | 5A       | Prescaler and mixer currents                                                                                 |
| ADCTEST0                | 61A2          | 66       | 66       | Reduce ADC gain                                                                                              |
| MDMTEST0                | 61A5          | 0F       | 01       | Select dc offset compensation method; change RSSI averaging                                                  |
| ACOMPQS                 | 61B6          | 16       | 16       | Quadrature skew setting                                                                                      |
| TXFILTCFG               | 61BC          | 07       | 07       | Transmit filter bandwidth                                                                                    |
| PRF_PKT_CONF            | 6003          | 06       | 06       | Enable AGC and start tone                                                                                    |
| PRF_RADIO_CONF          | 607E          | 90       | D0       | Set 1-MHz Tx IF and dc write-back; for Tx tasks also special dc offset compensation                          |

#### Table 23-25. Registers That Should Be Updated From Their Default Value, Bit Rate 2 Mbps

The values for FRMCTRL0, MDMCTRL2, and PRF\_PKT\_CONF may need to be further adjusted based on the frame format, and the correlation threshold in MDMCTRL1 should be adjusted according to the sync word length, see Section 23.7.

In addition to these modifications, registers need to be set in order to set up the modulation format, packet handling, etc., as explained throughout this chapter.

#### 23.12.3 SFR Register Descriptions

| Bit<br>No. | Name     | Reset | R/W  | Description                                                                       |
|------------|----------|-------|------|-----------------------------------------------------------------------------------|
| 7:4        | -        | 0000  | R0   | Reserved                                                                          |
| 3          | RXTHSHUP | 0     | R/W0 | Rx FIFO threshold crossed up<br>0: No interrupt pending<br>1: Interrupt pending   |
| 2          | TXTHSHUP | 0     | R/W0 | Tx FIFO threshold crossed up<br>0: No interrupt pending<br>1: Interrupt pending   |
| 1          | RXTHSHDN | 0     | R/W0 | Rx FIFO threshold crossed down<br>0: No interrupt pending<br>1: Interrupt pending |
| 0          | TXTHSHDN | 0     | R/W0 | Tx FIFO threshold crossed down<br>0: No interrupt pending<br>1: Interrupt pending |

#### RFIRQF1 (0x91) – RF Interrupt Flags

| Bit<br>No. | Name      | Reset | R/W  | Description                                                                                                                                                                   |
|------------|-----------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | PINGRSP   | 0     | R/W0 | When receiving a CMD_PING command, the LLE responds with a PINGRSP. This can be used for checking that the LLE is running.<br>0: No interrupt pending<br>1: Interrupt pending |
| 6          | TASKDONE  | 0     | R/W0 | Task ended<br>0: No interrupt pending<br>1: Interrupt pending                                                                                                                 |
| 5          | TXDONE    | 0     | R/W0 | Tx FIFO packet completed<br>0: No interrupt pending<br>1: Interrupt pending                                                                                                   |
| 4          | RXEMPTY   | 0     | R/W0 | Empty packet received<br>0: No interrupt pending<br>1: Interrupt pending                                                                                                      |
| 3          | RXIGNORED | 0     | R/W0 | Packet received with unexpected sequence number<br>0: No interrupt pending<br>1: Interrupt pending                                                                            |
| 2          | RXNOK     | 0     | R/W0 | Packet received with CRC error<br>0: No interrupt pending<br>1: Interrupt pending                                                                                             |
| 1          | TXFLUSHED | 0     | R/W0 | Tx ACK buffer flushed<br>0: No interrupt pending<br>1: Interrupt pending                                                                                                      |
| 0          | RXOK      | 0     | R/W0 | Packet received correctly<br>0: No interrupt pending<br>1: Interrupt pending                                                                                                  |

#### RFERRF (0xBF) – RF Error Interrupt Flags

| Bit<br>No. | Name       | Reset | R/W  | Description                                                                                            |  |
|------------|------------|-------|------|--------------------------------------------------------------------------------------------------------|--|
| 7          | -          | 0     | R/W0 | Reserved                                                                                               |  |
| 6          | RXFIFOFULL | 0     | R/W0 | Rx FIFO is full when trying to store ¥received data<br>0: No interrupt pending<br>1: Interrupt pending |  |
| 5          | LLEERR     | 0     | R/W0 | LLE command or parameter error<br>0: No interrupt pending<br>1: Interrupt pending                      |  |
| 4          | RXTXABO    | 0     | R/W0 | Receive or transmit operation aborted<br>0: No interrupt pending<br>1: Interrupt pending               |  |
| 3          | RXOVERF    | 0     | R/W0 | Rx FIFO overflow<br>0: No interrupt pending<br>1: Interrupt pending                                    |  |
| 2          | TXOVERF    | 0     | R/W0 | Tx FIFO overflow<br>0: No interrupt pending<br>1: Interrupt pending                                    |  |
| 1          | RXUNDERF   | 0     | R/W0 | Rx FIFO underflow<br>0: No interrupt pending<br>1: Interrupt pending                                   |  |
| 0          | TXUNDERF   | 0     | R/W0 | Tx FIFO underflow<br>0: No interrupt pending<br>1: Interrupt pending                                   |  |

#### RFD (0xD9) - RF data

| Bit<br>No. | Name     | Reset | R/W | Description                                                                                                      |
|------------|----------|-------|-----|------------------------------------------------------------------------------------------------------------------|
| 7:0        | RFD[7:0] | 0x00  | R/W | Data written to the register is written to the TXFIFO. When reading this register, data from the RXFIFO is read. |



Registers

#### RFST (0xE1) – LLE and FIFO commands

| KFSI (     | RFST (0xE1) – LLE and FIFO commands |       |       |                                                                                                                                  |  |  |  |
|------------|-------------------------------------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit<br>No. | Name                                | Reset | R/W   | Description                                                                                                                      |  |  |  |
| 7:0        | RFST[7:0]                           | 0x00  | R/WH0 | Commands to radio are written to this register. The register is cleared (set to 0x00) when the radio is ready for a new command. |  |  |  |

#### 23.12.3.1 XREG Register Descriptions

#### FRMCTRL0 (0x6180)

| Bit<br>No. | Name               | Reset | R/W | Description                                                                                                                                                                          |
|------------|--------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5        | FOC_MAGN_CONT[2:0] | 000   | R/W | Controls how signal amplitude is weighted into the frequency offset<br>compensation scheme.<br>000: Magnitude has no effect<br>001 to 111: Low-to-high weighting of the magnitude    |
| 4:2        | -                  | 000   | R/W | Reserved always write 0.                                                                                                                                                             |
| 1          | SW_CRC_MODE        | 0     | R/W | <ul><li>0: The sync word is not included in the crc calculation</li><li>1: The sync word will be included in the crc calculation. Only to be used with whitening disabled.</li></ul> |
| 0          | ENDIANNESS         | 0     | R/W | <ul><li>0: The data goes LSB-first over the air.</li><li>1: The data goes MSB-first over the air.</li></ul>                                                                          |

#### RFIRQM0 (0x6181) - RF Interrupt Masks

| Bit<br>No. | Name     | Reset | R/W | Description                                                                     |
|------------|----------|-------|-----|---------------------------------------------------------------------------------|
| 7:4        | -        | 0000  | R0  | Reserved                                                                        |
| 3          | RXTHSHUP | 0     | R/W | Rx FIFO threshold crossed up<br>0: Interrupt disabled<br>1: Interrupt enabled   |
| 2          | TXTHSHUP | 0     | R/W | Tx FIFO threshold crossed up<br>0: Interrupt disabled<br>1: Interrupt enabled   |
| 1          | RXTHSHDN | 0     | R/W | Rx FIFO threshold crossed down<br>0: Interrupt disabled<br>1: Interrupt enabled |
| 0          | TXTHSHDN | 0     | R/W | Tx FIFO threshold crossed down<br>0: Interrupt disabled<br>1: Interrupt enabled |

#### RFIRQM1 (0x6182) - RF Interrupt Masks

| Bit<br>No. | Name      | Reset | R/W | Description                                                                                                                                                          |
|------------|-----------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | PINGRSP   | 0     | R/W | When receiving a CMD_PING command, the LLE responds with a PINGRSP. This can be used for checking that the LLE is running. 0:Interrupt disabled 1: Interrupt enabled |
| 6          | TASKDONE  | 0     | R/W | Task ended<br>0:Interrupt disabled<br>1: Interrupt enabled                                                                                                           |
| 5          | TXDONE    | 0     | R/W | Tx FIFO packet completed<br>0:Interrupt disabled<br>1: Interrupt enabled                                                                                             |
| 4          | RXEMPTY   | 0     | R/W | Empty packet received<br>0:Interrupt disabled<br>1: Interrupt enabled                                                                                                |
| 3          | RXIGNORED | 0     | R/W | Packet received with unexpected sequence number<br>0:Interrupt disabled<br>1: Interrupt enabled                                                                      |
| 2          | RXNOK     | 0     | R/W | Packet received with CRC error<br>0:Interrupt disabled<br>1: Interrupt enabled                                                                                       |
| 1          | TXFLUSHED | 0     | R/W | Tx ACK buffer flushed<br>0:Interrupt disabled<br>1: Interrupt enabled                                                                                                |
| 0          | RXOK      | 0     | R/W | Packet received correctly<br>0:Interrupt disabled<br>1: Interrupt enabled                                                                                            |

#### RFERRM (0x6183) - RF Error Interrupt Masks

| Bit<br>No. | Name       | Reset | R/W | Description                                                                                        |
|------------|------------|-------|-----|----------------------------------------------------------------------------------------------------|
| 7          | -          | 0     | R/W | Reserved                                                                                           |
| 6          | RXFIFOFULL | 0     | R/W | RX FIFO is full when trying to store received data<br>0:Interrupt disabled<br>1: Interrupt enabled |
| 5          | LLEERR     | 0     | R/W | LLE command or parameter error<br>0:Interrupt disabled<br>1: Interrupt enabled                     |
| 4          | RXTXABO    | 0     | R/W | Receive or transmit operation aborted<br>0:Interrupt disabled<br>1: Interrupt enabled              |
| 3          | RXOVERF    | 0     | R/W | Rx FIFO overflow<br>0:Interrupt disabled<br>1: Interrupt enabled                                   |
| 2          | TXOVERF    | 0     | R/W | Tx FIFO overflow<br>0:Interrupt disabled<br>1: Interrupt enabled                                   |
| 1          | RXUNDERF   | 0     | R/W | Rx FIFO underflow<br>0:Interrupt disabled<br>1: Interrupt enabled                                  |
| 0          | TXUNDERF   | 0     | R/W | Tx FIFO underflow<br>0:Interrupt disabled<br>1: Interrupt enabled                                  |

### TEXAS INSTRUMENTS

www.ti.com

#### Registers

#### FREQCTRL (0x6184) - Synth Frequency Control

| Bit<br>No. | Name      | Reset       | R/W | Description                                                                                                                                                                                                                                                                                                                                                               |
|------------|-----------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -         | 0           | R0  | Reserved. Read as zero                                                                                                                                                                                                                                                                                                                                                    |
| 6:0        | FREQ[6:0] | 001<br>0110 | R/W | Frequency control word. Controls frequency of local oscillator. When programming for Rx, use frequency 1 MHz below carrier frequency, as reception is performed at 1 MHz IF. When programming for Tx, take the setting of MDMTEST1 into account. Frequency register:<br>$f_{RF} = \frac{f_{VCO}}{2} = \frac{f_{XOSC}}{8} * 31.5 * 39 + freq[6:0]$ $= 2379MHz + freq[6:0]$ |
|            |           |             |     | Programmable in 1-MHz steps (threshold at 2495 MHz). The frequency word in <i>freq[6:0]</i> is actually an offset value from 2379 (f $_{RF}$ = freq[6:0] + 2379). The device supports the LO frequency range from 2379 MHz to 2495 MHz. The usable settings for freq[6:0] is consequently 0 to 116. Settings outside this (117–127) give a frequency of 2495 MHz.         |

#### FREQTUNE (0x6185) - Crystal Oscillator Frequency Tuning

| Bit<br>No. | Name              | Reset | R/W | Description                                                                                                                                                                                                                                            |
|------------|-------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4        | -                 | 0x0   | R0  | Reserved. Read as zero                                                                                                                                                                                                                                 |
| 3:0        | XOSC32M_TUNE[3:0] | 0xF   | R/W | Tune crystal oscillator. The default setting 1111 leaves the XOSC not tuned. Changing setting from default switches in extra capacitance to the oscillator, effectively lowering the XOSC frequency. Hence, a higher setting gives a higher frequency. |

#### TXPOWER (0x6186) - Output Power Control

| Bit<br>No. | Name          | Reset | R/W | Description                                                                                                              |
|------------|---------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------|
| 7:4        | PA_POWER[3:0] | 0xF   | R/W | PA power control. Default setting of 0xF gives maximum output power.<br>Power is reduced by approximately 1 dB per step. |
| 3:0        | PA_BIAS[3:0]  | 0x5   | R/W | PA bias control                                                                                                          |

#### TXCTRL (0x6187) - Tx Settings

| Bit<br>No. | Name               | Reset | R/W | Description                                                              |
|------------|--------------------|-------|-----|--------------------------------------------------------------------------|
| 7          | -                  | 0     | R0  | Reserved                                                                 |
| 6:4        | DAC_CURR[2:0]      | 110   | R/W | Change the current in the DAC to change the current steps                |
| 3:2        | DAC_DC[1:0]        | 10    | R/W | Adjusts the dc level to the TX mixer.                                    |
| 1:0        | TXMIX_CURRENT[1:0] | 01    | R/W | Transmit mixers core current: Current increases with increasing setting. |

#### LLESTAT (0x6188) - LLE Status

| Di4        | Nama        | Pacat | D/M/ | Description                                                                                                                                                                                                                                                                                           |
|------------|-------------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit<br>No. | Name        | Reset | R/W  | Description                                                                                                                                                                                                                                                                                           |
| 7:5        | -           | 000   | R0   | Reserved                                                                                                                                                                                                                                                                                              |
| 4          | AGC_LOWGAIN | 0     | R    | 1 if the AGC algorithm has reduced the front-end gain; 0 otherwise                                                                                                                                                                                                                                    |
| 3          | WAIT_T2E1   | 0     | R    | Indication on the LLE waiting for Timer 2 Event 1 to start a task<br>0: Not waiting for Timer 2 Event 1<br>1: Command processed, event 1 not yet received                                                                                                                                             |
| 2          | LLE_IDLE    | 0     | R    | Link Layer Engine idle<br>0: The LLE is busy processing or finishing a command, or in reset<br>1: The LLE is idle waiting for a command to start a new task                                                                                                                                           |
| 1          | SYNC_SEARCH | 0     | R    | Rx search for sync<br>0: The modem is not ready to receive a packet<br>1: The modem is in search for a sync word or receiving a packet                                                                                                                                                                |
| 0          | VCO_ON      | 0     | R    | VCO on<br>0: The VCO is powered down, so the next Rx or Tx operation has to start<br>and calibrate the synth before transmitting or receiving<br>1: The VCO is powered up. If the LLE is idle, it means the next task starts<br>quickly if frequency programming is disabled (PRF_CHAN.FREQ =<br>127) |

#### SEMAPHORE0 (0x618A) - Semaphore for Accessing RF Data Memory

| Bit<br>No. | Name      | Reset       | R/W  | Description                                                                                                                        |
|------------|-----------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------|
| 7:1        | -         | 000<br>0000 | R0   | Reserved, read as 0                                                                                                                |
| 0          | SEMAPHORE | 1           | R/W1 | When SEMAPHORE = 1 and SEMAPHORE0 is read, SEMAPHORE is set to 0. SEMAPHORE can only be set to 1 by a reset or by writing 1 to it. |

#### SEMAPHORE1 (0x618B) - Semaphore for Accessing RF Data Memory

| Bit<br>No. | Name      | Reset       | R/W  | Description                                                                                                                        |
|------------|-----------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------|
| 7:1        | _         | 000<br>0000 | R0   | Reserved, read as 0                                                                                                                |
| 0          | SEMAPHORE | 1           | R/W1 | When SEMAPHORE = 1 and SEMAPHORE1 is read, SEMAPHORE is set to 0. SEMAPHORE can only be set to 1 by a reset or by writing 1 to it. |

#### SEMAPHORE2 (0x618C) - Semaphore

| Bit<br>No. | Name      | Reset       | R/W  | Description                                                                                                                        |
|------------|-----------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------|
| 7:1        | -         | 000<br>0000 | R0   | Reserved, read as 0                                                                                                                |
| 0          | SEMAPHORE | 1           | R/W1 | When SEMAPHORE = 1 and SEMAPHORE2 is read, SEMAPHORE is set to 0. SEMAPHORE can only be set to 1 by a reset or by writing 1 to it. |

#### Registers

#### RFSTAT (0x618D) - RF Core Status

|            | AT (0x618D) - RF Core Status |       |      |                                                                                                          |  |  |  |  |  |
|------------|------------------------------|-------|------|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit<br>No. | Name                         | Reset | R/W  | Description                                                                                              |  |  |  |  |  |
| 7          | MOD_UNDERFLOW                | 0     | R/W0 | Modulator has underflowed. Must be cleared by software                                                   |  |  |  |  |  |
| 6:5        | DEM_STATUS                   | 00    | R    | Demodulator status<br>00: Idle<br>01: Active<br>10: Finishing<br>11: Error                               |  |  |  |  |  |
| 4          | SFD                          | 0     | R    | High when the sync word has been sent in TX or when sync has been obtained in $RX$                       |  |  |  |  |  |
| 3          | CAL_RUNNING                  | 0     | R    | Frequency synth calibration status.<br>0: Calibration done or not started<br>1: Calibration in progress. |  |  |  |  |  |
| 2          | LOCK_STATUS                  | 0     | R    | 1 when PLL is in lock; otherwise, 0 given by fsc_lock.                                                   |  |  |  |  |  |
| 1          | TX_ACTIVE                    | 0     | R    | Status signal, active when lle is in one of the transmit states                                          |  |  |  |  |  |
| 0          | RX_ACTIVE                    | 0     | R    | Status signal, active when lle is in one of the receive states                                           |  |  |  |  |  |

#### RSSI (0x618E) - Received Signal Strength Indicator

| Bit<br>No. | Name          | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                              |
|------------|---------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | RSSI_VAL[7:0] | 0x80  | R   | RSSI estimate on a logarithmic scale, signed number on 2s complement.<br>Unit is 1 dB, offset depends on the absolute gain of the RX chain,<br>including external components. The RSSI value is averaged over 8 symbol<br>periods. The reset value of –128 also indicates that the RSSI value is<br>invalid/measurement not yet complete |

#### RFPSRND (0x618F) - Pseudo-Random Number Generator

| Bit<br>No. | Name          | Reset | R/W | Description                                                                                                                                                                  |
|------------|---------------|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | RNG_DOUT[7:0] | 0x00  | R   | The value read from the pseudo-random number generator, see<br>Chapter 15. Reading this register generates causes the shift register to be<br>updated with 13 times rollout. |

#### MDMCTRL0 (0x6190) - Modem Configuration

| Bit<br>No. | Name            | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                         |
|------------|-----------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6        | FOC_DECAY[1:0]  | 00    | R/W | Controls decay ratio of foc mechanism. How much to increment preamble<br>cost function with at each decay<br>00 : 8<br>01 : 16<br>10 : 32<br>11 : 64                                                                                                                                                                                                                |
| 5          | TX_IF           | 0     | R/W | 0: modulation is done at an IF set by rfr_tx_tone<br>1: modulator outputs tone set by rfr_tx_tone                                                                                                                                                                                                                                                                   |
| 4:1        | MODULATION[3:0] | 0010  | R/W | Modulation scheme<br>0010: GFSK 250 kHz deviation, 1 Mbps data rate<br>0011: GFSK 500 kHz deviation, 2 Mbps data rate<br>0100: GFSK 160 kHz deviation, 250 kbps data rate<br>0110: GFSK 160 kHz deviation, 1 Mbps data rate<br>0111: GFSK 320 kHz deviation, 2 Mbps data rate<br>1001: MSK, 500 kbps data rate<br>1000: MSK, 250 kbps data rate<br>Others: Reserved |
| 0          | PHASE_INVERT    | 0     | R/W | Set one of two RF modulation modes for RX / TX<br>0 : normal (Binary 0 represented with negative frequency deviation, binary<br>1 represented with positive frequency deviation)<br>1 : inverted phase (Binary 0 represented with positive frequency deviation,<br>binary 1 represented with negative frequency deviation)                                          |

#### MDMCTRL1 (0x6191) - Modem Configuration

| Bit<br>No. | Name          | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                           |
|------------|---------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6        | FOC_MODE      | 01    | R/W | Frequency offset average filter behavior.<br>00 : No frequency offset compensation done<br>01 : Freeze frequency offset estimate after sync<br>10 : Continuously estimate and remove frequency offset<br>11 : Freeze frequency offset estimate after sync, double decay rate                                                                          |
| 5          | -             | 0     | R0  | Reserved                                                                                                                                                                                                                                                                                                                                              |
| 4:0        | CORR_THR[4:0] | 0x0F  | R/W | Demodulator correlator threshold value, used in sync search. Optimal threshold value depends on SW_CONF . SW_LEN. CORR_THR adjusts how the receiver synchronizes to data from the radio. If threshold is set to low synch can more easily be found on noise. If set to high, the sensitivity is reduced but synch is not likely to be found on noise. |

#### MDMCTRL2 (0x6192) - Modem Configuration

| Bit<br>No. | Name                 | Reset | R/W | Description                                                                                                                                                                                                                                                                                   |
|------------|----------------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | SW_BIT_ORDER         | 0     | R/W | 0: The syncword is transmitted LSB to MSB (from SYNC_WORD[0] to SYNC_WORD[31]) and in receive the correlator expects this bit ordering.1: The syncword is transmitted MSB to LSB (from SYNC_WORD[31] to SYNC_WORD[0]) and in receive the correlator expects this bit ordering.                |
| 6          | DEM_PREAM_MODE       | 0     | R/W | Use preamble or inverse of preamble for frequency offset estimation                                                                                                                                                                                                                           |
| 5:4        | PREAM_SEL[1:0]       | 00    | R/W | 00: Select preamble based on first bit of sync word, last bit of preamble is<br>inverse of first bit of sync word<br>01: Select preamble based on first bit of sync word, last bit of preamble is<br>same as first bit of sync word<br>10: Use preamble 01010101<br>11: Use preamble 10101010 |
| 3:0        | NUM_PREAM_BYTES[3:0] | 0000  | R/W | The number of preamble bytes to be sent in TX mode prior to the sync<br>word<br>0000: 1 leading preamble byte<br>0001: 2 leading preamble bytes<br>0010: 3 leading preamble bytes<br>0011: 4 leading preamble bytes<br><br>1111: 16 leading preamble bytes                                    |

#### MDMCTRL3 (0x6193) - Modem Configuration

| Bit<br>No. | Name                | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                                      |
|------------|---------------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6        | SYNC_MODE[1:0]      | 01    | R/W | <ul> <li>00: Correlation above threshold is sufficient as sync criteria.</li> <li>01: Correlation value above threshold and data decision on all symbols of sync word is used as sync criteria.</li> <li>10: Correlation value above threshold and data decision on all symbols of sync word is used as sync criteria. Accept one bit error in sync word 11: Reserved</li> </ul> |
| 5          | RAMP_AMP            | 1     | R/W | 1: Enable ramping of DAC output amplitude during startup and finish.<br>0: Disable ramping of DAC output amplitude                                                                                                                                                                                                                                                               |
| 4:3        | RFC_SNIFF_CTRL[1:0] | 00    | R/W | Enable / disable <i>rfc_sniff.</i><br>00: Sniffer disabled<br>01: Output data out of the BSP<br>10: Output data out of the modulator before the BSP<br>11: Output data out of the demodulator before the BSP                                                                                                                                                                     |
| 2          | -                   | 0     | R0  | Reserved. Read as 0.                                                                                                                                                                                                                                                                                                                                                             |
| 1:0        | RSSI_MODE[1:0]      | 00    | R/W | Controls mode of rssi<br>00 : Continuous mode<br>01 : Freeze estimate at sync<br>10 : Peak detect<br>11 : Continuous before sync, peak detect after sync                                                                                                                                                                                                                         |

## Texas Instruments

www.ti.com

#### Registers

#### SW\_CONF (0x6194) - Sync Word Configuration

| Bit<br>No. | Name        | Reset | R/W | Description                                                                                                                                                                                                                                                          |
|------------|-------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | DUAL_RX     | 0     | R/W | 0: Only search for primary SW<br>1: Search for both primary and secondary SW                                                                                                                                                                                         |
| 6          | -           | 0     | R/W | Reserved. Always write 0.                                                                                                                                                                                                                                            |
| 5          | SW_RX       | 0     | R   | 0: Primary SW received<br>1: Secondary SW received<br>Valid only when RFSTAT . SFD is 1                                                                                                                                                                              |
| 4:0        | SW_LEN[4:0] | 0000  | R/W | Determines how many of the bits in SYNC_WORD is to be used. This<br>allows for arbitrary sync word lengths.<br>00000: 32 bit SW<br>00001 to 011111: reserved<br>10000: 16 bit SW<br>10001: 17 bit SW<br>10011: 18 bit SW<br>10100: 19 bit SW<br><br>11111: 31 bit SW |

#### SW0 (0x6195) - Primary Sync Word Byte 0

| Bit<br>No. | Name           | Reset | R/W | Description                                           |
|------------|----------------|-------|-----|-------------------------------------------------------|
| 7:0        | SYNC_WORD[7:0] | 0x00  | R/W | Contains bits 7:0 of the primary synchronization word |

#### SW1 (0x6196) - Primary Sync Word Byte 1

| Bit<br>No. | Name            | Reset | R/W | Description                                            |
|------------|-----------------|-------|-----|--------------------------------------------------------|
| 7:0        | SYNC_WORD[15:8] | 0x00  | R/W | Contains bits 15:8 of the primary synchronization word |

#### SW2 (0x6197) - Primary Sync Word Byte 2

| Bit<br>No. | Name             | Reset | R/W | Description                                             |
|------------|------------------|-------|-----|---------------------------------------------------------|
| 7:0        | SYNC_WORD[23:16] | 0x00  | R/W | Contains bits 23:16 of the primary synchronization word |

#### SW3 (0x6198) - Primary Sync Word Byte 3

| Bit<br>No. | Name             | Reset | R/W | Description                                             |
|------------|------------------|-------|-----|---------------------------------------------------------|
| 7:0        | SYNC_WORD[31:24] | 0x00  | R/W | Contains bits 31:24 of the primary synchronization word |

#### SW4 (0x61F8) - Secondary Sync Word Byte 0

| Bit<br>No. | Name            | Reset | R/W | Description                                             |
|------------|-----------------|-------|-----|---------------------------------------------------------|
| 7:0        | SYNC_WORD2[7:0] | 0x00  | R/W | Contains bits 7:0 of the secondary synchronization word |

#### SW5 (0x61F9) - Secondary Sync Word Byte 1

| (-         |                  |       |     |                                                          |  |  |
|------------|------------------|-------|-----|----------------------------------------------------------|--|--|
| Bit<br>No. | Name             | Reset | R/W | Description                                              |  |  |
| 7:0        | SYNC_WORD2[15:8] | 0x00  | R/W | Contains bits 15:8 of the secondary synchronization word |  |  |

#### SW6 (0x61FA) - Secondary Sync Word Byte 2

| Bit<br>No. | Name              | Reset | R/W | Description                                               |
|------------|-------------------|-------|-----|-----------------------------------------------------------|
| 7:0        | SYNC_WORD2[23:16] | 0x00  | R/W | Contains bits 23:16 of the secondary synchronization word |

## TEXAS INSTRUMENTS

www.ti.com

| SW7 (0     | SW7 (0x61FB) - Secondary Sync Word Byte 3 |       |     |                                                           |  |  |
|------------|-------------------------------------------|-------|-----|-----------------------------------------------------------|--|--|
| Bit<br>No. | Name                                      | Reset | R/W | Description                                               |  |  |
| 7:0        | SYNC_WORD2[31:24]                         | 0x00  | R/W | Contains bits 31:24 of the secondary synchronization word |  |  |

#### FREQEST (0x6199) - Estimated RF Frequency Offset

| Bit<br>No. | Name         | Reset | R/W | Description                                                                                                                                             |
|------------|--------------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | FREQEST[7:0] | 0x00  | R   | Signed value. Contains an estimate of the frequency offset between carrier and the receiver frequency. FOC_MODE controls when this estimate is updated. |

#### RXCTRL (0x619A) - Receive Section Tuning

| -          |                     |       |     |                                                                                                   |  |  |  |
|------------|---------------------|-------|-----|---------------------------------------------------------------------------------------------------|--|--|--|
| Bit<br>No. | Name                | Reset | R/W | Description                                                                                       |  |  |  |
| 7:6        | -                   | 00    | R0  | Reserved. Read as zero                                                                            |  |  |  |
| 5:4        | GBIAS_LNA2_REF[1:0] | 10    | R/W | Adjusts front-end LNA2/mixer PTAT current output (from M = 3 to M = 6), default: $M = 5$ .        |  |  |  |
| 3:2        | GBIAS_LNA_REF[1:0]  | 10    | R/W | Adjusts front-end LNA PTAT current output (from M = 3 to M = 6), default: $M = 5$ .               |  |  |  |
| 1:0        | MIX_CURRENT[1:0]    | 01    | R/W | Control of the receiver mixers output current. The current increases with increasing setting set. |  |  |  |

#### FSCTRL (0x619B) - Frequency Synthesizer Tuning

| Bit<br>No. | Name                       | Reset | R/W | Description                                                                                 |
|------------|----------------------------|-------|-----|---------------------------------------------------------------------------------------------|
| 7:6        | PRE_CURRENT [1:0]          | 01    | R/W | Prescaler current setting                                                                   |
| 5:4        | LODIV_BUF_CURRENT_TX [1:0] | 01    | R/W | Adjusts current in mixer and PA buffers (lodiv_buf_current). Used when<br>lle_tx_active = 1 |
| 3:2        | LODIV_BUF_CURRENT_RX [1:0] | 01    | R/W | Adjusts current in mixer and PA buffers (lodiv_buf_current). Used when<br>lle_tx_active = 0 |
| 1:0        | LODIV_CURRENT [1:0]        | 01    | R/W | Adjusts divider currents, except mixer and PA buffers.                                      |

#### LNAGAIN (0x61A0) - LNA Gain Setting

| Bit<br>No. | Name              | Reset | R/W | Description                                                                                                                                                                             |
|------------|-------------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -                 | 0     | R0  | Reserved, read as 0                                                                                                                                                                     |
| 6:5        | LNA1_CURRENT[1:0] | 11    | R/W | Gain setting LNA1<br>00: 0-dB gain (reference level)<br>01: 3-dB gain<br>10: Reserved<br>11: 6-dB gain                                                                                  |
| 4:2        | LNA2_CURRENT[2:0] | 111   | R/W | Gain setting LNA2<br>000: 0-dB gain (reference level)<br>001: 3-dB gain<br>010: 6-dB gain<br>011: 9-dB gain<br>100: 12-dB gain<br>101: 15-dB gain<br>110: 18-dB gain<br>111: 21-dB gain |
| 1:0        | LNA3_CURRENT[1:0] | 11    | R/W | Gain setting LNA3<br>00: 0-dB gain (reference level)<br>01: 3-dB gain<br>10: 6-dB gain<br>11: 9-dB gain                                                                                 |



#### Registers

#### AAFGAIN (0x61A1) - AAF Gain Setting

|            | An Onit (overal) and outling |         |     |                                                                                                                                                                           |  |  |  |  |
|------------|------------------------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit<br>No. | Name                         | Reset   | R/W | Description                                                                                                                                                               |  |  |  |  |
| 7:2        | -                            | 0000 00 | R0  | Reserved. Read as zero                                                                                                                                                    |  |  |  |  |
| 1:0        | AAF_GAIN[1:0]                | 11      | R/W | Controls attenuation in AAF<br>00: 9-dB attenuation in AAF<br>01: 6-dB attenuation in AAF<br>10: 3-dB attenuation in AAF<br>11: 0-dB attenuation in AAF (reference level) |  |  |  |  |

#### ADCTEST0 (0x61A2) - ADC Tuning

| Bit<br>No. | Name         | Reset | R/W | Description     |
|------------|--------------|-------|-----|-----------------|
| 7:0        | ADC_ADJ[7:0] | 0x10  | R/W | Adjust ADC gain |

#### MDMTEST0 (0x61A5) - Modem Configuration

| Bit<br>No. | Name                 | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                                          |
|------------|----------------------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5        | RSSI_ACC[2:0]        | 101   | R/W | Rssi accuracy<br>000: 5.33-µs average window<br>001: Mean of two 5.33-µs average windows<br>010: Reserved<br>011: Mean of four 5.33-µs average windows<br>100: 21.3-µs average window<br>101: Mean of two 21.3-µs average windows<br>110: Reserved<br>111: Mean of four 21.3-µs average windows                                                                                      |
| 4          | -                    | 0     | RW  | Reserved, always write 0.                                                                                                                                                                                                                                                                                                                                                            |
| 3:2        | DC_BLOCK_LENGTH[1:0] | 00    | R/W | Controls the numbers of samples to be accumulated between each dump<br>of the accumulate-and-dump filter used in dc removal.<br>00: 16 samples<br>01: 32 samples<br>10: 64 samples<br>11: 128 samples                                                                                                                                                                                |
| 1:0        | DC_BLOCK_MODE[1:0]   | 01    | R/W | Selects the mode of operation:<br>00 : Manual override mode<br>01 : Enable dc cancellation. Normal operation<br>10 : Freeze estimates of dc when sync is found. Start estimating dc again<br>when searching for the next frame.<br>11 : Delayed dc offset estimate used. Delay set by<br>MDMTEST1.DC_DELAY. Until the first estimate is ready, the manual<br>override value is used. |



| Bit<br>No. | Name              | Reset  | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|-------------------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6        | DC_DELAY          | 00     | R/W | Controls delay of dc estimate delayed DC block mode. Delay unit is set by<br>MDMTEST0.DC_BLOCK_LENGTH<br>00: 5 delays<br>01: 6 delays<br>10: 7 delays<br>11: 8 delays                                                                                                                                                                                                                                                    |
| 5          | RX_IF             | 0      | R/W | Controls mixer frequency in demodulator (not 2 Mbps)<br>0: 1 MHz<br>1: -1 MHz<br>For 2 Mbps, always write 0. The receiver then operates at zero IF.                                                                                                                                                                                                                                                                      |
| 4:0        | TX_TONE [ 4 : 0 ] | 0 0000 | R/W | Controls baseband frequency of transmission<br>Note! If MDMCTRL0.PHASE_INVERT is 1, the sign of the frequency<br>is inverted<br>0: -8 MHz<br>1: -6 MHz<br>2: -4 MHz<br>3: -3 MHz<br>4: -2 MHz<br>5: -1 MHz<br>6: -500 kHz<br>7: -250 kHz<br>8: -125 kHz<br>9: -4 kHz<br>10: 0 Hz<br>11: 4 kHz<br>12: 125 kHz<br>13: 250 kHz<br>14: 500 kHz<br>15: 1 MHz<br>16: 2 MHz<br>17: 3 MHz<br>18: 4 MHz<br>19: 6 MHz<br>20: 8 MHz |

#### ATEST (0x61A9) - Analog Test Control

| Bit<br>No. | Name            | Reset   | R/W | Description                                                                                                                                                                  |
|------------|-----------------|---------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6        | -               | 00      | R0  | Reserved. Read as zero                                                                                                                                                       |
| 5:0        | ATEST_CTRL[5:0] | 00 0000 | R/W | Controls the analog test mode:<br>00 0000: Disabled<br>00 0001: Enables the temperature sensor (see also the TR0 register<br>description in #IMPLIED).Other values reserved. |

Texas Instruments

#### Registers

www.ti.com

| Bit<br>No. | Name         | Reset   | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|--------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -            | 0       | R0  | Reserved. Read as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6          | RFC_OBS_POL0 | 0       | R/W | The signal chosen by RFC_OBS_MUX0 is XORed with this bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5:0        | RFC_OBS_MUX0 | 00 0000 | R/W | Controls which observable signal from rf_core is to be muxed out to<br>rfc_obs_sigs(0).<br>00 0111: rfc_sniff_data – Data from packet sniffer, see Section 23.11<br>00 1000: rfc_sniff_clk – Clock for packet sniffer data, see Section 23.11<br>00 1001: tx_active<br>00 1010: rx_active<br>00 1011: vco_on – VCO on<br>Low: The VCO is powered down, so the next Rx or Tx operation has to<br>start and calibrate the synth before transmitting or receiving<br>High: The VCO is powered up. If the LLE is idle, it means the next task<br>starts quickly if frequency programming is disabled (PRF_CHAN . FREQ<br>= 127)<br>00 1100: sync_search – Rx search for sync<br>Low: The modem is not ready to receive a packet<br>High: The modem is in search for a sync word or receiving a packet<br>00 1101: lle_idle – Link Layer Engine idle<br>Low: The LLE is busy processing or finishing a command, or in reset<br>High: The LLE is usy processing or finishing a command, or in reset<br>High: The LLE is busy processing or finishing a command, or in reset<br>High: Command processed, Event 1 not yet received<br>00 1111: agc_lowgain – High if the AGC algorithm has reduced the front-<br>end gain; low otherwise<br>01 1011: fs_lock – High when PLL is in lock; Low otherwise<br>01 1011: sc_lock – High when PLL is in lock; Low otherwise<br>01 1011: pa_pd - Power Amplifier power down signal<br>10 1000: dem_sync_found - High when demodulator has detected a sync<br>word. Stays High until end of packet.<br>11 0001: mod_sync_sent - High when modulator has sent a sync word.<br>Stays High until end of packet. |

#### RFC\_OBS\_CTRL1 (0x61AF) - RF Observation Mux Control 1

| Bit<br>No. | Name         | Reset   | R/W | Description                                                                                                            |
|------------|--------------|---------|-----|------------------------------------------------------------------------------------------------------------------------|
| 7          | -            | 0       | R0  | Reserved. Read as 0                                                                                                    |
| 6          | RFC_OBS_POL1 | 0       | R/W | The signal chosen by RFC_OBS_MUX1 is XORed with this bit                                                               |
| 5:0        | RFC_OBS_MUX1 | 00 0000 | R/W | Controls which observable signal from rf_core is to be muxed out to rfc_obs_sigs(1). See description of RFC_OBS_CTRL0. |

#### RFC\_OBS\_CTRL2 (0x61B0) - RF Observation Mux Control 2

| Bit<br>No. | Name         | Reset   | R/W | Description                                                                                                            |
|------------|--------------|---------|-----|------------------------------------------------------------------------------------------------------------------------|
| 7          | -            | 0       | R0  | Reserved. Read as 0                                                                                                    |
| 6          | RFC_OBS_POL2 | 0       | R/W | The signal chosen by RFC_OBS_MUX2 is XORed with this bit                                                               |
| 5:0        | RFC_OBS_MUX2 | 00 0000 | R/W | Controls which observable signal from rf_core is to be muxed out to rfc_obs_sigs(2). See description of RFC_OBS_CTRL0. |

#### LLECTRL (0x61B1) - LLE Control

| Bit<br>No. | Name   | Reset | R/W | Description                                                                                                                                                             |
|------------|--------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:1        | -      | 0     | R0  | Reserved. Read as 0                                                                                                                                                     |
| 0          | LLE_EN | 0     | R/W | Must be set to 0 before entering PM2 or PM3, otherwise the behavior of<br>the RF core, after waking up, may be unpredictable.<br>0: LLE held in reset<br>1: LLE enabled |



| ACOM       | ACOMPQS (0x61B6) – Quadrature Skew Setting |        |     |                                 |  |  |  |
|------------|--------------------------------------------|--------|-----|---------------------------------|--|--|--|
| Bit<br>No. | Name                                       | Reset  | R/W | Description                     |  |  |  |
| 7:5        | -                                          | 000    | R   | Sign extension. Equal to bit 4  |  |  |  |
| 4:0        | QS                                         | 0 0000 | R/W | Quadrature skew setting, signed |  |  |  |

#### TXFILTCFG (0x61BC) - TX Filter Configuration

| Bit<br>No. | Name | Reset | R/W | Description                                                                                                                                                   |
|------------|------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4        | -    | 0000  | R0  | Reserved                                                                                                                                                      |
| 3:0        | FC   | 1111  | R/W | Sets TX anti-aliasing filter to appropriate bandwidth. Reduces spurious emissions close to signal. For the best value to use see Table 23-24 and Table 23-25. |

#### RFRND (0x61BF) - Random Data

| Bit<br>No. | Name | Reset  | R/W | Description                                                                                          |
|------------|------|--------|-----|------------------------------------------------------------------------------------------------------|
| 7:0        | RND  | 0x0000 | R   | Random bits provided analog part is in random number generation mode (receiver running without sync) |

#### RFRAMCFG (0x61C0) - Radio RAM Configuration

| Bit<br>No. | Name | Reset  | R/W | Description                                        |
|------------|------|--------|-----|----------------------------------------------------|
| 7:3        | -    | 0000 1 | R   | Reserved                                           |
| 2:0        | PRE  | 000    | RW  | Selects active memory page for RF core data memory |

#### RFFDMA0, (0x61C3) - Radio DMA Trigger 0 Control

| Bit<br>No. | Name  | Reset | R/W | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------|-------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5        | _     | 0000  | R   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4:0        | DMA 0 | 0000  | RW  | Generate a pulse on Radio DMA trigger 0 (DMA trigger 19) when:<br>00: Never<br>01: A byte is read from rxfifo, and more bytes remain or when a byte<br>arrives in rxfifo and it was previously empty.<br>02: A byte is written to rxfifo and there is available space left or when<br>there becomes available space when the rxfifo was full.<br>03: rxfifo is empty<br>04: rxfifo is empty<br>04: rxfifo is full<br>05: rxfifo length equals RFRXFTHRS after a write to rxfifo.<br>06: rxfifo is read when its size equals RFRXFTHRS<br>07: rxfifo is reset (See Table 23-2)<br>08: rxfifo is deallocated (See Table 23-2)<br>09: rxfifo is deallocated (See Table 23-2)<br>00: rxfifo is discarded (See Table 23-2)<br>10: Never<br>11: A byte is read from txfifo, and more bytes remain or when a byte<br>arrives in txfifo and it was previously empty.<br>12: A byte is written to txfifo and there is available space left or when there<br>becomes available space when the txfifo was full.<br>13: txfifo is read when its size equals RFTXFTHRS<br>17: txfifo is read when its size equals RFTXFTHRS<br>17: txfifo is read when its size equals RFTXFTHRS<br>17: txfifo is reset (See Table 23-2)<br>18: txfifo is deallocated (See Table 23-2)<br>19: txfifo is committed (See Table 23-2)<br>19: txfifo is committed (See Table 23-2)<br>10: txfifo is discarded (See Table 23-2)<br>11: txfifo is discarded (See Table 23-2)<br>12: txfifo is committed (See Table 23-2)<br>13: txfifo is discarded (See Table 23-2)<br>14: txfifo is discarded (See Table 23-2)<br>15: txfifo is committed (See Table 23-2)<br>16: txfifo is committed (See Table 23-2)<br>17: Txfifo is committed (See Table 23-2)<br>18: txfifo is committed (See Table 23-2)<br>18: txfifo is committed (See Table 23-2)<br>18: txfifo is committed (See Table 23-2)<br>19: txfifo is committed (See Table 23-2)<br>10: txfifo is committed (See Table 23-2)<br>1 |



#### Registers

| RFFDN      | RFFDMA1, (0x61C4) - Radio DMA Trigger 1 Control |       |     |                                                                                                                   |  |  |
|------------|-------------------------------------------------|-------|-----|-------------------------------------------------------------------------------------------------------------------|--|--|
| Bit<br>No. | Name                                            | Reset | R/W | Description                                                                                                       |  |  |
| 7:5        | -                                               | 0x0   | R   | Reserved                                                                                                          |  |  |
| 4:0        | DMA1                                            | 0x0   | RW  | Condition for generating a pulse on Radio DMA trigger 1 (DMA trigger 11). See RFFDMA0 for the list of conditions. |  |  |

#### RFFSTATUS (0x61C5) - FIFO Status

| Bit<br>No. | Name     | Reset | R/W | Description                                                                                                                                                                                                   |
|------------|----------|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | TXAVAIL  | 0     | R   | 0: No readable data in txfifo1: Readable data present in txfifo                                                                                                                                               |
| 6          | TXFEMPTY | 1     | R   | 0: Data present in txfifo1: Txfifo is empty                                                                                                                                                                   |
| 5          | TXDTHEX  | 1     | R   | <ul><li>0: There is less data in txfifo than the threshold amount given by RFTXFTHRS.</li><li>1: There is more than or equal amount of data in rtxfifo than the threshold amount given by RFTXFTHRS</li></ul> |
| 4          | TXFFULL  | 0     | R   | 0: Txfifo has available space<br>1: Txfifo is full                                                                                                                                                            |
| 3          | RXAVAIL  | 0     | R   | 0: No readable data in rxfifo1: Readable data present in rxfifo                                                                                                                                               |
| 2          | RXFEMPTY | 1     | R   | 0: Data present in rxfifo<br>1: Rxfifo is empty                                                                                                                                                               |
| 1          | RXDTHEX  | 1     | R   | <ul><li>0: There is less data in rxfifo than the threshold amount given by RFRXFTHRS.</li><li>1: There is more than or equal amount of data in rfxfifo than the threshold amount given by RFRXFTHRS</li></ul> |
| 0          | RXFFULL  | 0     | R   | 0: Rxfifo has available space1: Rxfifo is full                                                                                                                                                                |

#### RFFCFG (0x61C6) - FIFO Configuration

| Bit<br>No. | Name           | Reset | R/W | Description                                                                     |
|------------|----------------|-------|-----|---------------------------------------------------------------------------------|
| 7:6        | -              | 0     | R   | Reserved                                                                        |
| 5          | TXAUTOCOMMIT   | 1     | RW  | 0: commit txfifo only on command 0x95<br>1: Always set RFTXSWP := RFTXWP        |
| 4          | TXFAUTODEALLOC | 0     | RW  | 0: Deallocate txfifo only on command 0x92<br>1: Always set RFTXFSRP := RFTXFRP. |
| 3:2        | -              | 0     | R   | Reserved                                                                        |
| 1          | RXAUTOCOMMIT   | 0     | RW  | 0: commit rxfifo only on command 0x85<br>1: Always set RFRXSWP := RFRXWP        |
| 0          | RXFAUTODEALLOC | 1     | RW  | 0: Deallocate rxfifo only on command 0x82<br>1: Always set RFRXFSRP := RFRXFRP. |

#### RFRXFLEN (0x61C8) - Rx FIFO Length

| Bit<br>No. | Name | Reset | R/W | Description                      |
|------------|------|-------|-----|----------------------------------|
| 7:0        | D    | 0x00  | R   | Amount of data present in RXFIFO |

#### RFRXFTHRS (0x61C9) - Rx FIFO Threshold

| Bit<br>No. | Name | Reset       | R/W | Description                |
|------------|------|-------------|-----|----------------------------|
| 7          | -    | 0           | R   | Reserved                   |
| 6:0        | D    | 000<br>0000 | RW  | Threshold value for RXFIFO |



## Bit No. Name Reset R/W Description 7:0 D 0x00 W Data written to this register is written to the rxfifo address at offset RFRXFWP from the start of the rxfifo area. (see Figure 23-1) is returned. RFRXFWP (and RFRXFSWP if RFFCFG.RXAUTODEALLOC = 1) increment by 1 modulo 0x7F unless the write fails.

#### RFRXFRD (0x61CB) - Rx FIFO Read Register

| Bit<br>No. | Name | Reset | R/W | Description                                                                                                                                                                                                                                |
|------------|------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | D    | 0x00  | R   | When reading this register the data in rxfifo address offset RFRXFRP from the start of the rxfifo area (see Figure 23-1) is returned. RFRXFRP (and RFRXFSRP if RFFCFG.RXAUTOCOMMIT = 1) increments by 1 modulo 0x7F unless the read fails. |

#### RFRXFWP (0x61CC) - Rx FIFO Write Pointer

| Bit<br>No. | Name | Reset       | R/W | Description                                                                                                                                                                          |
|------------|------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -    | 0           | R   | Reserved                                                                                                                                                                             |
| 6:0        | D    | 000<br>0000 | RW  | Rxfifo write pointer. This is the offset into rxfifo the next write operation write to. If RFFCFG.RXAUTOCOMMIT is set, writing this register also writes the same value to RFRXFSWP. |

#### RFRXFRP (0x61CD) - Rx FIFO Read Pointer

| Bit<br>No. | Name | Reset       | R/W | Description                                                                                                                                                                           |
|------------|------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -    | 0           | R   | Reserved                                                                                                                                                                              |
| 6:0        | D    | 000<br>0000 | RW  | Rxfifo read pointer. This is the offset into rxfifo the next read operation reads from. If RFFCFG.RXAUTODEALLOC is set, writing this register also writes the same value to RFRXFSRP. |

#### RFRXFSWP (0x61CE) - Rx FIFO Start-of-Frame Write Pointer

| Bit<br>No. | Name | Reset       | R/W | Description                                                                                                      |
|------------|------|-------------|-----|------------------------------------------------------------------------------------------------------------------|
| 7          | -    | 0           | R   | Reserved                                                                                                         |
| 6:0        | D    | 000<br>0000 | RW  | Rxfifo start of written package. This is where the write pointer can be reset to if a discard command is issued. |

#### RFRXFSRP (0x61CF) - Rx FIFO Start-of-Frame Read Pointer

| Bit<br>No. | Name | Reset       | R/W | Description                                                                          |
|------------|------|-------------|-----|--------------------------------------------------------------------------------------|
| 7          | -    | 0           | R   | Reserved                                                                             |
| 6:0        | D    | 000<br>0000 | RW  | Rxfifo start of read package. This is the start of the allocated part of the rxfifo. |

#### RFTXFLEN (0x61D0) - Tx FIFO Length

| Bit<br>No. | Name | Reset | R/W | Description                      |
|------------|------|-------|-----|----------------------------------|
| 7:0        | D    | 0x00  | R   | Amount of data present in TXFIFO |



#### Registers

#### RFTXFTHRS (0x61D1) - Tx FIFO Threshold

| Bit<br>No. | Name | Reset       | R/W | Description                |  |  |  |
|------------|------|-------------|-----|----------------------------|--|--|--|
| 7          | -    | 0           | R   | Reserved                   |  |  |  |
| 6:0        | D    | 000<br>0000 | RW  | Threshold value for TXFIFO |  |  |  |

#### RFTXFWR (0x61D2) - Tx FIFO Write Register

| Bit<br>No. | Name | Reset | R/W | Description                                                                                                                                                                                                                                                        |
|------------|------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | D    | 0x00  | W   | Data written to this register is written to the txfifo address at offset<br>RFTXFWP from the start of the txfifo area. (see Figure 23-1) is returned.<br>RFTXFWP (and RFTXFSWP if RFFCFG.TXAUTODEALLOC = 1)<br>increments by 1 modulo 0x7F unless the write fails. |

#### RFTXFRD (0x61D3) - Tx FIFO Read Register

| Bit<br>No. | Name | Reset | R/W | Description                                                                                                                                                                                                                                |  |  |
|------------|------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7:0        | D    | 0x00  | R   | When reading this register the data in txfifo address offset RFTXFRP from the start of the txfifo area (see Figure 23-1) is returned. RFTXFRP (and RFTXFSRP if RFFCFG.TXAUTOCOMMIT = 1) increments by 1 modulo 0x7F unless the read fails. |  |  |

#### RFTXFWP (0x61D4) - Tx FIFO Write Pointer

| Bit<br>No. | Name | Reset       | R/W | Description                                                                                                                                                                           |
|------------|------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -    | 0           | R   | Reserved                                                                                                                                                                              |
| 6:0        | D    | 000<br>0000 | RW  | Txfifo write pointer. This is the offset into txfifo the next write operation writes to. If RFFCFG.TXAUTOCOMMIT is set, writing this register also writes the same value to RFTXFSWP. |

#### RFTXFRP (0x61D5) - Tx FIFO Read Pointer

| Bit<br>No. | Name | Reset       | R/W | Description                                                                                                                                                                           |
|------------|------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -    | 0           | R   | Reserved                                                                                                                                                                              |
| 6:0        | D    | 000<br>0000 | RW  | Txfifo read pointer. This is the offset into txfifo the next read operation reads from. If RFFCFG.TXAUTODEALLOC is set, writing this register also writes the same value to RFTXFSRP. |

#### RFTXFSWP (0x61D6) - Tx FIFO Start-of-Frame Write Pointer

| Bit<br>No. | Name | Reset       | R/W | Description                                                                                                      |
|------------|------|-------------|-----|------------------------------------------------------------------------------------------------------------------|
| 7          | -    | 0           | R   | Reserved                                                                                                         |
| 6:0        | D    | 000<br>0000 | RW  | Txfifo start of written package. This is where the write pointer can be reset to if a discard command is issued. |

#### RFTXFSRP (0x61D7) - Tx FIFO Start-of-Frame Read Pointer

| Bit<br>No. | Name | Reset | R/W | Description                                                                          |
|------------|------|-------|-----|--------------------------------------------------------------------------------------|
| 7          | -    | 0     | R   | Reserved                                                                             |
| 6:0        | D    | 0x00  | RW  | Txfifo start of read package. This is the start of the allocated part of the txfifo. |

#### TEXAS INSTRUMENTS

www.ti.com

#### BSP\_P0 (0x61E0) - CRC Polynomial Byte 0

| Bit<br>No. | Name   | Reset | R/W | Description                             |
|------------|--------|-------|-----|-----------------------------------------|
| 7:0        | P[7:0] | 0x00  | R/W | Bits 07 of p register in CRC sub-module |

#### BSP\_P1 (0x61E1) - CRC Polynomial Byte 1

| Bit<br>No. | Name    | Reset | R/W | Description                              |
|------------|---------|-------|-----|------------------------------------------|
| 7:0        | P[15:8] | 0x5B  | R/W | Bits 815 of p register in CRC sub-module |

#### BSP\_P2 (0x61E2) - CRC Polynomial Byte 2

| Bit<br>No. | Name     | Reset | R/W | Description                               |
|------------|----------|-------|-----|-------------------------------------------|
| 7:0        | P[23:16] | 0x06  | R/W | Bits 1623 of p register in CRC sub-module |

#### BSP\_P3 (0x61E3) - CRC Polynomial Byte 3

| Bit<br>No. | Name     | Reset | R/W | Description                               |
|------------|----------|-------|-----|-------------------------------------------|
| 7:0        | P[31:24] | 0x00  | R/W | Bits 2431 of p register in CRC sub-module |

#### BSP\_D0 (0x61E4) - CRC Value Byte 0

| Bit<br>No. | Name   | Reset | R/W | Description                             |
|------------|--------|-------|-----|-----------------------------------------|
| 7:0        | D[7:0] | 0x00  | R/W | Bits 07 of d register in CRC sub-module |

#### BSP\_D1 (0x61E5) - CRC Value Byte 1

| Bit<br>No. | Name    | Reset | R/W | Description                              |
|------------|---------|-------|-----|------------------------------------------|
| 7:0        | D[15:8] | 0x5B  | R/W | Bits 815 of d register in CRC sub-module |

#### BSP\_D2 (0x61E6) - CRC Value Byte 2

| Bit<br>No. | Name     | Reset | R/W | Description                               |
|------------|----------|-------|-----|-------------------------------------------|
| 7:0        | D[23:16] | 0x06  | R/W | Bits 1623 of d register in CRC sub-module |

#### BSP\_D3 (0x61E7) - CRC Value Byte 3

| Bit<br>No. | Name     | Reset | R/W | Description                               |
|------------|----------|-------|-----|-------------------------------------------|
| 7:0        | D[31:24] | 0x00  | R/W | Bits 2431 of d register in CRC sub-module |

#### BSP\_W (0x61E8) - Whitener Value

| Bit<br>No. | Name        | Reset       | R/W | Description                                                                                                                                                                                                                                                                           |
|------------|-------------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | W_PN9_RESET | 0           | R0  | When a 1 is written to this bit, the CC2500 compatible whitener is reset, and all bits in the s and b registers are set to 1.                                                                                                                                                         |
| 6:0        | W[6:0]      | 110<br>0101 | R/W | Write: Writes all whitening registers. $w_6$ is set to BSP_W[0], $w_5$ is set to BSP_W[1] and so on up to $w_1$ is set to BSP_W[5]. $w_0$ is set to 1.<br>Read: Reads back w register. BSP_W[0] is set to $w_6$ , BSP_W[1] is set to $w_5$ and so on up to BSP_W[6] is set to $w_0$ . |



#### Registers

#### BSP\_MODE (0x61E9) - Bit Stream Processor Configuration

| Bit<br>No. | Name         | Reset | R/W | Description                                                                                                                               |
|------------|--------------|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | _            | 0     | R0  | Reserved. Read as zero                                                                                                                    |
| 6          | CP_BUSY      | 0     | R   | Co-processor mode busy. Goes to 1 after a byte has been written to BSP_DATA. Goes to 0 when a byte is ready to be read back from BSP_DATA |
| 5          | CP_READOUT   | 0     | R/W | Co-processor mode readout                                                                                                                 |
| 4          | CP_END       | 0     | R/W | Endianness of data in co-prosessor mode.<br>0: lsb processed first<br>1: msb processed first                                              |
| 3:2        | CP_MODE[1:0] | 00    | R/W | Co-processor mode<br>00: Co-processor disabled<br>01: Co-processor receive mode<br>10: Reserved<br>11: Co-processor transmit mode         |
| 1          | W_PN9_EN     | 0     | R/W | Enable CC2500 compatible PN9 whitener                                                                                                     |
| 0          | W PN7 EN     | 1     | R/W | Enable PN7 whitener                                                                                                                       |

#### BSP\_DATA (0x61EA) - Bit Stream Processor Co-Processor Data

| Bit<br>No. | Name          | Reset | R/W | Description                                                                                                    |
|------------|---------------|-------|-----|----------------------------------------------------------------------------------------------------------------|
| 7:0        | BSP_DATA[7:0] | 0x00  | R/W | When BSP_MODE.CP_BUSY = 0:<br>Write: Provides byte processed in co-processor mode<br>Read: Read processed byte |

#### DC\_I\_L (0x61FC) - In-Phase DC Offset Estimate Low Byte

| Bit<br>No. | Name      | Reset | R/W  | Description                                                                                                                                                                             |
|------------|-----------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | DC_I[7:0] | 0x00  | R*/W | When running dc estimation, this register reflects the 8 LSBs of the dc estimate in the I channel. When manual dc override is selected, the override value is written to this register. |

#### DC\_I\_H (0x61FD) - In-Phase DC Offset Estimate High Byte

| Bit<br>No. | Name       | Reset | R/W  | Description                                                                                                                                                                             |
|------------|------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | DC_I[15:8] | 0x00  | R*/W | When running dc estimation, this register reflects the 8 MSBs of the dc estimate in the I channel. When manual dc override is selected, the override value is written to this register. |

#### DC\_Q\_L (0x61FE) - Quadrature-Phase DC Offset Estimate Low Byte

| Bit<br>No. | Name      | Reset | R/W  | Description                                                                                                                                                                             |
|------------|-----------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | DC_Q[7:0] | 0x00  | R*/W | When running dc estimation. this register reflects the 8 LSBs of the dc estimate in the Q channel. When manual dc override is selected, the override value is written to this register. |

#### DC\_Q\_H (0x61FF) - Quadrature-Phase DC Offset Estimate High Byte

| Bit<br>No. | Name       | Reset | R/W  | Description                                                                                                                                                                             |
|------------|------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0        | DC_Q[15:8] | 0x00  | R*/W | When running dc estimation, this register reflects the 8 MSBs of the dc estimate in the Q channel. When manual dc override is selected, the override value is written to this register. |



## Voltage Regulator

The digital voltage regulator is used to power the digital core. The output of this regulator is available on the DCOUPL pin and requires capacitive decoupling to function properly (see the respective Data Sheets, Appendix C).

When the voltage regulator is disabled, register and RAM contents are retained while the unregulated 2-V to 3.6-V power supply is present

**NOTE:** The voltage regulator should not be used to provide power to external circuits.

The CC2544 has an additional 5-V to 3.3-V voltage regulator. This regulator can be used to e.g. power the CC2544 directly from a USB power supply, or other 5V power sources. The regulator can also be used to power other devices as long as the maximum load is not exceeded. See the datasheet for details.



## Abbreviations

#### Abbreviations used in this user's guide:

| AAF     | Anti-aliasing filter                              |  |  |  |  |
|---------|---------------------------------------------------|--|--|--|--|
| ADC     | Analog-to-digital converter                       |  |  |  |  |
| AES     | Advanced Encryption Standard                      |  |  |  |  |
| AGC     | Automatic gain control                            |  |  |  |  |
| ARIB    | Association of Radio Industries and Businesses    |  |  |  |  |
| BCD     | Binary-coded decimal                              |  |  |  |  |
| BER     | Bit error rate                                    |  |  |  |  |
| BOD     | Brownout detector                                 |  |  |  |  |
| CBC     | Cipher block chaining                             |  |  |  |  |
| CBC-MAC | Cipher block chaining message authentication code |  |  |  |  |
| CCM     | Counter mode + CBC-MAC                            |  |  |  |  |
| CFB     | Cipher feedback                                   |  |  |  |  |
| CPU     | -                                                 |  |  |  |  |
|         | Central processing unit                           |  |  |  |  |
| CRC     | Cyclic redundancy check                           |  |  |  |  |
| CTR     | Counter mode (encryption)                         |  |  |  |  |
| CW      | Continuous wave                                   |  |  |  |  |
| DAC     | Digital-to-analog converter                       |  |  |  |  |
| DC      | Direct current                                    |  |  |  |  |
| DMA     | Direct memory access                              |  |  |  |  |
| ECB     | Electronic code book (encryption)                 |  |  |  |  |
| ETSI    | European Telecommunications Standards Institute   |  |  |  |  |
| FCC     | Federal Communications Commission                 |  |  |  |  |
| FIFO    | First in, first out                               |  |  |  |  |
| GPIO    | General-purpose input/output                      |  |  |  |  |
| I/O     | Input/output                                      |  |  |  |  |
| I/Q     | In-phase/quadrature-phase                         |  |  |  |  |
| IEEE    | Institute of Electrical and Electronics Engineers |  |  |  |  |
| IF      | Intermediate frequency                            |  |  |  |  |
| IOC     | I/O controller                                    |  |  |  |  |
| IRQ     | Interrupt request                                 |  |  |  |  |
| IR      | Infrared                                          |  |  |  |  |
| ISM     | Industrial, scientific and medical                |  |  |  |  |
| IV      | Initialization vector                             |  |  |  |  |
| KB      | 1024 bytes                                        |  |  |  |  |
| kbps    | Kilobits per second                               |  |  |  |  |
| LFSR    | Linear feedback shift register                    |  |  |  |  |
| LNA     | Low-noise amplifier                               |  |  |  |  |
| LO      | Local oscillator                                  |  |  |  |  |
| LSB     | Least-significant bit/byte                        |  |  |  |  |

#### TEXAS INSTRUMENTS

#### www.ti.com

Appendix A

| MAC              | Message authentication code                             |
|------------------|---------------------------------------------------------|
| MCU              | Microcontroller unit                                    |
| MISO             | Master in, slave out                                    |
| MOSI             | Master out, slave in                                    |
| MSB              | Most-significant bit/byte                               |
| MUX              | Multiplexer                                             |
| NA               | Not applicable/available                                |
| NC               | Not connected                                           |
| OFB              | Output feedback (encryption)                            |
| PA               | Power amplifier                                         |
| PC               | Program counter                                         |
| PER              | Packet error rate                                       |
| PHY              | Physical layer                                          |
| PLL              | Phase-locked loop                                       |
| PM1, PM2,<br>PM3 | Power mode 1, 2, and 3                                  |
| PMC              | Power management controller                             |
| POR              | Power-on reset                                          |
| PWM              | Pulse-width modulator                                   |
| RAM              | Random access memory                                    |
| RC               | Resistor-capacitor                                      |
| RCOSC            | RC oscillator                                           |
| RF               | Radio frequency                                         |
| RSSI             | Receive signal strength indicator                       |
| RX               | Receive                                                 |
| SCK              | Serial clock                                            |
| SFD              | Start of frame delimiter                                |
| SFR              | Special function register                               |
| SPI              | Serial peripheral interface                             |
| SRAM             | Static random-access memory                             |
| ST               | Sleep timer                                             |
| TI               | Texas Instruments                                       |
| TX               | Transmit                                                |
| UART             | Universal asynchronous receiver/transmitter             |
| USART            | Universal synchronous/asynchronous receiver/transmitter |
| VCO              | Voltage-controlled oscillator                           |
| WDT              | Watchdog timer                                          |
| XOSC             | Crystal oscillator                                      |



## Additional Information

Texas Instruments offers a wide selection of cost-effective, low-power RF solutions for proprietary and standard-based wireless applications for use in industrial and consumer applications. Our selection includes RF transceivers, RF transmitters, RF front ends and System-on-Chips as well as various software solutions for the sub-1 and 2.4-GHz frequency bands.

In addition, Texas Instruments provides a large selection of support collateral such as development tools, technical documentation, reference designs, application expertise, customer support, third-party and university programs.

The Low-Power RF E2E Online Community provides you with technical support forums, videos and blogs, and the chance to interact with fellow engineers from all over the world.

With a broad selection of product solutions, end application possibilities, and the range of technical support, Texas Instruments offers the broadest low-power RF portfolio. **We make RF easy!** 

The following subsections point to where to find more information.

# TopicPageB.1Texas Instruments Low-Power RF Web Site285B.2Low-Power RF Online Community285B.3Texas Instruments Low-Power RF Developer Network285B.4Low-Power RF eNewsletter285



#### B.1 Texas Instruments Low-Power RF Web Site

Texas Instruments' Low-Power RF Web site has all our latest products, application and design notes, FAQ section, news and events updates, and much more. Just go to <u>www.ti.com/lprf</u>.

#### B.2 Low-Power RF Online Community

- Forums, videos, and blogs
- RF design help
- E2E interaction Posting one's own and reading other users' questions

Join us today at www.ti.com/lprf-forum

#### B.3 Texas Instruments Low-Power RF Developer Network

Texas Instruments has launched an extensive network of low-power RF development partners to help customers speed up their application development. The network consists of recommended companies, RF consultants, and independent design houses that provide a series of hardware module products and design services, including:

- RF circuit and low-power RF design services
- Low-power RF module solutions and development tools
- RF certification services and RF circuit manufacturing

Need help with modules, engineering services or development tools?

Search the Low-Power RF Developer Network to find a suitable partner! www.ti.com/lprfnetwork

#### B.4 Low-Power RF eNewsletter

The Low-Power RF eNewsletter keeps you up to date on new products, news releases, developers' news, and other news and events associated with low-power RF products from TI. The Low-Power RF eNewsletter articles include links to get more online information.

Sign up today on www.ti.com/lprfnewsletter.



## References

References and other useful material:

- 1. CC2543 System-on-Chip for 2.4-GHz USB Applications data sheet (SWRS107)
- 2. CC2544 System-on-Chip for 2.4-GHz USB Applications data sheet (SWRS103)
- 3. CC2545 System-on-Chip for 2.4-GHz USB Applications data sheet (SWRS106)
- 4. Advanced Encryption Standard (AES), also know as FIPS 197
- 5. I2C, a standard introduced by Philips, see I2C-Bus
- 6. Universal Serial Bus, USB, USB.org
- 7. Engineering change notice regarding USB Pull Up/ Pull Down resistors resistor\_ecn.pdf
- 8. Flash programming of CC253x/4x devices (SWRA410)

#### **EVALUATION BOARD/KIT/MODULE (EVM) ADDITIONAL TERMS**

Texas Instruments (TI) provides the enclosed Evaluation Board/Kit/Module (EVM) under the following conditions:

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods.

Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING LIMITED WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE. EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on TI's environmental and/or safety programs, please visit www.ti.com/esh or contact TI.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used. TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

#### **REGULATORY COMPLIANCE INFORMATION**

As noted in the EVM User's Guide and/or EVM itself, this EVM and/or accompanying hardware may or may not be subject to the Federal Communications Commission (FCC) and Industry Canada (IC) rules.

For EVMs **not** subject to the above rules, this evaluation board/kit/module is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION OR EVALUATION PURPOSES ONLY and is not considered by TI to be a finished end product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC or ICES-003 rules, which are designed to provide reasonable protection against radio frequency interference. Operation of the equipment may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

#### General Statement for EVMs including a radio

User Power/Frequency Use Obligations: This radio is intended for development/professional use only in legally allocated frequency and power limits. Any use of radio frequencies and/or power availability of this EVM and its development application(s) must comply with local laws governing radio spectrum allocation and power limits for this evaluation module. It is the user's sole responsibility to only operate this radio in legally acceptable frequency space and within legally mandated power limitations. Any exceptions to this are strictly prohibited and unauthorized by Texas Instruments unless user has obtained appropriate experimental/development licenses from local regulatory authorities, which is responsibility of user including its acceptable authorization.

#### For EVMs annotated as FCC – FEDERAL COMMUNICATIONS COMMISSION Part 15 Compliant

#### Caution

This device complies with part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### FCC Interference Statement for Class A EVM devices

This equipment has been tested and found to comply with the limits for a Class A digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference when the equipment is operated in a commercial environment. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instruction manual, may cause harmful interference to radio communications. Operation of this equipment in a residential area is likely to cause harmful interference in which case the user will be required to correct the interference at his own expense.

#### FCC Interference Statement for Class B EVM devices

This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- · Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

#### For EVMs annotated as IC – INDUSTRY CANADA Compliant

This Class A or B digital apparatus complies with Canadian ICES-003.

Changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate the equipment.

#### Concerning EVMs including radio transmitters

This device complies with Industry Canada licence-exempt RSS standard(s). Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device.

#### Concerning EVMs including detachable antennas

Under Industry Canada regulations, this radio transmitter may only operate using an antenna of a type and maximum (or lesser) gain approved for the transmitter by Industry Canada. To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that necessary for successful communication.

This radio transmitter has been approved by Industry Canada to operate with the antenna types listed in the user guide with the maximum permissible gain and required antenna impedance for each antenna type indicated. Antenna types not included in this list, having a gain greater than the maximum gain indicated for that type, are strictly prohibited for use with this device.

Cet appareil numérique de la classe A ou B est conforme à la norme NMB-003 du Canada.

Les changements ou les modifications pas expressément approuvés par la partie responsable de la conformité ont pu vider l'autorité de l'utilisateur pour actionner l'équipement.

#### Concernant les EVMs avec appareils radio

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes : (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible d'en compromettre le fonctionnement.

#### Concernant les EVMs avec antennes détachables

Conformément à la réglementation d'Industrie Canada, le présent émetteur radio peut fonctionner avec une antenne d'un type et d'un gain maximal (ou inférieur) approuvé pour l'émetteur par Industrie Canada. Dans le but de réduire les risques de brouillage radioélectrique à l'intention des autres utilisateurs, il faut choisir le type d'antenne et son gain de sorte que la puissance isotrope rayonnée équivalente (p.i.r.e.) ne dépasse pas l'intensité nécessaire à l'établissement d'une communication satisfaisante.

Le présent émetteur radio a été approuvé par Industrie Canada pour fonctionner avec les types d'antenne énumérés dans le manuel d'usage et ayant un gain admissible maximal et l'impédance requise pour chaque type d'antenne. Les types d'antenne non inclus dans cette liste, ou dont le gain est supérieur au gain maximal indiqué, sont strictement interdits pour l'exploitation de l'émetteur.

#### [Important Notice for Users of this Product in Japan]

#### This development kit is NOT certified as Confirming to Technical Regulations of Radio Law of Japan

If you use this product in Japan, you are required by Radio Law of Japan to follow the instructions below with respect to this product:

- Use this product in a shielded room or any other test facility as defined in the notification #173 issued by Ministry of Internal Affairs and Communications on March 28, 2006, based on Sub-section 1.1 of Article 6 of the Ministry's Rule for Enforcement of Radio Law of Japan,
- 2. Use this product only after you obtained the license of Test Radio Station as provided in Radio Law of Japan with respect to this product, or
- 3. Use of this product only after you obtained the Technical Regulations Conformity Certification as provided in Radio Law of Japan with respect to this product. Also, please do not transfer this product, unless you give the same notice above to the transferee. Please note that if you could not follow the instructions above, you will be subject to penalties of Radio Law of Japan.

#### Texas Instruments Japan Limited (address) 24-1, Nishi-Shinjuku 6 chome, Shinjuku-ku, Tokyo, Japan

http://www.tij.co.jp

【ご使用にあたっての注】

本開発キットは技術基準適合証明を受けておりません。

本製品のご使用に際しては、電波法遵守のため、以下のいずれかの措置を取っていただく必要がありますのでご注意ください。

- 1. 電波法施行規則第6条第1項第1号に基づく平成18年3月28日総務省告示第173号で定められた電波暗室等の試験設備でご使用いただく。
- 2. 実験局の免許を取得後ご使用いただく。
- 3. 技術基準適合証明を取得後ご使用いただく。

なお、本製品は、上記の「ご使用にあたっての注意」を譲渡先、移転先に通知しない限り、譲渡、移転できないものとします。

上記を遵守頂けない場合は、電波法の罰則が適用される可能性があることをご留意ください。

日本テキサス・インスツルメンツ株式会社 東京都新宿区西新宿6丁目24番1号 西新宿三井ビル http://www.tij.co.jp

#### EVALUATION BOARD/KIT/MODULE (EVM) WARNINGS, RESTRICTIONS AND DISCLAIMERS

**For Feasibility Evaluation Only, in Laboratory/Development Environments.** Unless otherwise indicated, this EVM is not a finished electrical equipment and not intended for consumer use. It is intended solely for use for preliminary feasibility evaluation in laboratory/development environments by technically qualified electronics experts who are familiar with the dangers and application risks associated with handling electrical mechanical components, systems and subsystems. It should not be used as all or part of a finished end product.

Your Sole Responsibility and Risk. You acknowledge, represent and agree that:

- 1. You have unique knowledge concerning Federal, State and local regulatory requirements (including but not limited to Food and Drug Administration regulations, if applicable) which relate to your products and which relate to your use (and/or that of your employees, affiliates, contractors or designees) of the EVM for evaluation, testing and other purposes.
- 2. You have full and exclusive responsibility to assure the safety and compliance of your products with all such laws and other applicable regulatory requirements, and also to assure the safety of any activities to be conducted by you and/or your employees, affiliates, contractors or designees, using the EVM. Further, you are responsible to assure that any interfaces (electronic and/or mechanical) between the EVM and any human body are designed with suitable isolation and means to safely limit accessible leakage currents to minimize the risk of electrical shock hazard.
- 3. You will employ reasonable safeguards to ensure that your use of the EVM will not result in any property damage, injury or death, even if the EVM should fail to perform as described or expected.
- 4. You will take care of proper disposal and recycling of the EVM's electronic components and packing materials.

**Certain Instructions**. It is important to operate this EVM within TI's recommended specifications and environmental considerations per the user guidelines. Exceeding the specified EVM ratings (including but not limited to input and output voltage, current, power, and environmental ranges) may cause property damage, personal injury or death. If there are questions concerning these ratings please contact a TI field representative prior to connecting interface electronics including input power and intended loads. Any loads applied outside of the specified output range may result in unintended and/or inaccurate operation and/or possible permanent damage to the EVM and/or interface electronics. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, some circuit components may have case temperatures greater than 60°C as long as the input and output are maintained at a normal ambient operating temperature. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors which can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during normal operation, please be aware that these devices may be very warm to the touch. As with all electronic evaluation tools, only qualified personnel knowledgeable in electronic measurement and diagnostics normally found in development environments should use these EVMs.

Agreement to Defend, Indemnify and Hold Harmless. You agree to defend, indemnify and hold TI, its licensors and their representatives harmless from and against any and all claims, damages, losses, expenses, costs and liabilities (collectively, "Claims") arising out of or in connection with any use of the EVM that is not in accordance with the terms of the agreement. This obligation shall apply whether Claims arise under law of tort or contract or any other legal theory, and even if the EVM fails to perform as described or expected.

Safety-Critical or Life-Critical Applications. If you intend to evaluate the components for possible use in safety critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, such as devices which are classified as FDA Class III or similar classification, then you must specifically notify TI of such intent and enter into a separate Assurance and Indemnity Agreement.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |  |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|--|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |  |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |  |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |  |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |  |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |  |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |  |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |  |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |  |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |  |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |  |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |  |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |  |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated