# TMS320C2834x Delfino MCU

# **Silicon Errata**



Literature Number: SPRZ267F March 2009-Revised August 2012



# Contents

| 1 | Introduction                                                     | 4 |
|---|------------------------------------------------------------------|---|
| 2 | Device and Development Support Tool Nomenclature                 | 4 |
| 3 | Device Markings                                                  | 5 |
| 4 | Known Design Marginality/Exceptions to Functional Specifications | 6 |
| 5 | Documentation Support 1                                          | 2 |
| 6 | Revision History 1                                               | 3 |



# List of Figures

| 1 | Examples of Device Markings                                      | 5 |
|---|------------------------------------------------------------------|---|
| 2 | Device Nomenclature                                              | 5 |
| 3 | Difference Between Expected and Erroneous Operation of START Bit | 8 |
|   |                                                                  |   |

# List of Tables

| 1 | Determining Silicon Revision From Lot Trace Code (2834x Devices) | 5 |
|---|------------------------------------------------------------------|---|
| 2 | Advisory List                                                    | 6 |



# TMS320C2834x Delfino MCU Silicon Errata

# 1 Introduction

This document describes the silicon updates to the functional specifications for the TMS320C2834x microcontrollers (MCUs).

The updates are applicable to:

- 179-ball MicroStar BGA™, ZHH Suffix
- 256-ball Plastic BGA, ZFE Suffix

## 2 Device and Development Support Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all [TMS320] DSP devices and support tools. Each TMS320<sup>™</sup> DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (for example, **TMS**320C28345). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS).

- **TMX** Experimental device that is not necessarily representative of the final device's electrical specifications
- **TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification
- **TMS** Fully qualified production device

Support tool development evolutionary flow:

- **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing
- TMDS Fully qualified development-support product

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, ZFE) and temperature range (for example, T).

MicroStar BGA, TMS320 are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.



### 3 Device Markings

Figure 1 provides examples of the 2834x device markings and defines each of the markings. The device revision can be determined by the symbols marked on the top of the package as shown in Figure 1. Some prototype devices may have markings different from those illustrated. Figure 2 shows the device nomenclature.



Figure 1. Examples of Device Markings





Figure 2. Device Nomenclature



# 4 Known Design Marginality/Exceptions to Functional Specifications

### Table 2. Advisory List

| Title P                                                                 | age |
|-------------------------------------------------------------------------|-----|
| Advisory — Boot ROM - Incorrect MUX Configuration for Jump to XINTF x32 | 7   |
| Advisory — Memory: Prefetching Beyond Valid Memory                      | 7   |
| Advisory — SCI: Incorrect Operation of SCI in Address Bit Mode          | 8   |
| Advisory —eCAN: Abort Acknowledge Bit Not Set                           | 9   |
| Advisory — GPIO: GPIO Qualification                                     | 10  |
| Advisory — PWM: Internal Pullups Briefly Enabled During Power Up        | 10  |
| Advisory —eQEP: Missed First Index Event                                | 11  |
| Advisory — eQEP: eQEP Inputs in GPIO Asynchronous Mode                  | 11  |

| www.ti.com                                                                                        | Advisory — Boot ROM - Incorrect MUX Configuration for Jump to XINTF x32                                                                                                                                                                                                                                            |  |  |
|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advisory                                                                                          | Boot ROM - Incorrect MUX Configuration for Jump to XINTF x32                                                                                                                                                                                                                                                       |  |  |
| Revision(s) Affected                                                                              | 0                                                                                                                                                                                                                                                                                                                  |  |  |
| Details                                                                                           | The boot ROM incorrectly configures GPBMUX2 for peripheral operation instead of XD[31:16]. This issue affects the jump to XINTF x32 boot mode.                                                                                                                                                                     |  |  |
| Workaround None. Use "Jump to XINTF x16 boot mode" instead as x32 mode is not supp device family. |                                                                                                                                                                                                                                                                                                                    |  |  |
| Advisory                                                                                          | Memory: Prefetching Beyond Valid Memory                                                                                                                                                                                                                                                                            |  |  |
| Revision(s) Affected                                                                              | 0                                                                                                                                                                                                                                                                                                                  |  |  |
| Details                                                                                           | The C28x CPU prefetches instructions beyond those currently active in its pipeline. If the prefetch occurs past the end of valid memory, then the CPU may receive an invalid opcode.                                                                                                                               |  |  |
| Workaround                                                                                        | The prefetch queue is 8 x16 words in depth. Therefore, code should not come within 8 words of the end of valid memory. This restriction applies to all memory regions and all memory types (flash, OTP, SARAM, XINTF) on the device. Prefetching across the boundary between two valid memory blocks is all right. |  |  |
|                                                                                                   | Example 1: M1 ends at address 0x7FF and is not followed by another memory block.<br>Code in M1 should be stored no farther than address 0x7F7. Addresses 0x7F8–0x7FF<br>should not be used for code.                                                                                                               |  |  |
|                                                                                                   | Example 2: M0 ends at address 0x3FF and valid memory (M1) follows it. Code in M0 can be stored up to and including address 0x3FF. Code can also cross into M1 up to and including address 0x7F7.                                                                                                                   |  |  |



| Advisory             | SCI: Incorrect Operation of SCI in Address Bit Mode                                                                                                                                                                                                                                   |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                     |  |  |
| Details              | SCI does not look for STOP bit after the ADDR bit. Instead, SCI starts looking for the start bit beginning on sub-sample 6 of the ADDR bit. Slow rise-time from ADDR to STOP bit can cause the false START bit to occur since the 4th sub-sample for the start bit may be sensed low. |  |  |

Expected Operation:



Erroneous Operation:



Figure 3. Difference Between Expected and Erroneous Operation of START Bit

**Workaround(s)** Program the baud rate of the SCI to be slightly slower than the actual. This will cause the 4th sub-sample of the false START bit to be delayed in time, and therefore occur more towards the middle of the STOP bit (away from the signal transition region). The amount of baud slowing needed depends on the rise-time of the signal in the system. Alternatively, IDLE mode of the SCI module may be used, if applicable.

| Advisory             | eCAN: Abort Acknowledge Bit Not Set                                                                                                                                                                                                                                                                                                                      |  |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                        |  |  |
| Details              | After setting a Transmission Request Reset (TRR) register bit to abort a message, there are some rare instances where the TRRn and TRSn bits will clear without setting the Abort Acknowledge (AAn) bit. The transmission itself is correctly aborted, but no interrupt is asserted and there is no indication of a pending operation.                   |  |  |
|                      | In order for this rare condition to occur, all of the following conditions must happen:                                                                                                                                                                                                                                                                  |  |  |
|                      | <ol> <li>The previous message was not successful, either because of lost arbitration or<br/>because no node on the bus was able to acknowledge it or because an error frame<br/>resulted from the transmission. The previous message need not be from the same<br/>mailbox in which a transmit abort is currently being attempted.</li> </ol>            |  |  |
|                      | <ol> <li>The TRRn bit of the mailbox should be set in a CPU cycle immediately following the<br/>cycle in which the TRSn bit was set. The TRSn bit remaining set due to incompletion<br/>of transmission satisfies this condition as well; that is, the TRSn bit could have been<br/>set in the past, but the transmission remains incomplete.</li> </ol> |  |  |
|                      | 3. The TRRn bit must be set in the exact SYSCLKOUT cycle where the CAN module is                                                                                                                                                                                                                                                                         |  |  |

in idle state for one cycle. The CAN module is said to be in idle state when it is not in the process of receiving/transmitting data.

If these conditions occur, then the TRRn and TRSn bits for the mailbox will clear t<sub>clr</sub> SYSCLKOUT cycles after the TRR bit is set where:

 $t_{cir} = [(mailbox number) * 2] + 3 SYSCLKOUT cycles$ 

The TAn and AAn bits will not be set if this condition occurs. Normally, either the TA or AA bit sets after the TRR bit goes to zero.

When this problem occurs, the TRRn and TRSn bits will clear within  $t_{clr}$  SYSCLKOUT Workaround(s) cycles. To check for this condition, first disable the interrupts. Check the TRRn bit t<sub>clr</sub> SYSCLKOUT cycles after setting the TRRn bit to make sure it is still set. A set TRRn bit indicates that the problem did not occur.

> If the TRRn bit is cleared, it could be because of the normal end of a message and the corresponding TAn or AAn bit is set. Check both the TAn and AAn bits. If either one of the bits is set, then the problem did not occur. If they are both zero, then the problem did occur. Handle the condition like the interrupt service routine would except that the AAn bit does not need clearing now.

If the TAn or AAn bit is set, then the normal interrupt routine will happen when the interrupt is re-enabled.

Advisory — eCAN: Abort Acknowledge Bit Not Set



| Advisory             | GPIO: GPIO Qualification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Details              | If a GPIO pin is configured for "n" SYSCLKOUT cycle qualification period<br>(where $1 \le n \le 510$ ) with "m" qualification samples (m = 3 or 6), it is possible that an<br>input pulse of [n * m – (n – 1)] width may get qualified (instead of n * m). This depends<br>upon the alignment of the asynchronous GPIO input signal with respect to the phase of<br>the internal prescaled clock, and hence, is not deterministic. The probability of this kind<br>of wrong qualification occurring is "1/n". |  |  |
|                      | Worst-case example:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                      | If n = 510, m = 6, a GPIO input width of (n * m) = 3060 SYSCLKOUT cycles is required to pass qualification. However, because of the issue described in this advisory, the minimum GPIO input width which may get qualified is $[n * m - (n - 1)] = 3060 - 509 = 2551$ SYSCLKOUT cycles.                                                                                                                                                                                                                       |  |  |
| Workaround(s)        | None. Ensure a sufficient margin is in the design for input qualification.                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Advisory             | PWM: Internal Pullups Briefly Enabled During Power Up                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Details              | During power up, the pullups on the PWM pins are forced on briefly. This causes a low current glitch on the pin. <i>This is not an issue during a warm reset.</i>                                                                                                                                                                                                                                                                                                                                             |  |  |
| Workaround(s)        | This can be overcome by using a 1–2 $k\Omega$ resistor to ground the pin.                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |



| www.ti.com           | Advisory — eQEP: Missed First Index Event                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advisory             | eQEP: Missed First Index Event                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Details              | If the first index event edge at the QEPI input occurs at any time from one system clock cycle before the corresponding QEPA/QEPB edge to two system clock cycles after the corresponding QEPA/QEP edge, then the eQEP module may miss this index event. This can result in the following behavior:                                                                                                                                                                               |  |  |
|                      | <ul> <li>QPOSCNT will not be reset on the first index event if QEPCTL[PCRM] = 00b or 10b<br/>(position counter reset on an index event or position counter reset on the first index<br/>event).</li> </ul>                                                                                                                                                                                                                                                                        |  |  |
|                      | <ul> <li>The first index event marker flag (QEPSTS[FIMF]) will not be set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Workaround(s)        | Reliable operation is achieved by delaying the index signal such that the QEPI event edge occurs at least two system clock cycles after the corresponding QEPA/QEPB signal edge. For cases where the encoder may impart a negative delay ( $t_d$ ) to the QEPI signal with respect to the corresponding QEPA/QEPB signal (that is, QEPI edge occurs before the corresponding QEPA/QEPB edge), the QEPI signal should be delayed by an amount greater than " $t_d$ + 2*SYSCLKOUT". |  |  |
| Advisory             | eQEP: eQEP Inputs in GPIO Asynchronous Mode                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| Details              | If any of the eQEP input pins are configured for GPIO asynchronous input mode via the GPxQSELn registers, the eQEP module may not operate properly. For example, QPOSCNT may not reset or latch properly, and pulses on the input pins may be missed. This is because the eQEP peripheral assumes the presence of external synchronization to SYSCLKOUT on inputs to the module.                                                                                                  |  |  |
|                      | For proper operation of the eQEP module, input GPIO pins should be configured via the GPxQSELn registers for synchronous input mode (with or without qualification). This is the default state of the GPxQSEL registers at reset. All existing eQEP peripheral examples supplied by TI also configure the GPIO inputs for synchronous input mode.                                                                                                                                 |  |  |
|                      | The asynchronous mode should not be used for eQEP module input pins.                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Workaround(s)        | Configure GPIO inputs configured as eQEP pins for non-asynchronous mode (any GPxQSELn register option except "11b = Asynchronous").                                                                                                                                                                                                                                                                                                                                               |  |  |



Documentation Support

## 5 **Documentation Support**

For device-specific data sheets and related documentation, visit the TI web site at: http://www.ti.com.

For further information regarding the 2834x devices, see the *TMS320C28346*, *TMS320C28345*, *TMS320C28344*, *TMS320C28343*, *TMS320C28342*, *TMS320C28341* Delfino Microcontrollers Data Manual (literature number SPRS516).



# 6 Revision History

This revision history highlights the technical changes made to the SPRZ267E errata document to make it an SPRZ267F revision.

Scope: See table below.

| LOCATION  | ADDITIONS, DELETIONS, AND MODIFICATIONS                                          |  |  |
|-----------|----------------------------------------------------------------------------------|--|--|
| Section 4 | Known Design Marginality/Exceptions to Functional Specifications:                |  |  |
|           | <ul> <li>Added "eQEP: eQEP Inputs in GPIO Asynchronous Mode" advisory</li> </ul> |  |  |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated