



# Two Channel SATA 3 Gbps Redriver With Cable Detect

Check for Samples: SN75LVCP412CD

# **FEATURES**

- Fully Integrated Cable Detect Feature Compliant with SATA 2.6 Spec
- Enables System Power Savings of up to 200mW When HDD is Not Detected at eSATA Connector
- Low Device Power
  - <200mW (Typ) in Active Mode
  - <20mW (Typ) in Auto Low Power Mode
  - <2mW (Max) in Standby Mode</li>
- Supports Common Mode Biasing for OOB Signaling with Fast Turn-On
- Channel Selectable Output Pre-Emphasis
- Excellent Jitter and Loss Compensation

### Capability to Over 20" FR4 Trace

High Protection Against ESD Transient

HBM: 8,000VCDM: 1,500VMM: 200V

- 20 Pin QFN 4x4 Package
- Pin Compatible to LVCP412/LVCP412A

#### **APPLICATIONS**

 Notebooks, Desktops, Docking Stations, Servers and Workstations

## DESCRIPTION

The SN75LVCP412CD is a dual channel, single lane SATA redriver and signal conditioner supporting data rates up to 3.0Gbps that complies with SATA spec revision 2.6.

The SN75LVCP412CD operates from a single 3.3V supply. Integrated  $100-\Omega$  line termination and self-biasing make the device suitable for AC coupling. The inputs incorporate an OOB detector which automatically turns the differential outputs off while maintaining a stable output common-mode voltage compliant to SATA link. The device is also designed to handle SSC transmission per SATA spec.

The SN75LVCP412CD handles interconnect losses at both its input and output. The built-in transmitter pre-emphasis feature is capable of applying 0dB or 2.5dB of relative amplification at higher frequencies to counter the expected interconnect loss. On the receive side the device applies a fixed equalization of 7dB to boost input frequencies near 1.5GHz. Collectively, the input equalization and output pre-emphasis features of the device works to fully restore SATA signal integrity over extended cable and backplane pathways.

The device is hot-plug capable<sup>(1)</sup> preventing device damage under device *hot*-insertion such as async signal plug/removal, un-powered plug/removal, powered plug/removal or surprise plug/removal.

(1) Requires use of AC coupling capacitors at differential inputs and outputs

## ORDERING INFORMATION(1)

| PART NUMBER       | PART MARKING | PACKAGE                 |
|-------------------|--------------|-------------------------|
| SN75LVCP412CDRTJR | 412CD        | 20-pin RTJ reel (large) |
| SN75LVCP412CDRTJT | 412CD        | 20-pin RTJ reel (small) |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SLLSE62 -DECEMBER 2010 www.ti.com





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



# In Notebook and Desktop Motherboard



**In Notebook Dock** 

Figure 1. Typical Application





Figure 2. Block Diagram

# **PIN ASSIGNMENTS**



### **PIN FUNCTIONS**

| PIN              | 1           |              |                                                                                                        |
|------------------|-------------|--------------|--------------------------------------------------------------------------------------------------------|
| NO.              | NAME        | I/O TYPE     | DESCRIPTION                                                                                            |
| HIGH SPEEL       | 1           | ENTIAL I/O   |                                                                                                        |
|                  | 1           | 1            |                                                                                                        |
| 2                | RX1N        | I, VML       |                                                                                                        |
| 1                | RX1P        | I, VML       | Non-inverting and inverting CML differential inputs for CH 1 and CH 2. These pins are tied to an       |
| 12               | RX2N        | I, VML       | internal voltage bias by dual termination resistor circuit.                                            |
| 11               | RX2P        | I, VML       |                                                                                                        |
| 14               | TX1N        | O, VML       |                                                                                                        |
| 15 TX1P          |             | O, VML       | Non-inverting and inverting CML differential outputs for CH 1 and CH 2. These pins are internally tied |
| 4                | TX2N        | O, VML       | to voltage bias by termination resistors.                                                              |
| 5                | TX2P        | O, VML       |                                                                                                        |
| CONTROL P        | PINS        |              |                                                                                                        |
| 7                | EN          | I, LVCMOS    | Device enable pin. Internally PU to VCC.                                                               |
| 18               | CD          | O,<br>LVCMOS | Indicates presence or absence of external HDD attachment to LVCP412CD (via eSATA connector).           |
| 19               | PS          | I, LVCMOS    | Selects/de-selects cable detect feature of device. Internally PU to VCC.                               |
| 8, 9             | PE1,<br>PE2 | I, LVCMOS    | Selects pre-emphasis settings for CH 1 and CH 2 per Table 4. Internally PD to GND.                     |
| POWER            |             |              |                                                                                                        |
| 6, 10, 16,<br>20 | VCC         | Power        | Positive supply, should be 3.3V ±10%.                                                                  |
| 3, 13, 17        | GND         | Power        | Supply ground                                                                                          |

# **DEVICE SETTINGS**

# Table 1. Device State

| EN DEVICE STATE |         | DESCRIPTION                                |  |  |
|-----------------|---------|--------------------------------------------|--|--|
| Н               | Active  | ALP <sup>(1)</sup> enabled (default state) |  |  |
| L               | Standby | Device in standby mode                     |  |  |

(1) ALP = Auto low power mode active

# Table 2. Enabling/Disabling Cable Detect via PS Pin

| PS CABLE DETECT FEATURE |         | DESCRIPTION                           |
|-------------------------|---------|---------------------------------------|
| L Disabled              |         | CD feature is not enabled             |
| Н                       | Enabled | CD feature is enabled (default state) |

# **Table 3. Cable Detect Status Indicator Pin**

| CD | CD CABLE CONNECTION STATUS DESCRI                  |                      |  |  |
|----|----------------------------------------------------|----------------------|--|--|
| L  | Valid connection detected at eSATA port            | Ext HDD attached     |  |  |
| Н  | Valid connection <b>NOT</b> detected at eSATA port | Ext HDD NOT attached |  |  |

# Table 4. Output Pre-Emphasis (Device in active state)

| PE1 | PE2 | FUNCTION                                                            |
|-----|-----|---------------------------------------------------------------------|
| 0   | 0   | Normal SATA output (default state); CH 1 and CH 2 $ ightarrow$ 0 dB |
| 1   | 0   | CH 1 $\rightarrow$ 2.5 dB pre-emphasis; CH 2 $\rightarrow$ 0 dB     |
| 0   | 1   | CH 2 $\rightarrow$ 2.5 dB pre-emphasis; CH 1 $\rightarrow$ 0 dB     |
| 1   | 1   | CH 1 and CH 2 → 2.5 dB pre-emphasis                                 |



SLLSE62 -DECEMBER 2010 www.ti.com



- (1) Place supply caps close to device pin.
- (2) Device shown with cable detect mode ON (PS=H, EN=H).
- (3) Output pre-emphasis (PE1, PE2) is shown enabled. Setting will depend on device placement relative to eSATA connector.
- (4) For reliable cable detect operation, CH1 trace length to eSATA connector pin must be within 2" (<5 cm).

Figure 3. Device Implementation

### **OPERATION DESCRIPTION**

# INPUT EQUALIZATION

Each differential input of the SN75LVCP412CD has +7dB of fixed equalization in its front stage. The equalization will amplify high frequency signals to correct for loss from the transmission channel. The input equalizer is designed to recover a signal even when no eye is present at the receiver and will affectively support a FR4 trace at the input anywhere from <4 inches to 20 inches or <10 cm to >50 cm.

### **OUTPUT PRE-EMPHASIS**

The SN75LVCP412CD provides single step pre-emphasis from 0dB to 2.5dB at each of its differential outputs. Pre-emphasis is controlled independently for each channel and is set by the control pins PE1 and PE2 as shown in Table 4. The pre-emphasis duration is 0.7 UI or 133ps (typ) at SATA 3.0Gbps speed.

# **LOW POWER MODES**

- Standby Mode (Triggered by EN pin when EN =  $H\rightarrow L$ )
  - Standby mode is controlled by enable (EN) pin. In its default state this pin is internally pulled high, pulling this pin LOW will put the device in standby mode within 2us (max). In this mode all active components of the device are driven to their quiescent level and differential outputs are driven to Hi Z (open). Max power dissipation is 2mW. Exiting to normal operation requires a maximum latency of 20 us.
- Auto Low Power Mode (Triggered when a given channel is in electrical idle state for >10us and EN = H, PS =

Device enters and exits low power mode by actively monitoring input signal (VIDp-p) level on each of its channel independently. When input signal on either or both channel is in the electrical idle state, i.e. VIDp-p < 50mV and stays in this state for > 18 µs the associated channel(s) enter low power state. In this state, output of the associated channel(s) is held to TX VCM and device selectively shuts off some circuitry to lower power by >75% of its normal operating power. Exit time from auto low power mode is less than 50ns (max).

# TEXAS INSTRUMENTS

## Cable Detect Feature (see Figure 4 and Figure 5)

Cable detect mode (for this mode to be active PS and EN must be tied H via a  $4.7k\Omega$  or both pins left as NC. Device must be placed < 2" (or <5cm) from eSATA connector).

To use this feature CH 1 input must be connected to SATA host while CH 2 input to eSATA connector. After power up device sets CD = 0, which makes the SATA Host monitoring this pin go into normal SATA OOB state where host will send out COMRESETs (refer to SATA spec ver. 2.6 Gold) to look for a connected device. The LVCP412CD has a detector circuit that monitors voltage level at its CH1 outputs which changes based on a closed or open termination. CD pin polarity at power up is at L and remains L if connection is found. It will transition to H if connection is not found.

In the event that an eSATA host connected to CH1 of LVCP412CD goes to Partial or Slumber mode and the ext HDD is removed, then CD pin of device will continue to remain L until Host wakes up from Partial or Slumber mode and restarts the link by sending out COMWAKE. After the transmission of first valid OOB signal from host the LVCP412CD will detect that no device is attached to esata socket and thereby pull CD pin H indicating to the host that device is removed.

eSATA host can utilize the polarity of CD pin to shutdown (CD = 1) or turn ON (CD = 0). When host is in shutdown mode then no COMRESETs are transmitted thereby saving power. After having established no connection the LVCP412CD switches to listen mode whereby it listens to COMINTS (refer to SATA spec ver. 2.6 Gold) on CH2. Per SATA spec any SATA compliant peripheral PHY, after power-up, will transmit COMINT in the event that it does not receive a valid COMRESET from the host. If COMINT is detected by the LVCP412CD on CH2 it will switch CD status to L indicating a connection has been found. The SATA host that is monitoring the status of CD pin can now turn-ON as a device is connected and the link training is subsequently established.

Without CD feature, eSATA host sends COMRESETs at frequent intervals (ms) looking for attached HDD thereby burning power even when



With 412CD, eSATA host is automatically turned OFF when no HDD is connected. Power savings of ~100mW - 200mW is possible on host side

Figure 4. Cable Detect

Vcc = Valid (>2.9V) EN = L Device Power Standby Mode UP(EN = H)CD=H CD=L EN = H NO Active Mode PS = H CD=L CD Mode Disabled CD Mode **Enabled** YES P5=L Monitor OOB OOB Detected Active Mode on CH2 RX on CH2 CD = LTermination Detected Monitor

Figure 5. Device Operating States

**Termination Not** 

Detected

CH1 for valid

Termination

### **DEVICE POWER**

The SN75LVCP412CD is designed to operate from a single 3.3V supply. Always practice proper power supply sequencing procedures. Apply  $V_{CC}$  first before any input signals are applied to the device. Power down sequence is in reverse order.

### **OUT-OF-BAND (OOB) SUPPORT**

The squelch detector circuit within the device enables full detection of OOB signaling as specified in SATA spec 2.6. Differential signal amplitude at the receiver input of  $50\text{mV}_{\text{p-p}}$  or less is not detected as an activity and hence not passed to the output. Differential signal amplitude of 150mVp-p or more is detected as an activity and therefore passed to the output indicating activity. Squelch circuit ON/OFF time is 5ns max. While in squelch mode outputs are held to VCM.

Listen Mode

Diable CH1

CD=H

# TEXAS INSTRUMENTS

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                          |                                     | VALUE                        | UNIT |  |
|--------------------------|-------------------------------------|------------------------------|------|--|
| Supply voltage range (2) | V <sub>CC</sub>                     | -0.5 to 4                    | V    |  |
| Voltago rongo            | Differential I/O                    | -0.5 to 4                    | V    |  |
| Voltage range Cont       | Control I/O                         | $-0.5$ to $V_{CC}$ + 0.5     | V    |  |
| Electrostatic discharge  | Human body model <sup>(3)</sup>     | ±8000                        | V    |  |
|                          | Charged-device model <sup>(4)</sup> | ±1500                        | V    |  |
|                          | Machine model (5)                   | ±200                         | V    |  |
| Continuous power dissipa | ation                               | See Dissipation Rating Table |      |  |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values, except differential voltages, are with respect to network ground terminal.
- (3) Tested in accordance with JEDEC Standard 22, Test Method A114-B
- (4) Tested in accordance with JEDEC Standard 22, Test Method C101-A
- (5) Tested in accordance with JEDEC Standard 22, Test Method A115-A

# THERMAL INFORMATION

|                         | THERMAL METRIC <sup>(1)</sup>                | SN75LVCP412CD | LINUTO |
|-------------------------|----------------------------------------------|---------------|--------|
|                         | THERMAL METRIC**                             | RTJ (20) PINS | UNITS  |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 47.9          |        |
| $\theta_{JCtop}$        | Junction-to-case (top) thermal resistance    | 44.9          |        |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 24.4          | °C/M   |
| ΨЈТ                     | Junction-to-top characterization parameter   | 0.6           | °C/W   |
| ΨЈВ                     | Junction-to-board characterization parameter | 24.4          |        |
| $\theta_{\text{JCbot}}$ | Junction-to-case (bottom) thermal resistance | 5.7           |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

### RECOMMENDED OPERATING CONDITIONS

typical values for all parameters are at  $V_{CC} = 3.3V$  and  $T_A = 25$ °C. All temperature limits are specified by design.

|                       |                                |                                     | MIN | NOM | MAX | UNITS |
|-----------------------|--------------------------------|-------------------------------------|-----|-----|-----|-------|
| V <sub>CC</sub>       | Supply voltage                 |                                     | 3   | 3.3 | 3.6 | V     |
| T <sub>Vcc0-90%</sub> | Supply ramp time               | Supply ramp 0V – 0.9V <sub>CC</sub> |     | 1   | 10  | ms    |
| C <sub>COUPLING</sub> | Coupling capacitor             |                                     |     | 12  |     | nF    |
|                       | Operating free-air temperature |                                     | 0   |     | 85  | °C    |



# **DEVICE ELECTRICAL CHARACTERISTICS**

under recommended operating conditions (unless otherwise noted)

|                         | PARAMETER                           | TEST CONDITIONS                              | MIN | TYP | MAX | UNITS     |
|-------------------------|-------------------------------------|----------------------------------------------|-----|-----|-----|-----------|
| P <sub>Active</sub>     | Device power dissipation            | EN, PE1, PE2 in default state, K28.5 pattern |     | 185 | 280 | mW        |
| I <sub>CC</sub>         | Active Supply Current               | at 3 Gbps, $V_{ID} = 700 \text{ mV}_{p-p}$   |     | 56  | 78  | mA        |
| P <sub>SDWN</sub>       | Standby Power                       | EN = 0 V                                     |     | 1.3 | 2.1 | mW        |
| I <sub>CCSDWN</sub>     | Standby Current                     | EN = 0 V                                     |     | 380 | 560 | uA        |
| I <sub>CC-ALP</sub>     | ALP (auto low power) supply current | Auto low power conditions met                |     | 5.0 | 6.5 | mA        |
| P <sub>ALP</sub>        | ALP (auto low power) supply power   | Auto low power conditions met                |     | 17  | 24  | mW        |
|                         | Maximum data rate                   |                                              |     |     | 3.0 | Gbps      |
| t <sub>PDelay</sub>     | Propagation delay                   | Measured using K28.5 pattern (see Figure 8)  |     | 320 | 450 | ps        |
| t <sub>ENB</sub>        | Device enable time                  | EN = 0 → 1                                   |     |     | 5   | us        |
| t <sub>DIS</sub>        | Device disable time                 | EN = 1 → 0                                   |     |     | 2   | us        |
| AutoLP <sub>ENTRY</sub> | ALP entry time                      | Electrical idle at input, See Figure 11      |     | 18  | 30  | us        |
| AutoLP <sub>EXIT</sub>  | ALP exit time                       | After first signal activity, See Figure 11   |     | 28  | 50  | ns        |
| V <sub>OOB</sub>        | Input OOB threshold                 |                                              | 50  | 90  | 150 | $mV_{pp}$ |
| t <sub>OOB1</sub>       | OOB mode enter                      | See Figure 9                                 |     | 4   | 8   | ns        |
| t <sub>OOB2</sub>       | OOB mode exit                       |                                              |     | 5   | 8   | ns        |

# **CONTROL LOGIC ELECTRICAL CHARACTERISTICS**

under recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                       | TEST CONDITIONS          | MIN | TYP | MAX | UNITS |
|--------------------|---------------------------------|--------------------------|-----|-----|-----|-------|
| V <sub>IH</sub>    | Input high voltage (EN, PS, PE) |                          | 1.4 |     |     | V     |
| V <sub>IL</sub>    | Input low voltage (EN, PS, PE)  |                          |     |     | 0.5 | V     |
| VIN <sub>HYS</sub> | Input hysteresis (EN, PS, PE)   |                          |     | 100 |     | mV    |
| I <sub>IH</sub>    | Input high current (EN, PS, PE) |                          |     |     | 10  | μA    |
| I <sub>IL</sub>    | Input low current (EN, PS, PE)  |                          |     |     | 10  | μA    |
| V <sub>OH</sub>    | High level output voltage (CD)  | I <sub>O</sub> = -500 μA | 2.7 |     | 3.6 | V     |
| V <sub>OL</sub>    | High level output voltage (CD)  | Ι <sub>Ο</sub> = 500 μΑ  |     |     | 0.1 | V     |





# RECEIVER AC/DC ELECTRICAL CHARACTERISTICS

under recommended operating conditions (unless otherwise noted)

|                      | PARAMETER                        | TEST CONDITIONS                                                                                                                                           | MIN | TYP | MAX  | UNITS |
|----------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| Z <sub>DIFFRX</sub>  | Differential-input impedance     |                                                                                                                                                           | 85  | 100 | 115  | Ω     |
| Z <sub>SERX</sub>    | Single-ended input impedance     |                                                                                                                                                           | 40  |     |      | Ω     |
| $VCM_{RX}$           | Common-mode voltage              |                                                                                                                                                           |     | 1.6 |      | V     |
|                      |                                  | f = 150 MHz - 300 MHz                                                                                                                                     | 18  | 24  |      |       |
| $RL_{DiffRX}$        |                                  | f = 300 MHz - 600 MHz                                                                                                                                     | 14  | 20  |      |       |
|                      | Differential mode return<br>Loss | f = 600 MHz - 1.2 GHz                                                                                                                                     | 10  | 20  |      | dB    |
|                      | 2000                             | f = 1.2 GHz – 2.4 GHz                                                                                                                                     | 8   | 11  |      |       |
|                      |                                  | f = 2.4 GHz – 3.0 GHz                                                                                                                                     | 3   | 11  |      |       |
|                      |                                  | f = 150 MHz - 300 MHz                                                                                                                                     | 5   | 11  |      |       |
|                      | Common-mode return Loss          | f = 300 MHz - 600 MHz                                                                                                                                     | 5   | 14  |      | dB    |
| RL <sub>CMRX</sub>   |                                  | f = 600 MHz – 1.2 GHz                                                                                                                                     | 2   | 17  |      |       |
|                      |                                  | f = 1.2 GHz – 2.4 GHz                                                                                                                                     | 1   | 16  |      |       |
|                      |                                  | f = 2.4 GHz – 3.0 GHz                                                                                                                                     | 1   | 8   |      |       |
| V <sub>diffRX</sub>  | Differential input voltage PP    | f = 750 MHz and 1.5 GHz                                                                                                                                   | 200 |     | 2000 | mVppd |
|                      |                                  | f = 150 MHz - 300 MHz                                                                                                                                     | 30  | 42  |      |       |
|                      |                                  | f = 300 MHz - 600 MHz                                                                                                                                     | 30  | 40  |      |       |
| $IB_RX$              | Impedance balance                | f = 600 MHz – 1.2 GHz                                                                                                                                     | 20  | 36  |      | dB    |
|                      |                                  | f = 1.2 GHz – 2.4 GHz                                                                                                                                     | 10  | 27  |      |       |
|                      |                                  | f = 2.4 GHz – 3.0 GHz                                                                                                                                     | 4   | 23  |      |       |
| T <sub>20-80RX</sub> | Rise/fall time                   | Rise times and fall times measured between 20% and 80% of the signal                                                                                      | 67  |     | 136  | ps    |
| T <sub>skewRX</sub>  | Differential skew                | Difference between the single-ended mid-point of the RX+ signal rising/falling edge, and the single-ended mid-point of the RX- signal falling/rising edge |     |     | 50   | ps    |

# www.ti.com TRANSMITTER AC/DC ELECTRICAL CHARACTERISTICS

under recommended operating conditions (unless otherwise noted)

|                          | PARAMETER                           | CONDITIONS                                                                                                                             | MIN | TYP  | MAX | UNITS  |  |  |
|--------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|--|--|
| $Z_{diffTX}$             | Pair differential impedance         |                                                                                                                                        | 85  |      | 115 |        |  |  |
| Z <sub>SETX</sub>        | Single-ended input impedance        |                                                                                                                                        | 40  |      |     | Ω      |  |  |
| $RL_{DiffTX}$            |                                     | f = 150 MHz - 300 MHz                                                                                                                  | 14  | 24   |     |        |  |  |
|                          |                                     | f = 300 MHz - 600 MHz                                                                                                                  | 8   | 21   |     |        |  |  |
|                          | Differential mode return Loss       | f = 600 MHz – 1.2 GHz                                                                                                                  | 6   | 21   |     | dB     |  |  |
|                          |                                     | f = 1.2 GHz – 2.4 GHz                                                                                                                  | 6   | 14   |     |        |  |  |
|                          |                                     | f = 2.4 GHz – 3.0 GHz                                                                                                                  | 3   | 15   |     |        |  |  |
|                          |                                     | f = 150 MHz - 300 MHz                                                                                                                  | 5   | 31   |     |        |  |  |
|                          |                                     | f = 300 MHz - 600 MHz                                                                                                                  | 5   | 23   |     | •      |  |  |
| RL <sub>CMTX</sub>       | Common-mode return Loss             | f = 600 MHz – 1.2 GHz                                                                                                                  | 2   | 13   |     | dB     |  |  |
|                          |                                     | f = 1.2 GHz – 2.4 GHz                                                                                                                  | 1   | 11   |     | 1      |  |  |
|                          |                                     | f = 2.4 GHz – 3.0 GHz                                                                                                                  | 1   | 6    |     |        |  |  |
|                          |                                     | f = 150 MHz - 300 MHz                                                                                                                  | 30  | 43   |     |        |  |  |
|                          |                                     | f = 300 MHz - 600 MHz                                                                                                                  | 20  | 39   |     |        |  |  |
| $IB_TX$                  | Impedance balance                   | f = 600 MHz – 1.2 GHz                                                                                                                  | 10  | 34   |     | dB     |  |  |
|                          |                                     | f = 1.2 GHz – 2.4 GHz                                                                                                                  | 10  | 28   |     |        |  |  |
|                          |                                     | f = 2.4 GHz – 3.0 GHz                                                                                                                  | 4   | 26   |     |        |  |  |
| Diff <sub>VppTX</sub>    | Differential output voltage PP      | f = 1.5 GHz, PE1/PE2 = 0, See Figure 10                                                                                                | 400 | 510  | 700 | mVppd  |  |  |
| Diff <sub>VppTX_DE</sub> | Differential output voltage PP      | f = 1.5 GHz, PE1/PE2 = 1 See Figure 10                                                                                                 | 600 | 720  | 965 |        |  |  |
|                          | Output pre-emphasis                 | at 1.5GHz (when enabled)                                                                                                               |     | 2.5  |     | dB     |  |  |
| t <sub>DE</sub>          | Pre-emphasis width                  | At 3Gbps, Also see Figure 10                                                                                                           |     | 0.5  |     | UI     |  |  |
| VCM <sub>TX</sub>        | Common-mode voltage                 |                                                                                                                                        |     | 1.97 |     | V      |  |  |
| VCM <sub>TX_AC</sub>     | AC CM voltage active mode           | Maximum amount of AC CM signal at TX                                                                                                   |     | 20   | 50  | mVpp   |  |  |
| T <sub>20-80TX</sub>     | Rise/fall time                      | Rise times and fall times measured between 20% and 80% of the signal. PE2/PE1 = 0                                                      | 67  | 90   | 136 | ps     |  |  |
| T <sub>skewTX</sub>      | Differential skew                   | Difference between the SE mid-point of the TX+ signal rising/falling edge, and the SE mid-point of the TX– signal falling/rising edge; |     | 7    | 20  | ps     |  |  |
| Jitter (with p           | ore-emphasis disabled at devi       | ce pin + 2" loadboard trace)                                                                                                           |     |      |     |        |  |  |
| TJ <sub>TX</sub>         | Total jitter <sup>(1)</sup>         | UI = 333ps, ±K28.5 control character; PE2/PE1 = 0 V                                                                                    |     | 35   | 63  | ps-pp  |  |  |
| DJ <sub>TX</sub>         | Deterministic jitter <sup>(1)</sup> | UI = 333ps, ±K28.5 control character; PE2/PE1 = 0 V                                                                                    |     | 8    | 33  | ps-pp  |  |  |
| $RJ_{TX}$                | Random jitter <sup>(1)</sup>        | UI = 333ps, ±K28.7 control character; PE2/PE1 = 0 V                                                                                    |     | 1.9  | 2.1 | ps-rms |  |  |
| Jitter (with p           | ore-emphasis enabled and me         | easured as shown in Figure 6)                                                                                                          |     |      |     |        |  |  |
| TJ <sub>TX</sub>         | Total jitter <sup>(1)</sup>         | UI = 333ps, ±K28.5 control character; PE2/PE1 = VCC                                                                                    |     | 35   | 97  | ps-pp  |  |  |
| DJ <sub>TX</sub>         | Deterministic jitter <sup>(1)</sup> | UI = 333ps, ±K28.5 control character; PE2/PE1 = VCC                                                                                    |     | 8    | 67  | Uip-p  |  |  |
| $RJ_{TX}$                | Random jitter <sup>(1)</sup>        | UI = 333ps, ±K28.7 control character; PE2/PE1 = VCC                                                                                    |     | 1.9  | 2.1 | ps-rms |  |  |
|                          |                                     | I .                                                                                                                                    |     |      |     |        |  |  |

<sup>(1)</sup> TJ = (14.1xRJSD + DJ) where RJ<sub>SD</sub> is one standard deviation value of RJ Gaussian distribution. TJ measurement is at the SATA connector and includes jitter generated at the package connection on the printed circuit board, and at the board interconnect.





Figure 6. Jitter Measurement Setup



(1) Trace lengths are suggested values based on TI lab measurements (taken with output pre-emphasis enabled on both channels) to meet SATA loss and jiter spec.

Actual trace length supported by the LVCP412CD may be more or less than suggested values and will depend on board layout, number of connectors used in the SATA signal path, and SATA host and eSATA connector design.

Figure 7. Suggested Trace Length for LVCP412CD in PC M B and Dock



Figure 8. Propagation Delay Timing Diagram



Figure 9. OOB Enter and Exit Timing



Figure 10. TX Differential Output with 2.5 dB Pre-Emphasis Step



Figure 11. Auto Low Power Mode Timing



Figure 12. Vcc Waveform Rise Time



# PACKAGE OPTION ADDENDUM

18-Oct-2013

### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package<br>Drawing | Pins | _    |                            | Lead/Ball Finish   | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|--------------------|------|------|----------------------------|--------------------|---------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing            |      | Qty  | (2)                        | (6)                | (3)                 |              | (4/5)          |         |
| SN75LVCP412CDRTJR | ACTIVE | QFN          | RTJ                | 20   | 3000 | Green (RoHS<br>& no Sb/Br) | NIPDAU   CU NIPDAU | Level-2-260C-1 YEAR | 0 to 85      | 412CD          | Samples |
| SN75LVCP412CDRTJT | ACTIVE | QFN          | RTJ                | 20   | 250  | Green (RoHS<br>& no Sb/Br) | NIPDAU   CU NIPDAU | Level-2-260C-1 YEAR | 0 to 85      | 412CD          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

18-Oct-2013

| n no event shall TI's liabilit | ty arising out of such information | exceed the total purchase p | price of the TI part(s) | at issue in this document sold by | TI to Customer on an annual basis. |
|--------------------------------|------------------------------------|-----------------------------|-------------------------|-----------------------------------|------------------------------------|
|                                |                                    |                             |                         |                                   |                                    |

PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN75LVCP412CDRTJR | QFN             | RTJ                | 20 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| SN75LVCP412CDRTJT | QFN             | RTJ                | 20 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

www.ti.com 26-Jan-2013



### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75LVCP412CDRTJR | QFN          | RTJ             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| SN75LVCP412CDRTJT | QFN          | RTJ             | 20   | 250  | 210.0       | 185.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. QFN (Quad Flatpack No-Lead) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.



# RTJ (S-PWQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD

# THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206256-3/S 08/13

NOTE: All linear dimensions are in millimeters





NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

## Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>