SCLS495-JUNE 2003

- **Controlled Baseline** 
  - One Assembly/Test Site, One Fabrication
- **Extended Temperature Performance of** -55°C to 125°C
- **Enhanced Diminishing Manufacturing** Sources (DMS) Support
- **Enhanced Product-Change Notification**
- Qualification Pedigree<sup>†</sup>
- Inputs Are TTL-Voltage Compatible
- **EPIC™** (Enhanced-Performance Implanted **CMOS) Process**
- Latch-Up Performance Exceeds 250 mA Per **JESD 17**
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)

† Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

#### D OR PW PACKAGE (TOP VIEW) 14 🛮 V<sub>CC</sub> 1CLR 1D [ 13 2CLR 1CLK [] 3 12**∏** 2D 1PRE ∏ 4 11 2CLK 1Q [ 10 2PRE 1Q 6 9 🛮 2Q GND [ 8∏2Q

## description/ordering information

The SN74AHCT74 is a dual positive-edge-triggered D-type flip-flop.

A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

#### ORDERING INFORMATION

| TA             | PACK       | AGE <sup>‡</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|------------|------------------|--------------------------|---------------------|
| –55°C to 125°C | SOIC - D   | Tape and reel    | SN74AHCT74MDREP          | AHCT74MEP           |
| -55 C to 125 C | TSSOP – PW | Tape and reel    | SN74AHCT74MPWREP         | AHT74EP             |

<sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments



SCLS495- JUNE 2003

#### **FUNCTION TABLE**

|     | INP | OUTI       | PUTS |                |                  |
|-----|-----|------------|------|----------------|------------------|
| PRE | CLR | CLK        | D    | Q              | Ø                |
| L   | Н   | Х          | Х    | Н              | L                |
| Н   | L   | X          | Χ    | L              | Н                |
| L   | L   | X          | Χ    | н†             | H <sup>†</sup>   |
| Н   | Н   | $\uparrow$ | Н    | Н              | L                |
| Н   | Н   | $\uparrow$ | L    | L              | Н                |
| Н   | Н   | L          | Х    | Q <sub>0</sub> | $\overline{Q}_0$ |

<sup>†</sup> This configuration is unstable; that is, it does not persist when PRE or CLR returns to its inactive (high) level.

## logic symbol‡



<sup>&</sup>lt;sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram, each flip-flop (positive logic)





## SN74AHCT74-EP DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

SCLS495-JUNE 2003

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                           | -0.5 V to 7 V                             |
|-------------------------------------------------------------------------------------------------|-------------------------------------------|
|                                                                                                 |                                           |
| Input voltage range, V <sub>I</sub> (see Note 1)                                                | –0.5 V to 7 V                             |
| Output voltage range, VO (see Note 1)                                                           | $0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0)                                       | –20 mA                                    |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±20 mA                                    |
| Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$                                    | ±25 mA                                    |
| Continuous current through V <sub>CC</sub> or GND                                               | ±50 mA                                    |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package                              | 86°C/W                                    |
| PW package                                                                                      | 113°C/W                                   |
| Storage temperature range, T <sub>Sto</sub>                                                     | –65°C to 150°C                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions (see Note 3)

|                 |                                    | MIN | MAX | UNIT |
|-----------------|------------------------------------|-----|-----|------|
| Vcc             | Supply voltage                     | 4.5 | 5.5 | V    |
| VIH             | High-level input voltage           | 2   |     | V    |
| V <sub>IL</sub> | Low-level input voltage            |     | 0.8 | V    |
| ٧ <sub>I</sub>  | Input voltage                      | 0   | 5.5 | V    |
| ٧o              | Output voltage                     | 0   | VCC | V    |
| loh             | High-level output current          |     | -8  | mA   |
| loL             | Low-level output current           |     | 8   | mA   |
| Δt/Δν           | Input transition rise or fall rate |     | 20  | ns/V |
| TA              | Operating free-air temperature     | -55 | 125 | °C   |

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | TEST CONDITIONS                                            | vcc          | T,   | <sub>Δ</sub> = 25°C | ;    | MIN    | MAX   | UNIT |
|--------------------|------------------------------------------------------------|--------------|------|---------------------|------|--------|-------|------|
| PARAMETER          | TEST CONDITIONS                                            | vcc          | MIN  | TYP                 | MAX  | IVIIIN | IVIAA | UNIT |
| VOH                | $I_{OH} = -50 \mu A$                                       | 4.5 V        | 4.4  | 4.5                 |      | 4.4    |       | V    |
| VOH                | $I_{OH} = -8 \text{ mA}$                                   | 4.5 V        | 3.94 |                     |      | 3.8    |       | V    |
| Voi                | $I_{OL} = 50 \mu A$                                        | 4.5 V        |      |                     | 0.1  |        | 0.1   | V    |
| VOL                | I <sub>OL</sub> = 8 mA                                     | 4.5 V        |      |                     | 0.36 |        | 0.44  | V    |
| lį                 | V <sub>I</sub> = 5.5 V or GND                              | 0 V to 5.5 V |      |                     | ±0.1 |        | ±1    | μΑ   |
| Icc                | $V_I = V_{CC}$ or GND, $I_O = 0$                           | 5.5 V        |      |                     | 2    |        | 20    | μΑ   |
| Δl <sub>CC</sub> ‡ | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND | 5.5 V        |      |                     | 1.35 |        | 1.5   | mA   |
| Ci                 | $V_I = V_{CC}$ or GND                                      | 5 V          |      | 2                   | 10   |        |       | pF   |

<sup>‡</sup>This is the increase in supply current for each input at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.



NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

## SN74AHCT74-EP **DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP** WITH CLEAR AND PRESET

SCLS495- JUNE 2003

#### timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                               | PARAMETER                  | T <sub>A</sub> = 25°C |     | MIN | MAX    | UNIT |      |
|-------------------------------|----------------------------|-----------------------|-----|-----|--------|------|------|
|                               | FARAWEIER                  |                       |     |     | IVIIIN | WAX  | UNIT |
| t <sub>w</sub> Pulse duration |                            | PRE or CLR low        | 5   |     | 5      |      | no   |
| t <sub>W</sub>                | ruise duration             | CLK                   | 5   |     | 5      |      | ns   |
|                               | Octors the before OLIVA    | Data                  |     |     | 5      |      |      |
| t <sub>su</sub>               | Setup time before CLK↑     | PRE or CLR inactive   | 3.5 |     | 3.5    | 3.5  |      |
| th                            | Hold time, data after CLK↑ |                       | 0   |     | 0      |      | ns   |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM       | TO LOAD                      |                        | T,  | չ = 25°C | ;    | MIN    | MAX   | UNIT   |
|------------------|------------|------------------------------|------------------------|-----|----------|------|--------|-------|--------|
| FARAWIETER       | (INPUT)    | (OUTPUT)                     | CAPACITANCE            | MIN | TYP      | MAX  | IVIIIV | IVIAA | ONIT   |
| 4                |            |                              | C <sub>L</sub> = 15 pF | 100 | 160      |      | 80     |       | MHz    |
| f <sub>max</sub> |            |                              | C <sub>L</sub> = 50 pF | 80  | 140      |      | 65     |       | IVITIZ |
| <sup>t</sup> PLH | DDE OLD    | Q or Q                       | C <sub>L</sub> = 15 pF |     | 7.6      | 10.4 | 1      | 12    | ns     |
| t <sub>PHL</sub> | PRE or CLR | Q or Q                       | OL = 13 pr             |     | 7.6      | 10.4 | 1      | 12    | 115    |
| <sup>t</sup> PLH | CLK        | Q or Q                       | C <sub>I</sub> = 15 pF |     | 5.8      | 7.8  | 1      | 9     | no     |
| <sup>t</sup> PHL | CLK        | Q or Q                       | OL = 13 pr             |     | 5.8      | 7.8  | 1      | 9     | ns     |
| <sup>t</sup> PLH | PRE or CLR | Q or Q                       | C: - 50 pF             |     | 8.1      | 11.4 | 1      | 13    | 20     |
| t <sub>PHL</sub> | PRE OF CLR | Q or Q                       | C <sub>L</sub> = 50 pF |     | 8.1      | 11.4 | 1      | 13    | ns     |
| <sup>t</sup> PLH | CLK        | Q or $\overline{\mathbb{Q}}$ | C <sub>L</sub> = 50 pF |     | 6.3      | 8.8  | 1      | 10    | no     |
| <sup>t</sup> PHL | CLK        | QUIQ                         | OL = 50 PF             |     | 6.3      | 8.8  | 1      | 10    | ns     |

## noise characteristics, $V_{CC} = 5 \text{ V}$ , $C_L = 50 \text{ pF}$ , $T_A = 25^{\circ}\text{C}$ (see Note 4)

|                    | PARAMETER                                     | MIN | MAX  | UNIT |
|--------------------|-----------------------------------------------|-----|------|------|
| VOL(P)             | Quiet output, maximum dynamic V <sub>OL</sub> |     | 0.8  | V    |
| V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> |     | -0.8 | V    |
| VOH(V)             | Quiet output, minimum dynamic V <sub>OH</sub> | 4   |      | V    |
| V <sub>IH(D)</sub> | High-level dynamic input voltage              | 2   |      | V    |
| V <sub>IL(D)</sub> | Low-level dynamic input voltage               |     | 8.0  | V    |

NOTE 4: Characteristics are for surface-mount packages only.

## operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|   |                 | PARAMETER                     | TEST CO  | ONDITIONS | TYP | UNIT |
|---|-----------------|-------------------------------|----------|-----------|-----|------|
| Ī | C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz | 32  | pF   |



SCLS495-JUNE 2003

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f = 3 \text{ ns}$ .
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





.com 18-Sep-2008

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| SN74AHCT74MDREP  | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74AHCT74MPWREP | ACTIVE                | TSSOP           | PW                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/03659-01XE   | ACTIVE                | TSSOP           | PW                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/03659-01YE   | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHCT74-EP:

Catalog: SN74AHCT74Military: SN54AHCT74

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT74MDREP  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74AHCT74MPWREP | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHCT74MDREP  | SOIC         | D               | 14   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74AHCT74MPWREP | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products | Applications |   |
|----------|--------------|---|
| A        |              | A |

Audio www.ti.com/audio **Amplifiers** amplifier.ti.com **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Industrial Interface interface.ti.com Medical Logic logic.ti.com Security Power Mgmt Space, Avionics and Defense power.ti.com

Microcontrollers microcontroller.ti.com

RFID www.ti-rfid.com

OMAP Mobile Processors www.ti.com/omap

Wireless Connectivity www.ti.com/wirelessconnectivity

Automotive and Transportation
Communications and Telecom
Computers and Peripherals
Consumer Electronics
Energy and Lighting
Industrial
Medical
Security

www.ti.com/automotive
www.ti.com/communications
www.ti.com/computers
www.ti.com/consumer-apps
www.ti.com/energy
www.ti.com/industrial
www.ti.com/medical
www.ti.com/security

Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Video and Imaging <u>www.ti.com/video</u>

TI E2E Community e2e.ti.com