

# 'Turbo' CAN Transceivers for Higher Data Rates and Large Networks Including Features for Functional Safety

Check for Samples: SN65HVD255, SN65HVD256, SN65HVD257

#### **FEATURES**

- Meets the Requirements of ISO11898-2
- 'Turbo' CAN:
  - Short and Symmetrical Propagation Delay Times and Fast Loop Times for Enhanced Timing Margin
  - Higher Data Rates in CAN Networks
- I/O Voltage Range Supports 3.3V and 5V MCUs
- Ideal Passive Behavior When Unpowered
  - Bus and Logic Pins are High Impedance (no load)
  - Power Up/Down With Glitch Free Operation On Bus
- Protection Features
  - HBM ESD Protection Exceeds ±12kV
  - Bus Fault Protection –27V to 40V
  - Undervoltage Protection on Supply Pins
  - Driver Dominant Time Out (TXD DTO)
  - SN65HVD257: Receiver Dominant Time Out (RXD DTO)
  - SN65HVD257: FAULT Output Pin
  - Thermal Shutdown Protection
- Characterized for –40°C to 125°C Operation

#### **APPLICATIONS**

- 1Mbps Operation in Highly Loaded CAN Networks Down to 10kbps Networks Using TXD DTO
- Industrial Automation, Control, Sensors and Drive Systems
- Building, Security and Climate Control Automation
- Telecom Base Station Status and Control
- SN65HVD257: Functional Safety With Redundant and Multi-topology CAN networks
- CAN Bus Standards Such as CANopen, DeviceNet, NMEA2000, ARNIC825, ISO11783, CANaerospace

#### DESCRIPTION

This CAN transceiver meets the ISO1189-2 High Speed CAN (Controller Area Network) Physical Layer standard. It is designed for data rates in excess of 1 Mbps for CAN in short networks, and enhanced timing margin and higher data rates in long and highly-loaded networks. The device provides many protection features to enhance device and CANnetwork robustness. The SN65HVD257 adds additional features, allowing easy design of redundant and multi-topology networks with fault indication for higher levels of functional safety in the CAN system.



- A. Pin 5 function is device dependent; NC on SN65HVD255, V<sub>RXD</sub> for RXD output levelshifting device on SN65HVD256, and FAULT Output on SN65HVD257
- B. RXD logic output is driven to 5V V<sub>CC</sub> on 5V-only supply devices (SN65HVD255, SN65HVD257) and driven to V<sub>RXD</sub> on output level-shifting device (SN65HVD256).
- C. RXD (Receiver) Dominant State Time Out is a device dependent option available only on SN65HVD257.

Figure 1. Functional Block Diagram



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Figure 2. D PACKAGE (TOP VIEW)



## **DEVICE OPTIONS**

| PART NUMBER | I/O<br>SUPPLY<br>for RXD | TXD<br>DTO | RXD<br>DTO | FAULT<br>Output | COMMENT                                                                                                                                                                       |
|-------------|--------------------------|------------|------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SN65HVD255  | No                       | Yes        | No         | No              | '251 and '1050 functional upgrade with 'Turbo CAN' fast loop times and TXD DTO protection allowing data rates down to 10kbps                                                  |
| SN65HVD256  | Yes                      | Yes        | No         | No              | '251 and '1050 functional upgrade with 'Turbo CAN' fast loop times and TXD DTO protection allowing data rates down to 10kbps. RXD output level shifting via RXD supply input. |
| SN65HVD257  | No                       | Yes        | Yes        | Yes             | '251 and '1050 functional upgrade with 'Turbo CAN' fast loop times, TXD & RXD DTO protection allowing data rates down to 10kbps and fault output pin                          |

#### **PIN FUNCTIONS**

| F               | PIN |        | DESCRIPTION                                                                  |  |  |  |
|-----------------|-----|--------|------------------------------------------------------------------------------|--|--|--|
| NAME            | NO. | TYPE   | DESCRIPTION                                                                  |  |  |  |
| TXD             | 1   | I      | CAN transmit data input (LOW for dominant and HIGH for recessive bus states) |  |  |  |
| GND             | 2   | GND    | Ground connection                                                            |  |  |  |
| V <sub>CC</sub> | 3   | Supply | Transceiver 5V supply voltage                                                |  |  |  |
| RXD             | 4   | 0      | CAN receive data output (LOW for dominant and HIGH for recessive bus states) |  |  |  |
| NC              | 5   | NC     | SN65HVD255: No Connect                                                       |  |  |  |
| $V_{RXD}$       |     | Supply | SN65HVD256: RXD output supply voltage                                        |  |  |  |
| FAULT           |     | 0      | SN65HVD257: open drain FAULT output pin                                      |  |  |  |
| CANL            | 6   | I/O    | Low level CAN bus line                                                       |  |  |  |
| CANH            | 7   | I/O    | High level CAN bus line                                                      |  |  |  |
| S               | 8   | I      | Mode select: S (silent mode) select pin (active high)                        |  |  |  |

## ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER        | TOP SIDE MARKING |
|----------------|------------------------|------------------------------|------------------|
|                |                        | SN65HVD255D and SN65HVD255DR | HVD255           |
| -40°C to 125°C | SOIC – D               | SN65HVD256D and SN65HVD256DR | HVD256           |
|                |                        | SN65HVD257D and SN65HVD257DR | HVD257           |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



#### FUNCTIONAL DESCRIPTION

#### **OPERATING MODES**

The device has two main operating modes: normal mode and silent mode. Operating mode selection is made via the S input pin.

**Table 1. Operating Modes** 

| S Pin | MODE        | DRIVER         | RECEIVER     | RXD Pin                          |
|-------|-------------|----------------|--------------|----------------------------------|
| LOW   | Normal Mode | Enabled (ON)   | Enabled (ON) | Mirrors Bus State <sup>(1)</sup> |
| HIGH  | Silent Mode | Disabled (OFF) | Enabled (ON) | Mirrors Bus State                |

<sup>(1)</sup> Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

#### **CAN BUS STATES**

The CAN bus has two states during powered operation of the device; *dominant* and *recessive*. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the TXD and RXD pin. A recessive bus state is when the bus is biased to  $V_{CC}$  / 2 via the high-resistance internal input resistors  $R_{IN}$  of the receiver, corresponding to a logic high on the TXD and RXD pins. See Figure 3 and Figure 4.



Figure 3. Bus States (Physical Bit Representation)



Figure 4. Simplified Recessive Common Mode Bias and Receiver

#### **NORMAL MODE**

Select the *normal mode* of device operation by setting S low. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver is translating a digital input on TXD to a differential output on CANH and CANL. The receiver is translating the differential signal from CANH and CANL to a digital output on RXD.



#### SILENT MODE

Activate *silent mode* (receive only) by setting S high. The CAN driver is turned off while the receiver remains active and RXD outputs the received bus state.

**APPLICATION NOTE:** Silent mode may be used to implement *babbling idiot* protection, to ensure that the driver does not disrupt the network during a local fault. Silent mode may also be used in redundant systems to select or de-select the redundant transceiver (driver) when needed.

#### DRIVER AND RECEIVER FUNCTION TABLES

**Table 2. Driver Function Table** 

| DEVICE      | INP                  | UTS                   | OUTI                | DRIVEN BUS          |           |
|-------------|----------------------|-----------------------|---------------------|---------------------|-----------|
| DEVICE      | S <sup>(1)(2)</sup>  | TXD <sup>(1)(3)</sup> | CANH <sup>(1)</sup> | CANL <sup>(1)</sup> | STATE     |
|             | L or Onon            | L                     | Н                   | L                   | Dominant  |
| All Devices | L or Open<br>Devices | H or Open             | Z                   | Z                   | Recessive |
|             | Н                    | Х                     | Z                   | Z                   | Recessive |

- (1) H = high level, L = low level, X= irrelevant, Z = common mode (recessive) bias to V<sub>CC</sub> / 2. See Figure 3 and Figure 4 for bus state and common mode bias information.
- (2) Devices have an internal pull down to GND on S pin. If S pin is open the pin will be pulled low and the device will be in normal mode.
- (3) Devices have an internal pull up to V<sub>CC</sub> on TXD pin. If the TXD pin is open the pin will be pulled high and the transmitter will remain in recessive (non-driven) state.

**Table 3. Receiver Function Table** 

| DEVICE MODE      | CAN DIFFERENTIAL INPUTS  V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | BUS STATE | RXD PIN <sup>(1)</sup> |
|------------------|----------------------------------------------------------------------------------|-----------|------------------------|
|                  | V <sub>ID</sub> ≥ 0.9 V                                                          | Dominant  | L <sup>(2)</sup>       |
| Normal or Silent | $0.5 \text{ V} < \text{V}_{\text{ID}} < 0.9 \text{ V}$                           | ?         | ?                      |
| Normal of Silent | V <sub>ID</sub> ≤ 0.5 V                                                          | Recessive | Н                      |
|                  | Open (V <sub>ID</sub> ≈ 0 V)                                                     | Open      | Н                      |

<sup>(1)</sup> H = high level, L = low level, ? = indeterminate.

## **DIGITAL INPUTS AND OUTPUTS**

## 5 V V<sub>CC</sub> Only Devices (SN65HVD255 and SN65HVD257):

The 5V  $V_{CC}$  device is supplied by a single 5 V rail. The digital inputs are 5 V and 3.3 V compatible. This device has a 5 V  $(V_{CC})$  level RXD output. TXD is internally pulled up to  $V_{CC}$  and S is internally pulled down to GND.

**APPLICATION NOTE:** TXD is internally pulled up to  $V_{CC}$  and the S pin is internally pulled down to GND. However, the internal bias may only put the device into a known state if the pins float. The internal bias may be inadequate for system-level biasing. TXD pullup strength and CAN bit timing require special consideration when the SN65HVD25x devices are used with an open-drain TXD output on the CAN controller. An adequate external pullup resistor must be used to ensure that the CAN controller output of the  $\mu$ P maintains adequate bit timing input to the SN65HVD25x.

#### 5 V V<sub>CC</sub> with V<sub>RXD</sub> RXD output Supply Devices (SN65HVD256):

This device is a 5V  $V_{CC}$  CAN transceiver with a separate supply for the RXD output,  $V_{RXD}$ . The digital inputs are 5 V and 3.3 V compatible. These devices have a  $V_{RXD}$ -level RXD output. TXD remains weakly pulled up to  $V_{CC}$ .

**APPLICATION NOTE:** On device versions with a  $V_{RXD}$  supply that shifts the RXD output level, the input pins of the device remain the same. TXD remains weakly pulled up to  $V_{CC}$  internally. Thus, a small  $I_{IH}$  current flows if the TXD input is used below  $V_{CC}$  levels.

Submit Documentation Feedback

<sup>(2)</sup> RXD output remains dominant (low) as long as the bus is dominant. On SN65HVD257 device with RXD dominant timeout, once the bus has been dominant longer than the dominant timeout, t<sub>RXD\_DTO</sub>, the RXD pin will return recessive (high). See RXD Dominant Timeout (SN65HVD257) for a description of behavior during receiving a bus stuck dominant condition.



#### 5 V V<sub>CC</sub> with FAULT Open-Drain Output Device (SN65HVD257):

This device has a FAULT output pin (open-drain). FAULT must be pulled up to  $V_{CC}$  or I/O supply level via an external resistor.

**APPLICATION NOTE:** Because the FAULT output pin is open-drain, it actively pulls down when there is no fault, and becomes high-impedance when a fault condition is detected. An external pullup resistor to the  $V_{CC}$  or I/O supply of the system must be used to pull the pin high to indicate a fault to the host microprocessor. The open-drain architecture makes the fault pin compatible with 3.3 V and 5 V I/O-level systems. The pullup current, selected by the pullup resistance value, should be as low as possible while achieving the desired voltage level output in the system with margin against noise.

#### PROTECTION FEATURES

#### **TXD Dominant Timeout (DTO)**

During normal mode (the only mode where the CAN driver is active), the TXD DTO circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period t<sub>TXD\_DTO</sub>. The DTO circuit timer starts on a falling edge on TXD. The DTO circuit disables the CAN bus driver if no rising edge is seen before the timeout period expires. This frees the bus for communication between other nodes on the network. The CAN driver is re-activated when a recessive signal is seen on TXD pin, thus clearing the TXD DTO condition. The receiver and RXD pin still reflect the CAN bus, and the bus pins are biased to recessive level during a TXD dominant timeout.

**APPLICATION NOTE:** The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{TXD\_DTO}$  minimum, limits the minimum data rate. Calculate the minimum transmitted data rate by: Minimum Data Rate = 11 /  $t_{TXD\_DTO}$ .

## **RXD Dominant Timeout (SN65HVD257)**

The SN65HVD257 device has a RXD dominant timeout (RXD DTO) circuit that prevents a bus stuck dominant fault from permanently driving the RXD output dominant (low) when the bus is held dominant longer than the timeout period  $t_{RXD\_DTO}$ . The RXD DTO timer starts on a falling edge on RXD (bus going dominant). If no rising edge (bus returning recessive) is seen before the timeout constant of the circuit expires ( $t_{RXD\_DTO}$ ), the RXD pin returns high (recessive). The RXD output is re-activated to mirror the bus receiver output when a recessive signal is seen on the bus, clearing the RXD dominant timeout. The CAN bus pins are biased to the recessive level during a RXD DTO.

**APPLICATION NOTE:** The minimum dominant RXD time allowed by the RXD DTO limits the minimum possible received data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits for the worst case transmission, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{RXD\_DTO}$  minimum, limits the minimum data rate. The minimum received data rate may be calculated by: Minimum Data Rate = 11 /  $t_{RXD\_DTO}$ .

#### Thermal Shutdown

If the junction temperature of the device exceeds the thermal shut down threshold the device turns off the CAN driver circuits thus blocking the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature drops below the thermal shutdown temperature of the device.

**APPLICATION NOTE:** During thermal shutdown the CAN bus drivers turn off; thus no transmission is possible from TXD to the bus. The CAN bus pins are biased to recessive level during a thermal shutdown, and the receiver to RXD path remains operational.

Copyright © 2011–2013, Texas Instruments Incorporated

Submit Documentation Feedback



#### **Undervoltage Lockout**

The supply pins have undervoltage detection that places the device in protected mode. This protects the bus during an undervoltage event on either the  $V_{CC}$  or  $V_{RXD}$  supply pins.

Table 4. Undervoltage Lockout 5V Only Devices (SN65HVD255 and SN65HVD257)

| V <sub>cc</sub> | DEVICE STATE | BUS OUTPUT               | RXD                      |
|-----------------|--------------|--------------------------|--------------------------|
| GOOD            | Normal       | Per Device State and TXD | Mirrors Bus              |
| BAD             | Protected    | High Impedance           | High Impedance (3-state) |

Table 5. Undervoltage Lockout 5V and V<sub>RXD</sub> Device (SN65HVD256)

| V <sub>CC</sub> | V <sub>RXD</sub> | DEVICE STATE | BUS OUTPUT               | RXD                      |
|-----------------|------------------|--------------|--------------------------|--------------------------|
| GOOD            | GOOD             | Normal       | Per Device State and TXD | Mirrors Bus              |
| BAD             | GOOD             | Protected    | High Impedance           | High (Recessive)         |
| GOOD            | BAD              | Protected    | Recessive                | High Impedance (3-state) |
| BAD             | BAD              | Protected    | High Impedance           | High Impedance (3-state) |

**APPLICATION NOTE:** After an undervoltage condition is cleared and the supplies have returned to valid levels, the device typically resumes normal operation in 300  $\mu$ s.

## FAULT Pin (SN65HVD257)

If one or more of the faults (TXD-Dominant Timeout, RXD dominant Timeout, Thermal Shutdown or Undervoltage Lockout) occurs, the FAULT pin (open-drain) turns off, resulting in a high level when externally pulled up to  $V_{\rm CC}$  or IO supply.



Figure 5. FAULT Pin Function Diagram and Application





Figure 6. Example Timing Diagram for TXD DTO and FAULT Pin



Figure 7. Example Timing Diagram for Devices With and Without RXD DTO and FAULT Pin



#### **Unpowered Device**

The device is designed to be an 'ideal passive' or 'no load' to the CAN bus if it is unpowered. The bus pins (CANH, CANL) have extremely low leakage currents when the device is unpowered so they will not load down the bus. This is critical if some nodes of the network will be unpowered while the rest of the of network remains in operation. The logic pins also have extremely low leakage currents when the device is unpowered to avoid loading down other circuits that may remain powered.

#### Floating Pins

The device has internal pull ups and pull downs on critical pins to place the device into known states if the pins float. The TXD pin is pulled up to  $V_{CC}$  to force a recessive input level if the pin floats. The S pin is pulled down to GND to force the device into normal mode if the pin floats.

## **CAN Bus Short Circuit Current Limiting**

The device has several protection features that limit the short circuit current when a CAN bus line is shorted. These include driver current limiting (dominant and recessive). The device has TXD dominant state time out to prevent permanent higher short circuit current of the dominant state during a system fault. During CAN communication the bus switches between dominant and recessive states with the data and control fields bits, thus the short circuit current may be viewed either as the instantaneous current during each bus state, or as a DC average current. For system current (power supply) and power considerations in the termination resistors and common-mode choke ratings, use the average short circuit current. Determine the ratio of dominant and recessive bits by the data in the CAN frame plus the following factors of the protocol and PHY that force either recessive or dominant at certain times:

- Control fields with set bits
- Bit stuffing
- Interframe space
- TXD dominant time out (fault case limiting)

These ensure a minimum recessive amount of time on the bus even if the data field contains a high percentage of dominant bits.

**APPLICATION NOTE:** The short circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short circuit currents. The average short circuit current may be calculated with the following formula:

 $I_{OS(AVG)}$  = %Transmit × [(%REC\_Bits ×  $I_{OS(SS)\_REC}$ ) + (%DOM\_Bits ×  $I_{OS(SS)\_DOM}$ )] + [%Receive ×  $I_{OS(SS)\_REC}$ ] Where

- I<sub>OS(AVG)</sub> is the average short circuit current
- %Transmit is the percentage the node is transmitting CAN messages
- %Receive is the percentage the node is receiving CAN messages
- %REC\_Bits is the percentage of recessive bits in the transmitted CAN messages
- %DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages
- I<sub>OS(SS)</sub> REC is the recessive steady state short circuit current
- I<sub>OS(SS) DOM</sub> is the dominant steady state short circuit current

**APPLICATION NOTE:** Consider the short circuit current and possible fault cases of the network when sizing the power ratings of the termination resistance and other network components.



## **ABSOLUTE MAXIMUM RATINGS**(1)(2)

| 1.0  |                           |                                                                            |                      | RATING                                                 | UNIT |
|------|---------------------------|----------------------------------------------------------------------------|----------------------|--------------------------------------------------------|------|
| 1.1  | V <sub>CC</sub>           | Supply voltage range                                                       |                      | -0.3 to 6                                              | V    |
| 1.2  | $V_{RXD}$                 | RXD Output supply voltage range                                            | SN65HVD256           | -0.3 to 6 and V <sub>RXD</sub> ≤ V <sub>CC</sub> + 0.3 | V    |
| 1.3  | V <sub>BUS</sub>          | CAN Bus I/O voltage range (CANH, CA                                        | NL)                  | -27 to 40                                              | V    |
| 1.4  | V <sub>Logic_Input</sub>  | Logic input pin voltage range (TXD, S)                                     |                      | -0.3 to 6                                              | V    |
| 1.5  | V <sub>Logic_Output</sub> | Logic output pin voltage range (RXD) SN65HVD255, SN65HVD257                |                      | -0.3 to 6                                              | V    |
| 1.6  | V <sub>Logic_Output</sub> | Logic output pin voltage range (RXD)                                       | SN65HVD256           | -0.3 to 6 and V <sub>I</sub> ≤ V <sub>RXD</sub> + 0.3  | V    |
| 1.7  | I <sub>O(RXD)</sub>       | RXD (Receiver) output current                                              |                      | 12                                                     | mA   |
| 1.8  | I <sub>O(FAULT)</sub>     | FAULT output current                                                       | SN65HVD257           | 20                                                     | mA   |
| 1.9  | TJ                        | Operating virtual junction temperature range (see THERMAL CHARACTERISTICS) |                      | -40 to 150                                             | °C   |
| 1.10 | T <sub>A</sub>            | Ambient temperature range (see THER                                        | MAL CHARACTERISTICS) | -40 to 125                                             | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### TRANSIENT AND ELECTROSTATIC DISCHARGE PROTECTION

| 2.0 |                                                                      | TES                                                                                                                                                                                     | T CONDITIONS | RATING | UNIT |
|-----|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------|------|
| 0.4 | Liverage Dady Madal                                                  | All pins <sup>(1)</sup>                                                                                                                                                                 |              | ±2.5   | kV   |
| 2.1 | Human-Body Model                                                     | All pins <sup>(1)</sup> CAN bus pins (CANH, CANL) <sup>(2)</sup> All pins <sup>(3)</sup> All pins <sup>(4)</sup> EMC test  CAN bus pins (CANH, CANL) to GND  Pulse 1  Pulse 2  Pulse 3a | ±12          | KV     |      |
| 2.2 | Charged-Device Model                                                 | All pins <sup>(3)</sup>                                                                                                                                                                 |              | ±750   | V    |
| 2.3 | Machine Model                                                        | All pins <sup>(4)</sup>                                                                                                                                                                 |              | ±250   | V    |
| 2.4 | IEC 61400-4-2 according to GIFT-ICT CAN EMC test spec <sup>(5)</sup> | CAN bus pins (CANH, CANL) to GND                                                                                                                                                        |              | ±8     | kV   |
| 2.5 |                                                                      |                                                                                                                                                                                         | Pulse 1      | -100   | V    |
| 2.6 | ISO7637 Transients according to GIFT - ICT CAN                       | CAN bus pins                                                                                                                                                                            | Pulse 2      | +75    | V    |
| 2.7 | EMC test spec <sup>(6)</sup>                                         | (CANH, CANL)                                                                                                                                                                            | Pulse 3a     | -150   | ٧    |
| 2.8 |                                                                      |                                                                                                                                                                                         | Pulse 3b     | +100   | V    |

Tested in accordance to JEDEC Standard 22, Test Method A114.

### RECOMMENDED OPERATING CONDITIONS

| 3.0  |                                   |                                                            |      | MIN | MAX | UNIT |
|------|-----------------------------------|------------------------------------------------------------|------|-----|-----|------|
| 3.1  | V <sub>CC</sub>                   | Supply voltage                                             | 4.5  | 5.5 |     |      |
| 3.2  | $V_{RXD}$                         | RXD supply (SN65HVD256 only)                               | 2.8  | 5.5 |     |      |
| 3.3  | $V_{\text{I}}$ or $V_{\text{IC}}$ | CAN bus terminal voltage (separately or common mode)       | -2   | 7   | V   |      |
| 3.4  | $V_{ID}$                          | CAN bus differential voltage                               |      | -6  | 6   | V    |
| 3.5  | $V_{IH}$                          | Logic HIGH level input (TXD, S)                            | 2    | 5.5 |     |      |
| 3.6  | $V_{IL}$                          | Logic LOW level input (TXD, S)                             | 0    | 8.0 |     |      |
| 3.7  | I <sub>OH(DRVR)</sub>             | CAN BUS Driver High level output current                   |      | -70 |     |      |
| 3.8  | I <sub>OL(DRVR)</sub>             | CAN BUS Driver Low level output current                    |      |     | 70  |      |
| 3.9  | I <sub>OH(RXD)</sub>              | RXD pin HIGH level output current                          |      | -2  |     | mA   |
| 3.10 | I <sub>OL(RXD)</sub>              | RXD pin LOW level output current                           |      |     | 2   |      |
| 3.11 | I <sub>O(FAULT)</sub>             | FAULT pin LOW level output current SN65HVD257              |      |     | 2   |      |
| 3.12 | T <sub>A</sub>                    | Operational free-air temperature (see THERMAL CHARACTERIST | ICS) | -40 | 125 | °C   |

All voltage values, except differential I/O bus voltages, are with respect to ground terminal.

Test method based upon JEDEC Standard 22 Test Method A114, CAN bus pins stressed with respect to GND. (2)

Tested in accordance to JEDEC Standard 22, Test Method C101. Tested in accordance to JEDEC Standard 22, Test Method A115.

IEC 61000-4-2 is a system level ESD test. Results given here are specific to the GIFT-ICT CAN EMC Test specification conditions. Different system level configurations may lead to different results.

ISO7637 is a system level transient test. Results given here are specific to the GIFT-ICT CAN EMC Test specification conditions. Different system level configurations may lead to different results.



#### **ELECTRICAL CHARACTERISTICS**

Over recommended operating conditions,  $T_A = -40$ °C to 125°C (unless otherwise noted). SN65HVD256 device  $V_{RXD} = V_{CC}$ .

| over i | recommende              |                                                                                 |                                                     | 125°C (unless otherwise noted). SN                                                                        |                     |                    |      |      |
|--------|-------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------|--------------------|------|------|
|        |                         | PARAMETER                                                                       |                                                     | TEST CONDITIONS / COMMENT                                                                                 | MIN                 | TYP <sup>(1)</sup> | MAX  | UNIT |
| 4.0    | SUPPLY CH               | ARACTERISTICS                                                                   | T                                                   |                                                                                                           |                     |                    |      |      |
| 4.1    | _                       |                                                                                 | Normal Mode<br>(Driving Dominant)                   | See Figure 10, TXD = 0 V, $R_L$ = 50 $\Omega$ , $C_L$ = open, $R_{CM}$ = open, $S$ = 0V                   |                     | 60                 | 85   |      |
| 4.2    |                         |                                                                                 | Normal Mode<br>(Driving<br>Dominant – bus<br>fault) | See Figure 10, TXD = 0 V, S = 0V, CANH = -12V, $R_L$ = open, $C_L$ = open, $R_{CM}$ = open                |                     | 130                | 180  |      |
| 4.3    | I <sub>cc</sub>         | 5-V Supply current                                                              | Normal Mode<br>(Driving Dominant)                   | See Figure 10, TXD = 0 V, $R_L$ = open (no load), $C_L$ = open, $R_{CM}$ = open, $S$ = 0V                 |                     | 10                 | 20   | mA   |
| 4.4    |                         |                                                                                 | Normal Mode<br>(Recessive)                          | See Figure 10, TXD = $V_{CC}$ , $R_L = 50$<br>$\Omega$ , $C_L =$ open, $R_{CM} =$ open,<br>S = 0V         |                     | 10                 | 20   |      |
| 4.5    |                         |                                                                                 | Silent Mode                                         | See Figure 10, TXD = $V_{CC}$ , $R_L = 50$<br>$\Omega$ , $C_L = open$ , $R_{CM} = open$ ,<br>$S = V_{CC}$ |                     | 2.5                | 5    |      |
| 4.6    | I <sub>RXD</sub>        | RXD Supply<br>current<br>(SN65HVD256<br>only)                                   | All modes                                           | RXD Floating, TXD = 0V                                                                                    |                     |                    | 500  | μA   |
| 4.7    | UV <sub>VCC</sub>       | Undervoltage detect protected mode                                              | ion on V <sub>CC</sub> for                          |                                                                                                           | 3.5                 |                    | 4.45 | V    |
| 4.8    | V <sub>HYS(UVVCC)</sub> | Hysteresis voltage o                                                            | n UV <sub>VCC</sub>                                 |                                                                                                           |                     | 200                |      | mV   |
| 4.9    | UV <sub>RXD</sub>       | Undervoltage detection on V <sub>RXD</sub> for protected mode (SN65HVD256 only) |                                                     |                                                                                                           | 1.3                 |                    | 2.75 | V    |
| 4.10   | V <sub>HYS(UVRXD)</sub> | Hysteresis voltage on UV <sub>RXD</sub> (SN65HVD256 only)                       |                                                     |                                                                                                           |                     | 80                 |      | mV   |
| 5.0    | S PIN (MODI             | E SELECT INPUT)                                                                 |                                                     |                                                                                                           |                     |                    |      |      |
| 5.1    | V <sub>IH</sub>         | HIGH-level input vol                                                            | tage                                                |                                                                                                           | 2                   |                    |      | V    |
| 5.2    | $V_{IL}$                | LOW-level input volt                                                            | age                                                 |                                                                                                           |                     |                    | 0.8  | V    |
| 5.3    | I <sub>IH</sub>         | HIGH-level input lea                                                            | kage current                                        | S = V <sub>CC</sub> = 5.5 V                                                                               | 7                   |                    | 100  | μΑ   |
| 5.4    | I <sub>IL</sub>         | Low-level input leak                                                            | age current                                         | $S = 0 \text{ V}, \text{ V}_{CC} = 5.5 \text{ V}$                                                         | -1                  | 0                  | 1    | μA   |
| 5.5    | I <sub>LKG(OFF)</sub>   | Unpowered leakage                                                               | current                                             | $S = 5.5 \text{ V}, V_{CC} = 0 \text{ V}, V_{RXD} = 0 \text{ V}$                                          | 7                   | 35                 | 100  | μA   |
| 6.0    | TXD PIN (CA             | AN TRANSMIT DATA                                                                | INPUT)                                              |                                                                                                           |                     |                    |      |      |
| 6.1    | $V_{IH}$                | HIGH level input vol                                                            | tage                                                |                                                                                                           | 2                   |                    |      | V    |
| 6.2    | $V_{IL}$                | LOW level input volt                                                            | age                                                 |                                                                                                           |                     |                    | 0.8  | V    |
| 6.3    | I <sub>IH</sub>         | HIGH level input lea                                                            | kage current                                        | $TXD = V_{CC} = 5.5 V$                                                                                    | -2.5                | 0                  | 1    | μA   |
| 6.4    | I <sub>IL</sub>         | Low level input leak                                                            | age current                                         | $TXD = 0 V, V_{CC} = 5.5 V$                                                                               | -100                | -25                | -7   | μA   |
| 6.5    | I <sub>LKG(OFF)</sub>   | Unpowered leakage                                                               | current                                             | $TXD = 5.5 \text{ V}, V_{CC} = 0 \text{ V}, V_{RXD} = 0 \text{ V}$                                        | -1                  | 0                  | 1    | μΑ   |
| 6.6    | C <sub>I</sub>          | Input Capacitance                                                               |                                                     |                                                                                                           |                     | 3.5                |      | pF   |
| 7.0    | RXD Pin (CA             | AN RECEIVE DATA C                                                               | OUTPUT)                                             |                                                                                                           |                     |                    |      |      |
| 7.1    | V <sub>OH</sub>         | HIGH level output vo                                                            | oltage                                              | See Figure 11, $I_O = -2$ mA. For devices with $V_{RXD}$ supply $V_{OH} = 0.8$ $\times$ $V_{RXD}$         | 0.8×V <sub>CC</sub> |                    |      | V    |
| 7.2    | V <sub>OL</sub>         | LOW level output vo                                                             | ltage                                               | See Figure 11, I <sub>O</sub> = 2 mA                                                                      |                     |                    | 0.4  | V    |
| 7.3    | I <sub>LKG(OFF)</sub>   | Unpowered leakage                                                               | current                                             | $RXD = 5.5 V, V_{CC} = 0 V, V_{RXD} = 0 V$                                                                | -1                  | 0                  | 1    | μΑ   |
| 7.4    | t <sub>R</sub>          | Output signal rise tir                                                          | ne                                                  | See Receiver Rise Time                                                                                    |                     |                    |      |      |
| 7.5    | t <sub>F</sub>          | Output signal fall tim                                                          | ie                                                  | See Receiver Fall Time                                                                                    |                     |                    |      |      |

<sup>(1)</sup> All typical values are at 25°C and supply voltages of  $V_{CC}$  = 5 V and  $V_{RXD}$  = 5 V,  $R_L$  = 60  $\Omega$ .



## **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended operating conditions,  $T_A = -40$ °C to 125°C (unless otherwise noted). SN65HVD256 device  $V_{RXD} = V_{CC}$ .

|      |                          | PARAMETER                                                                               |                             | TEST CONDITIONS / COMMENT                                                                                                                                                                                                                  | MIN    | TYP <sup>(1)</sup>  | MAX   | UNIT |
|------|--------------------------|-----------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|-------|------|
| 8.0  | DEVICE SWI               | TCHING CHARACTE                                                                         | RISTICS                     |                                                                                                                                                                                                                                            |        |                     |       |      |
| 8.1  | t <sub>PROP(LOOP1)</sub> | Total loop delay, driv<br>receiver output (RXI<br>dominant                              |                             | See Figure 13, $S = 0 \text{ V}$ , $R_L = 60 \Omega$ ,                                                                                                                                                                                     |        |                     | 150   |      |
| 8.2  | t <sub>PROP(LOOP2)</sub> | Total loop delay, driv<br>receiver output (RXI<br>recessive                             |                             | $C_L = 100 \text{ pF}, C_{L_RXD} = 15 \text{ pF}$                                                                                                                                                                                          |        |                     | 150   | ns   |
| 8.3  | I <sub>MODE</sub>        | Mode change time, for from Silent to Nor                                                | rom Normal to Silent<br>mal | See Figure 12                                                                                                                                                                                                                              |        |                     | 20    | μS   |
| 9.0  | DRIVER ELE               | CTRICAL CHARACT                                                                         | ERISTICS                    |                                                                                                                                                                                                                                            |        |                     |       | •    |
| 9.1  |                          | Bus output voltage                                                                      | CANH                        | See Figure 3 and Figure 10, TXD =                                                                                                                                                                                                          | 2.75   |                     | 4.5   |      |
| 9.2  | $V_{O(D)}$               | (dominant                                                                               | CANL                        | $\left  \begin{array}{l} 0 \text{ V, S} = 0 \text{ V, R}_{L} = 60 \ \Omega, C_{L} = \text{open,} \\ R_{CM} = \text{open} \end{array} \right $                                                                                              | 0.5    |                     | 2.25  | V    |
| 9.3  | V <sub>O(R)</sub>        | Bus output voltage (                                                                    | recessive)                  | See Figure 3 and Figure 10, TXD = $V_{CC}$ , $V_{RXD} = V_{CC}$ , $S = V_{CC}$ or 0 V <sup>(2)</sup> , $R_L$ = open (no load), $R_{CM}$ = open                                                                                             | 2      | 0.5×V <sub>CC</sub> | 3     | V    |
| 9.4  | V                        | Differential autoutus                                                                   | lka na (dansina at)         | See Figure 3 and Figure 10, TXD = $0 \text{ V}$ , S = $0 \text{ V}$ , 45 $\Omega \le R_L \le 65 \Omega$ , $C_L$ = open, $R_{CM} = 330 \Omega$ , $-2 \text{ V} \le V_{CM} \le 7 \text{ V}$ , $4.75 \text{ V} \le V_{CC} \le 5.25 \text{ V}$ | 1.5    |                     | 3     | V    |
| 9.5  | V <sub>OD(D)</sub>       | Differential output vo                                                                  | itage (dominant)            | See Figure 3 and Figure 10, TXD = $0 \text{ V}$ , S = $0 \text{ V}$ , 45 $\Omega \le R_L \le 65 \Omega$ , $C_L$ = open, $R_{CM} = 330 \Omega$ , $-2 \text{ V} \le V_{CM} \le 7 \text{ V}$ , $4.5 \text{V} \le V_{CC} \le 5.5 \text{ V}$    | 1.25   |                     | 3.2   | -    |
| 9.6  |                          |                                                                                         |                             | See Figure 3 and Figure 10, TXD = $V_{CC}$ , S = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = open, $R_{CM}$ = open                                                                                                                                  | -0.12  |                     | 0.012 |      |
| 9.7  | V <sub>OD(R)</sub>       | Differential output vo                                                                  | ltage (recessive)           | See Figure 3 and Figure 10, TXD = $V_{CC}$ , S = 0 V, $R_L$ = open (no load), $C_L$ = open, $R_{CM}$ = open, $-40^{\circ}C \le T_A$ $\le 85^{\circ}C$                                                                                      | -0.100 |                     | 0.050 | V    |
| 9.8  | V <sub>SYM</sub>         | Output symmetry (do recessive) (V <sub>CC</sub> - V <sub>O(CANH)</sub> - V <sub>O</sub> |                             | See Figure 3 and Figure 10, S at 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = open, $R_{CM}$ = open                                                                                                                                                  | -0.4   |                     | 0.4   | ٧    |
| 9.9  |                          | short circuit steady-s                                                                  | state output current.       | See Figure 3 and Figure 15, V <sub>CANH</sub><br>= 0 V, CANL = open, TXD = 0 V                                                                                                                                                             | -160   |                     |       |      |
| 9.10 | IOS(SS)_DOM              | Dominant                                                                                | ,                           | See Figure 3 and Figure 15, V <sub>CANL</sub> = 32 V, CANH = open, TXD = 0 V                                                                                                                                                               |        |                     | 160   | mA   |
| 9.11 | I <sub>OS(SS)_REC</sub>  | short circuit steady-s<br>Recessive                                                     | state output current,       | See Figure 3 and Figure 15, $-20 \text{ V} \le V_{BUS} \le 32 \text{ V}$ , Where $V_{BUS} = \text{CANH} = \text{CANL}$ , TXD = $V_{CC}$ , Normal and Silent Modes                                                                          | -8     |                     | 8     | mA   |
| 9.12 | Co                       | Output capacitance                                                                      |                             | See receiver input capacitance                                                                                                                                                                                                             |        |                     |       |      |

<sup>(2)</sup> For the bus output voltage (recessive) will be the same if the device is in normal mode with S pin LOW or if the device is in silent mode with the S pin is HIGH.



## **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended operating conditions,  $T_A = -40$ °C to 125°C (unless otherwise noted). SN65HVD256 device  $V_{RXD} = V_{CC}$ .

|      |                                     | PARAMETER                                                                                 | TEST CONDITIONS / COMMENT                                                 | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|------|-------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|--------------------|------|------|
| 10.0 | DRIVER SW                           | TITCHING CHARACTERISTICS                                                                  |                                                                           |      |                    |      |      |
| 10.1 | t <sub>pHR</sub>                    | Propagation delay time, HIGH TXD to Driver Recessive                                      |                                                                           |      | 50                 | 70   |      |
| 10.2 | t <sub>pLD</sub>                    | Propagation delay time, LOW TXD to Driver Dominant                                        | See Figure 10, S = 0 V, $R_L = 60 \Omega$ ,                               |      | 40                 | 70   | ns   |
| 10.3 | t <sub>sk(p)</sub>                  | Pulse skew ( t <sub>pHR</sub> - t <sub>pLD</sub>  )                                       | C <sub>L</sub> = 100 pF, R <sub>CM</sub> = open                           |      | 10                 |      |      |
| 10.4 | t <sub>R</sub>                      | Differential output signal rise time                                                      |                                                                           |      | 10                 | 30   |      |
| 10.5 | t <sub>F</sub>                      | Differential output signal fall time                                                      |                                                                           |      | 17                 | 30   |      |
| 10.6 | t <sub>R(10k)</sub>                 | Differential output signal rise time, $R_L = 10 \text{ k}\Omega$                          | See Figure 10, $S = 0 \text{ V}$ , $R_1 = 10 \text{ k}\Omega$ ,           |      |                    | 35   |      |
| 10.7 | t <sub>F(10k)</sub>                 | Differential output signal fall time, $R_L = 10 \text{ k}\Omega$                          | <sub>CL</sub> = 10 pF, R <sub>CM</sub> = open                             |      |                    | 100  | ns   |
| 10.8 | t <sub>TXD_DTO</sub>                | Dominant timeout <sup>(3)</sup>                                                           | See Figure 14, $R_L = 60 \Omega$ , $C_L = open$                           | 1175 |                    | 3700 | μs   |
| 11.0 | RECEIVER I                          | ELECTRICAL CHARACTERISTICS                                                                |                                                                           |      |                    |      |      |
| 11.1 | V <sub>IT+</sub>                    | Positive-going input threshold voltage, normal mode                                       | Con Figure 44 Table 2 and Table C                                         |      |                    | 900  | mV   |
| 11.2 | V <sub>IT</sub> -                   | Negative-going input threshold voltage, normal mode                                       | See Figure 11, Table 3 and Table 6                                        | 500  |                    |      | mV   |
| 11.3 | V <sub>HYS</sub>                    | Hysteresis voltage (V <sub>IT+</sub> - V <sub>IT-</sub> )                                 |                                                                           |      | 125                |      | mV   |
| 11.4 | I <sub>IOFF(LKG)</sub>              | Power-off (unpowered) bus input leakage current                                           | $C_{ANH} = C_{ANL} = 5 \text{ V}, V_{CC} = 0 \text{ V}, V_{RXD}$<br>= 0 V |      |                    | 5.5  | μΑ   |
| 11.5 | C <sub>I</sub>                      | Input capacitance to ground (CANH or CANL)                                                | $TXD = V_{CC}, V_{RXD} = V_{CC}, V_{I} = 0.4 sin$ (4E6 $\pi$ t) + 2.5 V   |      | 25                 |      | pF   |
| 11.6 | C <sub>ID</sub>                     | Differential input capacitance                                                            | $TXD = V_{CC}, V_{RXD} = V_{CC}, V_{I} = 0.4 sin$ (4E6 $\pi$ t)           |      | 10                 |      | pF   |
| 11.7 | R <sub>ID</sub>                     | Differential input resistance                                                             | TVD V V 5V C 0V                                                           | 30   |                    | 80   | kΩ   |
| 11.8 | R <sub>IN</sub>                     | Input resistance (CANH or CANL)                                                           | $TXD = V_{CC} = V_{RXD} = 5 \text{ V}, S = 0 \text{ V}$                   | 15   |                    | 40   | kΩ   |
| 11.9 | R <sub>IN(M)</sub>                  | Input resistance matching:<br>[1 - R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> ] × 100% | $V_{(CANH)} = V_{(CANL)}, -40^{\circ}C \le T_A \le 85^{\circ}C$           | -3%  |                    | 3%   |      |
| 12.0 | RECEIVER S                          | SWITCHING CHARACTERISTICS                                                                 |                                                                           |      |                    |      | Į.   |
| 12.1 | t <sub>pRH</sub>                    | Propagation delay time, recessive input to high output                                    |                                                                           |      | 70                 | 90   | ns   |
| 12.2 | t <sub>pDL</sub>                    | Propagation delay time, dominant input to low output                                      | See Figure 11, C <sub>L_RXD</sub> = 15 pF                                 |      | 70                 | 90   | ns   |
| 12.3 | t <sub>R</sub>                      | Output signal rise time                                                                   |                                                                           |      | 4                  | 20   | ns   |
| 12.4 | t <sub>F</sub>                      | Output signal fall time                                                                   |                                                                           |      | 4                  | 20   | ns   |
| 12.5 | t <sub>RXD_DTO</sub> <sup>(4)</sup> | Receiver dominant time out (SN65HVD257 only) See Figure 8, $C_{L_RXD} = 15 \text{ pF}$    |                                                                           | 1380 |                    | 4200 | μs   |

<sup>(3)</sup> The TXD dominant timeout (t<sub>TXD\_DTO</sub>) disables the driver of the transceiver once the TXD has been dominant longer than t<sub>TXD\_DTO</sub>, which releases the bus lines to recessive, preventing a local failure from locking the bus dominant. The driver may only transmit dominant again after TXD has been returned HIGH (recessive). While this protects the bus from local faults, locking the bus dominant, it limits the minimum data rate possible. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the t<sub>TXD\_DTO</sub> minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>TXD\_DTO</sub> = 11 bits / 1175 us = 9.4 kbps

minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>TXD\_DTO</sub> = 11 bits / 1175 μs = 9.4 kbps.

(4) The RXD timeout (t<sub>RXD\_DTO</sub>) disables the driver of the transceiver once the RXD has been dominant longer than t<sub>RXD\_DTO</sub>, which releases the bus lines to recessive, preventing a local failure from locking the bus dominant. The driver may only transmit dominant again after RXD has been returned HIGH (recessive). While this protects the bus from local faults, locking the bus dominant, it limits the minimum data rate possible. The CAN protocol allows a maximum of eleven successive dominant bits (on RXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the t<sub>RXD\_DTO</sub> minimum, limits the minimum bit rate. The minimum bit rate may be calculated by: Minimum Bit Rate = 11 / t<sub>RXD\_DTO</sub> = 11 bits / 1380 μs = 8 kbps.



#### **ELECTRICAL CHARACTERISTICS (continued)**

Over recommended operating conditions,  $T_A = -40^{\circ}\text{C}$  to 125°C (unless otherwise noted). SN65HVD256 device  $V_{RXD} = V_{CC}$ .

|      | PARAMETER                                 | TEST CONDITIONS / COMMENT              | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|------|-------------------------------------------|----------------------------------------|-----|--------------------|-----|------|
| 13.0 | FAULT Pin (Fault Output), SN65HVD257 only |                                        |     |                    |     |      |
| 13.1 | I <sub>CH</sub> Output current high level | FAULT = V <sub>CC</sub> , See Figure 9 | -10 |                    | 10  | μΑ   |
| 13.2 | I <sub>CL</sub> Output current low level  | FAULT = 0.4 V, See Figure 9            | 5   | 12                 |     | mA   |

#### THERMAL CHARACTERISTICS

| 13.0 |                           | THERMAL METRIC <sup>(1)</sup>                             | TEST CONDITIONS                                                                                                                                                                                                                                                                                     | TYP   | UNIT |
|------|---------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|
| 13.1 | $\theta_{JA}$             | Junction-to-air thermal resistance                        | High-K thermal resistance <sup>(2)</sup>                                                                                                                                                                                                                                                            | 107.5 |      |
| 13.2 | $\theta_{JB}$             | Junction-to-board thermal resistance (3)                  |                                                                                                                                                                                                                                                                                                     | 48.9  |      |
| 13.3 | $\theta_{\text{JC(TOP)}}$ | Junction-to-case (top) thermal resistance (4)             |                                                                                                                                                                                                                                                                                                     | 56.7  | °C/W |
| 13.4 | $\Psi_{JT}$               | Junction-to-top characterization parameter <sup>(5)</sup> |                                                                                                                                                                                                                                                                                                     | 12.1  |      |
| 13.5 | $\Psi_{JB}$               | Junction-to-board characterization parameter (6)          |                                                                                                                                                                                                                                                                                                     | 48.2  |      |
| 13.6 |                           | A                                                         | $V_{CC}$ = 5 V, $V_{RXD}$ = 5 V, $V_{J}$ = 27°C, $R_{L}$ = 60 Ω, S at 0 V, Input to TXD at 250 kHz, 25% duty cycle square wave, $C_{L_{RXD}}$ = 15 pF. Typical CAN operating conditions at 500kbps with 25% transmission (dominant) rate.                                                           | 115   | 10/  |
| 13.7 | P <sub>D</sub>            | Average power dissipation                                 | $V_{\rm CC}$ = 5.5 V, $V_{\rm RXD}$ = 5.5 V, $T_{\rm J}$ = 150°C, $R_{\rm L}$ = 50 $\Omega$ , S at 0 V, Input to TXD at 500 kHz, 50% duty cycle square wave, $C_{\rm L_RXD}$ = 15 pF. Typical high load CAN operating conditions at 1mbps with 50% transmission (dominant) rate and loaded network. | 268   | mW   |
| 13.8 |                           | Thermal shutdown temperature                              |                                                                                                                                                                                                                                                                                                     | 170   | °C   |
| 13.9 |                           | Thermal shutdown hysteresis                               |                                                                                                                                                                                                                                                                                                     | 5     | °C   |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- he junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (5) The junction-to-top characterization parameter,  $\Psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted
- from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). The junction-to-board characterization parameter,  $\Psi_{JB}$  estimates the junction representative of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).



#### PARAMETER MEASUREMENT INFORMATION



Figure 8. RXD Dominant Timeout Test Circuit and Measurement



Figure 9. FAULT Test and Measurement



Figure 10. Driver Test Circuit and Measurement



## PARAMETER MEASUREMENT INFORMATION (continued)



Figure 11. Receiver Test Circuit and Measurement



Figure 12.  $t_{\text{MODE}}$  Test Circuit and Measurement

Table 6. Receiver Differential Input Voltage Threshold Test

|            | INPUT      | OUTPUT          |   |                 |  |
|------------|------------|-----------------|---|-----------------|--|
| $V_{CANH}$ | $V_{CANL}$ | R <sub>XD</sub> |   |                 |  |
| -1.1V      | -2.0 V     | 900 mV          | L | V               |  |
| 7.0 V      | 6.1 V      | 900 mV          | L | V <sub>OL</sub> |  |
| -1.5 V     | -2.0 V     | 500 mV          | Н |                 |  |
| 7.0 V      | 6.5 V      | 500 mV          | Н | V <sub>OH</sub> |  |
| Open       | Open       | X               | Н |                 |  |





Figure 13. T<sub>PROP(LOOP)</sub> Test Circuit and Measurement



Figure 14. TXD Dominant Timeout Test Circuit and Measurement



Figure 15. Driver Short Circuit Current Test and Measurement



#### **APPLICATION INFORMATION**



Figure 16. Typical 5V Application



Figure 17. Typical 3.3V Application

SLLSEA2C - DECEMBER 2011 - REVISED SEPTEMBER 2013



www.ti.com

#### **BUS LOADING, LENGTH AND NUMBER OF NODES**

The ISO11898 Standard specifies a maximum bus length of 40m and maximum stub length of 0.3m with a maximum of 30 nodes. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A large number of nodes requires a transceiver with high input impedance such as the SN65HVD25x family.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO11898. They have made system level trade offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, DeviceNet and NMEA200.

A CAN network design is a series of tradeoffs, but these devices operate over wide common-mode range. In ISO11898-2 the driver differential output is specified with a  $60\Omega$  load (the two  $120\Omega$  termination resistors in parallel) and the differential output must be greater than 1.5V. The SN65HVD25x family is specified to meet the 1.5V requirement with a  $45\Omega$  load incorporating the worst case including parallel transceivers. The differential input resistance of the SN65HVD25x is a minimum of  $30K\Omega$ . If 167 SN65HVD25x family transceivers are in parallel on a bus, this is equivalent to a  $180\Omega$  differential load worst case. That transceiver load of  $180\Omega$  in parallel with the  $60\Omega$  gives a total  $45\Omega$ . Therefore, the SN65HVD25x family theoretically supports over 167 transceivers on a single bus segment with margin to the 1.2V minimum differential input at each node. However for CAN network design margin must be given for signal loss across the system & cabling, parasitic loadings, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes is typically much lower. Bus length may also be extended beyond the original ISO11898 standard of 40m by careful system design and datarate tradeoffs. For example CANopen network design guidelines allow the network to be up to 1km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate.

This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO11898 CAN standard. In using this flexibility comes the responsibility of good network design and balancing these tradeoffs.

Submit Documentation Feedback



#### **CAN TERMINATION**

The ISO11898 standard specifies the interconnect to be a twisted pair cable (shielded or unshielded) with 120  $\Omega$  characteristic impedance ( $Z_O$ ). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus the termination must be carefully placed so that it is not removed from the bus.



Figure 18. Typical CAN Bus

Termination may be a single 120  $\Omega$  resistor at the end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used. (See Figure 19). Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions.



Figure 19. CAN Bus Termination Concepts



## Example: Functional Safety Using the SN65HVD257 in a Redundant Physical Layer CAN Network Topology

CAN is a standard linear bus topology using 120  $\Omega$  twisted pair cabling. The SN65HVD257 CAN device includes several features to use the CAN physical layer in nonstandard topologies with only one CAN link layer controller ( $\mu$ P) interface. This allows much greater flexibility in the physical topology of the bus while reducing the digital controller and software costs. The combination of RXD DTO and the FAULT output allows great flexibility, control and monitoring of these applications.

A simple example of this flexibility is to use two SN65HVD257 devices in parallel with an AND gate to achieve redundancy (parallel) of the physical layer (cabling & PHYs) in a CAN network.

For the CAN bit-wise arbitration to work, the RXD outputs of the transceivers must connect via AND gate logic so that a dominant bit (low) from any of the branches is received by the link layer logic ( $\mu$ P), and appears to the link layer and above as a single physical network. The RXD DTO feature prevents a bus stuck dominant fault in a single branch from taking down the entire network by forcing the RXD pin for the transceivers on the branch with the fault back to the recessive after the  $t_{RXD\_DTO}$  time. The remaining branch of the network continues to function. The FAULT pin of the transceivers on the branch with the fault indicates this via the FAULT output to their host processors, which diagnose the failure condition. The S pin (silent mode pin) may be used to put a branch in silent mode to check each branch for other faults. Thus it is possible to implement a robust and redundant CAN network topology in a very simple and low cost manner.

These concepts can be expanded into more complicated & flexible CAN network topologies to solve various system level challenges with a networked infrastructure.



- A. CAN nodes with termination are PHY A, PHY B, PHY An and PHY Bn.
- B. RXD DTO prevents a single branch-stuck-dominant condition from blocking the redundant branch via the AND logic on RXD. The transceivers signal a received bus stuck dominant fault via the FAULT pin. The system detects which branch is stuck dominant, and issues a system warning. Other network faults on a single branch that appear as recessive (not blocking the redundant network) may be detected through diagnostic routines, and using the Silent Mode of the PHYs to use only one branch at a time for transmission during diagnostic mode. This combination allows robust fault detection and recovery within single branches so that they may be repaired and again provide redundancy of the physical layer.

Figure 20. Typical Redundant Physical Layer Topology Using the SN65HVD257

Submit Documentation Feedback



## **REVISION HISTORY**

| CI | hanges from Original (December 2011) to Revision A                                                       | Page |
|----|----------------------------------------------------------------------------------------------------------|------|
| •  | Updates the Features list                                                                                | 1    |
| •  | Updated the Applications list                                                                            | 1    |
| •  | Added text to the Description "The SN65HVD257 adds additional"                                           | 1    |
| •  | Changed Figure 1 - Functional Block Diagram to include HVD257 and Note changes                           | 1    |
| •  | Added SN65HVD257 to the D PACKAGE OPTIONS images                                                         | 2    |
| •  | Changed the DEVICE OPTIONS table                                                                         | 2    |
| •  | Added SN65HVD257 FAULT pin to the PIN FUNCTIONS table                                                    | 2    |
| •  | Added SN65HVD257 to the Ordering Information table                                                       | 2    |
| •  | Added footnote for SN65HVD257 function to Table 3                                                        | 4    |
| •  | Added 5 V V <sub>CC</sub> with FAULT Open-Drain Output Device (SN65HVD257) section                       | 5    |
| •  | Added RXD Dominant Timeout (SN65HVD257) section                                                          | 5    |
| •  | Added FAULT pin information                                                                              | 6    |
| •  | Added SN65HVD257 FAULT pin information to the Abs Max table                                              | 9    |
| •  | Added FAULT pin information to the ROC table                                                             | 9    |
| •  | changed R $_{\text{ID}}$ - Differential input resistance value from 3 k $\Omega$ to 30 k $\Omega$        | 12   |
| •  | Added t <sub>RXD_DTO</sub> - SN65HVD257 information                                                      | 12   |
| •  | Added Figure 8 "RXD Dominant Timeout Test Circuit and Measurement"                                       | 14   |
| •  | Added Figure 9 "FAULT Test and Measurement"                                                              | 14   |
| •  | Added Example: Functional Safety Using the SN65HVD257 in a Redundant Physical Layer CAN Network Topology |      |
|    | section                                                                                                  | 20   |
| CI | hanges from Revision A (June 2012) to Revision B                                                         | Page |
| •  | Added SN65HVD257 status to production in Ordering Information table                                      | 2    |
| CI | hanges from Revision B (June 2012) to Revision C                                                         | Page |
| •  | Added Figure 6 - Example Timing Diagram for TXD DTO and FAULT Pin                                        | 7    |
| •  | Added Table 6 - Receiver Differential Input Voltage Threshold Test                                       |      |
| •  | Added - Bus loading, length and number of nodes section to Application Information                       |      |





25-Jul-2013

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| SN65HVD255D      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HVD255               | Samples |
| SN65HVD255DR     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HVD255               | Samples |
| SN65HVD256D      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HVD256               | Samples |
| SN65HVD256DR     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HVD256               | Samples |
| SN65HVD257D      | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HVD257               | Samples |
| SN65HVD257DR     | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HVD257               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

25-Jul-2013

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 25-Jul-2013

## TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD255DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD256DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD257DR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 25-Jul-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD255DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN65HVD256DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| SN65HVD257DR | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |

## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>