

# SN65HVD101 SN65HVD102

SLLSE84A - MAY 2011 - REVISED MARCH 2013

# **IO-LINK PHY for Device Nodes**

Check for Samples: SN65HVD101, SN65HVD102

## **FEATURES**

- Configurable CQ Output: Push-Pull, High-Side, or Low-Side for SIO Mode
- Remote Wake-Up Indicator
- Current Limit Indicator
- Power-Good Indicator
- Overtemperature Protection
- Reverse Polarity Protection
- Configurable Current Limits

- 9-V to 36-V Supply Range
- Tolerant to 50-V Peak Line Voltage
- 3.3-V/5-V Configurable Integrated LDO (SN65HVD101 ONLY)
- 20-pin QFN Package, 4 mm × 3.5 mm

# APPLICATIONS

Suitable for IO-Link Device Nodes

# DESCRIPTION

The SN65HVD101 and 'HVD102 IO-LINK PHYs implement the IO-LINK interface for industrial point-to-point communication. When the device is connected to an IO-Link master through a 3-wire interface, the master can initiate communication and exchange data with the remote node while the SN65HVD10X acts as a complete physical layer for the communication.

The IO-LINK driver output (CQ) can be used in push-pull, high-side, or low-side configurations using the EN and TX input pins. The PHY receiver converts the 24-V IO-LINK signal on the CQ pin to standard logic levels on the RX pin. A simple parallel interface is used to receive and transmit data and status information between the PHY and the local controller.

The SN65HVD101 and 'HVD102 implement protection features for overcurrent, overvoltage and overtemperature conditions. The IO-Link driver current limit can be set using an external resistor. If a short-circuit current fault occurs, the driver outputs are internally limited, and the PHY generates an error signal (SC). These devices also implement an overtemperature shutdown feature that protects the device from high-temperature faults.

The SN65HVD102 operates from a single external 3.3-V or 5-V local supply. The SN65HVD101 integrates a linear regulator that generates either 3.3 V or 5 V from the IO-Link L+ voltage for supplying power to the PHY as well as a local controller and additional circuits.

The SN65HVD101 and 'HVD102 are available in the 20-pin RGB package (4 mm × 3,5 mm QFN) for space-constrained applications.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

# SN65HVD101 SN65HVD102

SLLSE84A - MAY 2011 - REVISED MARCH 2013



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **PIN DESCRIPTIONS**

The definitions below define the functionality for each pin.

| Type: I   | Input        | Type: O  | CMOS Output       |
|-----------|--------------|----------|-------------------|
| Type: I/O | Input/Output | Type: OD | Open Drain Output |
| Type: A   | Analog       | Type: P  | Power             |

## **PIN FUNCTIONS**

| SIGNAL<br>NAME      | TYPE       | PIN      | DESCRIPTION                                                                                                                                                                                                                                                 |
|---------------------|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IO-LINK Inte        | erface     | r        |                                                                                                                                                                                                                                                             |
| L+                  | Р          | 10       | IO-Link supply voltage (24V nominal)                                                                                                                                                                                                                        |
| CQ                  | I/O        | 12       | IO-Link data signal (bi-directional)                                                                                                                                                                                                                        |
| L–                  | Р          | 14       | IO-Link ground (connect to GND on board)                                                                                                                                                                                                                    |
| Local Contr         | oller Inte | erface   |                                                                                                                                                                                                                                                             |
| CUR_OK              | OD         | 15       | High-CQ-current fault indicator output signal from PHY to the microcontroller, a LOW level indicates over-<br>current condition                                                                                                                             |
| WAKE                | OD         | 16       | Wake up indicator from the PHY to the local controller                                                                                                                                                                                                      |
| RX                  | 0          | 17       | PHY data output to the local controller                                                                                                                                                                                                                     |
| ТХ                  | I          | 18       | PHY data input from the local controller                                                                                                                                                                                                                    |
| EN                  | I          | 20       | Driver enable control from the local controller                                                                                                                                                                                                             |
| Power Supp          | ly Pins    |          |                                                                                                                                                                                                                                                             |
| V <sub>CC</sub> IN  | A          | 7        | Voltage supply input (HVD102)<br>Voltage sense feedback input for voltage regulator (HVD101) - connect to pin 8 either directly or through a<br>current boost transistor.                                                                                   |
| V <sub>CC</sub> OUT | Р          | 8        | Output voltage from the voltage regulator (HVD101) - connect to pin 7 either directly or through a current boost transistor.<br>No connect (HVD102)                                                                                                         |
| GND                 | Р          | 3, 6, 13 | Ground pins                                                                                                                                                                                                                                                 |
| Special con         | nect pin   | S        |                                                                                                                                                                                                                                                             |
| V <sub>CC</sub> SET | I          | 1        | If this pin is left floating then the Vcc supply is 5V.<br>If this pin is connected to GND, then the Vcc supply is 3.3V                                                                                                                                     |
| ILIMADJ             | А          | 4        | Sets the CQ Output Current. A resistor $R_{SET}$ is connected to this pin. The output current is defined as $V_{REF}$ / ( $R_{INT} + R_{SET}$ ) × $K_{SET}$ .                                                                                               |
| PWR_OK              | OD         | 5        | Power Good signal. A high impedance on this pin indicates that the L+ and Vcc outputs are at correct levels.                                                                                                                                                |
| Temp_OK             | OD         | 19       | Temperature Good signal. A high impedance on this pin indicates that the internal temperature is at a safe level. If the internal device temperature reaches a level approaching the thermal shutdown temperature, this pin will go to an active low state. |
| NC                  |            | 2, 9, 11 | No Connect. Leave these pins floating (open)                                                                                                                                                                                                                |





In normal operation, the PHY sets the output state of the CQ pin when the driver is enabled. During fault conditions, the driver may be disabled by internal circuits.

#### Table 1. Driver Function

| EN TX CQ COMMENT |                                                | COMMENT                                      |                                              |
|------------------|------------------------------------------------|----------------------------------------------|----------------------------------------------|
| L or OPEN        | L or OPEN X Z PHY is in ready-to-receive state |                                              | PHY is in ready-to-receive state             |
| Н                | L                                              | Н                                            | PHY CQ is sourcing current (high-side drive) |
| Н                | H or OPEN                                      | L PHY CQ is sinking current (low-side drive) |                                              |

#### **Table 2. Receiver Function**

| CQ Voltage        | RX Comment |                                              |  |
|-------------------|------------|----------------------------------------------|--|
| VCQ < VTHL        | Н          | Normal receive mode, input low               |  |
| VTHL < VCQ < VTHH | ?          | ? Indeterminate output, may be either H or L |  |
| VTHH < VCQ        | L          | Normal receive mode, input high              |  |
| OPEN              | Н          | Failsafe output high                         |  |

#### Table 3. Wake Up Function

| EN | ТХ | CQ VOLTAGE                                            | WAKE | COMMENT                                             |
|----|----|-------------------------------------------------------|------|-----------------------------------------------------|
| L  | Х  | Х                                                     | Z    | PHY is in ready-to-receive state                    |
| Н  | L  | V <sub>THH</sub> < V <sub>CQ</sub> (t <sub>WU</sub> ) | L    | PHY receives High-level wake-up request from Master |
| Н  | Х  | $V_{THL} < V_{CQ} < V_{THH}$                          | ?    | Indeterminate output, may be either H or L          |
| Н  | Н  | $V_{CQ} < V_{THL} (t_{WU})$                           | L    | PHY receives Low-level wake-up request from Master  |

#### **Table 4. Current Limit Indicator Function**

| CQ CURRENT     | CUR_OK | COMMENT                             |
|----------------|--------|-------------------------------------|
| ICQ  < IO(LIM) | Z      | Normal operation                    |
| ICQ > IO(LIM)  | L      | CQ current is at the internal limit |



| Table 5. Temperature indicator Function  |                     |         |                      |  |  |  |  |  |
|------------------------------------------|---------------------|---------|----------------------|--|--|--|--|--|
| Internal Temperature                     | Overtemp (Internal) | TEMP_OK | Comment              |  |  |  |  |  |
| T < T <sub>WARN</sub>                    | not overtemp        | Z       | Normal operation     |  |  |  |  |  |
| T <sub>WARN</sub> < T↑ < T <sub>SD</sub> | not overtemp        | L       | Temperature warning  |  |  |  |  |  |
| T <sub>SD</sub> < T                      | overtemp disable    | L       | Overtemp disable     |  |  |  |  |  |
| $T_{WARN} < T \downarrow < T_{RE}$       | not overtemp        | L       | Temperature recovery |  |  |  |  |  |

## Table 5. Temperature Indicator Function

## Table 6. Power Supply Indicator Function

| V <sub>L+</sub>    | V <sub>cc</sub>               | PWR_OK | Comment                 |
|--------------------|-------------------------------|--------|-------------------------|
| $V_{L+} < V_{PG1}$ | $V_{POR2} < V_{CC} < V_{PG2}$ | L      | Both supplies too low   |
| $V_{PG1} < V_{L+}$ | $V_{POR2} < V_{CC} < V_{PG2}$ | L      | V <sub>CC</sub> too low |
| $V_{L+} < V_{PG1}$ | $V_{PG2} < V_{CC}$            | L      | V <sub>L+</sub> too low |
| $V_{PG1} < V_{L+}$ | $V_{PG2} < V_{CC}$            | Z      | Both supplies correct   |

#### THERMAL INFORMATION

|                  |                                              | SN65HVD10x  |       |
|------------------|----------------------------------------------|-------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | RGB PACKAGE | UNITS |
|                  |                                              | 20 PINS     |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 33.8        |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 36.6        |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 10.3        | °C/W  |
| Ψ <sub>JT</sub>  | Junction-to-top characterization parameter   | 0.4         | C/VV  |
| $\psi_{JB}$      | Junction-to-board characterization parameter | 10.3        |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 2.3         |       |
| T <sub>STG</sub> | Storage temperature                          | 65 to 150   | °C    |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                |                                        |                                              | VALUE |                        | UNIT |
|----------------|----------------------------------------|----------------------------------------------|-------|------------------------|------|
|                |                                        |                                              | MIN   | MAX                    |      |
|                |                                        | Line voltage – steady state                  | -40   | +40 <sup>(2) (3)</sup> | V    |
| v              | L+, CQ                                 | Line Voltage - transient, pulse width <100us |       | +50                    | V    |
|                | V <sub>CC</sub> Supply voltage         |                                              | -0.3  | 6                      | V    |
|                | TX, EN, V <sub>CC</sub> _SET, ILIMADJ, | Input voltage                                | -0.3  | 6                      | V    |
|                | RX, CUR_OK, WAKE,<br>PWR_OK            | Output voltage                               | -0.3  | 6                      | V    |
| I <sub>O</sub> | RX, CUR_OK, WAKE,<br>PWR_OK            | Output current                               | TBD   |                        | mA   |
| Tstg           |                                        | Storage temperature                          | -65   | 150                    | °C   |
| TJ             |                                        | Die temperature                              |       | 180                    | °C   |
| ESD            |                                        | HBM (all pins)                               |       | 2                      | kV   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages are with reference to the GND pin, unless otherwise specified.

(3) GND pin and L- line should be at the same DC potential

## **RECOMMENDED OPERATING CONDITIONS**

|                      |                             |                                          | MIN     | NOM       | MAX        | UNIT       |
|----------------------|-----------------------------|------------------------------------------|---------|-----------|------------|------------|
| V <sub>L+</sub>      | Line voltage <sup>(1)</sup> |                                          | 9       | 24        | 30         | V          |
| V <sub>CC</sub>      | Logic supply vo             | Itage (3.3V nominal)                     | 3       | 3.3       | 3.6        | V          |
| V <sub>CC</sub>      | Logic supply vo             | Itage (5V nominal)                       | 4.5     | 5         | 5.5        | V          |
| V <sub>IL</sub>      | Logic low input             | voltage                                  |         |           | 0.8        | V          |
| V <sub>IH</sub>      | Logic high input            | voltage                                  | 2       |           |            | V          |
| I <sub>O</sub>       | Logic output cu             | rrent                                    | -4      |           | 4          | mA         |
| I <sub>CC(OUT)</sub> | Logic supply cu             | rrent (HVD101)                           |         |           | 20         | mA         |
| I <sub>O(LIM)</sub>  | CQ driver outpu             | t current limit                          | 100     |           | 450        | mA         |
| R <sub>SET</sub>     | External resisto            | r for CQ current limit                   | 0       |           | 20         | kΩ         |
| C <sub>COMP</sub>    | Compensation                | capacitor for voltage regulator (HVD101) | 3.3     |           |            | μF         |
| A /4                 |                             | IO-Link mode                             |         |           | 250        | م مر ما دا |
| 1/t <sub>BIT</sub>   | Signaling rate              | SIO mode                                 |         |           | 10         | kbps       |
| T <sub>A</sub>       | Ambient tempe               | ature                                    | -40     |           | 105        | °C         |
| TJ                   | Junction tempe              | rature                                   | -40     |           | 150        | °C         |
| P <sub>D</sub>       | Power dissipati             | on                                       | see The | rmal Char | acteristic | s table    |

(1) These devices will operate with line voltage as low as 9V and as high as 36V, however, the parametric performance is optimized for the IO-Link specified supply voltage range of 18V to 30V.

## **DEVICE CHARACTERISTICS**

over all operating conditions (unless otherwise noted)

|                                     | PARAMETER                                                                                                                                                                                            | TEST CO                       | ONDITIONS                                        | MIN  | TYP | MAX  | UNIT |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------------------------|------|-----|------|------|
| Driver Chara                        | acteristics                                                                                                                                                                                          |                               | Ľ                                                |      |     |      |      |
| I <sub>IN</sub>                     | Input current (TX, EN)                                                                                                                                                                               | $VIN = 0V$ to $V_{CC}$        |                                                  | -100 |     | 100  | μA   |
|                                     |                                                                                                                                                                                                      | ICQ = -250 mA                 | 18 < V <sub>L+</sub>                             | 1.5  |     | 3    | V    |
| VRQH                                | Desidual valtage across the driver high side switch                                                                                                                                                  | ICQ = -250  IIA               | V <sub>L+</sub> < 18                             |      |     | 3.5  | V    |
| VRQH                                | Residual voltage across the driver high side switch                                                                                                                                                  | 100 000 1                     | 18 < V <sub>L+</sub>                             |      |     | 2    | V    |
|                                     |                                                                                                                                                                                                      | ICQ = -200 mA                 | V <sub>L+</sub> < 18                             |      |     | 2.5  | V    |
|                                     | Desiduel veltere energide drive how side envice                                                                                                                                                      | 100 050                       | 18 < V <sub>L+</sub>                             | 1.5  |     | 3    | V    |
|                                     |                                                                                                                                                                                                      | ICQ = 250 mA                  | V <sub>L+</sub> < 18                             |      |     | 3.5  | V    |
| VRQL                                | Residual voltage across the driver low side switch                                                                                                                                                   | 100 000 1                     | 18 < V <sub>L+</sub>                             |      |     | 2    | V    |
|                                     |                                                                                                                                                                                                      | ICQ = 200 mA                  | V <sub>L+</sub> < 18                             |      |     | 2.5  | V    |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Driver propagation delay                                                                                                                                                                             | TX to CQ                      |                                                  |      | 1   | 2    | μs   |
| t <sub>P(skew)</sub>                | Driver propagation delay skew                                                                                                                                                                        |                               |                                                  |      | 0.2 |      | μs   |
|                                     | Driver enable delay (EN to CO)                                                                                                                                                                       | 18V < V <sub>L+</sub> < 30 V  | Figure 1, Figure 2,                              |      |     | 5    | μs   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable delay (EN to CQ)                                                                                                                                                                       | $9V < V_{L+} < 18 V$          | Figure 3,<br>$R_L = 2 k\Omega$ ,<br>$C_L = 5 nF$ |      |     | 8    | μs   |
|                                     | aracteristics         Input current (TX, EN)         Residual voltage across the driver high side switch         Residual voltage across the driver low side switch         Driver propagation delay | 18V < V <sub>L+</sub> < 30 V  |                                                  |      |     | 5    | μs   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> |                                                                                                                                                                                                      | V <sub>L+</sub> < 18 V        | $R_{SET} = 0 \Omega$                             |      |     | 8    | μs   |
| t <sub>r</sub> , t <sub>f</sub>     | Driver output rise, fall time                                                                                                                                                                        | 401/ 11/                      |                                                  |      |     | 896  | ns   |
| $ t_r - t_f $                       | Difference in rise and fall time                                                                                                                                                                     | 18V < V <sub>L+</sub>         |                                                  |      |     | 300  | ns   |
|                                     |                                                                                                                                                                                                      | R <sub>SET</sub> = 20 kΩ      |                                                  | 60   | 95  | 130  | mA   |
| Ι <sub>Ο(LIM)</sub>                 | Driver output current limit                                                                                                                                                                          | $R_{SET} = 0 \ k\Omega$       |                                                  | 300  | 400 | 480  | mA   |
| K <sub>SET</sub>                    | Scale factor for current limit                                                                                                                                                                       | See the Typica                | al Characterisitics                              |      |     |      |      |
| I <sub>(OZ)</sub>                   | CQ leakage current with EN = L                                                                                                                                                                       | VCQ = 8 V                     |                                                  | -2   |     | 2    | μA   |
| RECEIVERS                           | CHARACTERISTICS                                                                                                                                                                                      |                               |                                                  |      |     |      |      |
| V <sub>THH</sub>                    | Input threshold "H"                                                                                                                                                                                  |                               |                                                  | 10.5 |     | 13   | V    |
| V <sub>THL</sub>                    | Input threshold "L"                                                                                                                                                                                  | 18 V < V <sub>L+</sub> < 30 V |                                                  | 8    |     | 11.5 | V    |
| V <sub>HYS</sub>                    | Receiver Hysteresis (V <sub>THH</sub> – V <sub>THL</sub> )                                                                                                                                           |                               |                                                  | 0.5  | 1   |      | V    |

EXAS ISTRUMENTS

www.ti.com

# **DEVICE CHARACTERISTICS (continued)**

#### over all operating conditions (unless otherwise noted)

|                   | PARAMETER                                |                                           | TEST CO                                                                             | NDITIONS                                              | MIN                  | TYP                 | MAX                 | UNIT |  |
|-------------------|------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------|---------------------|---------------------|------|--|
| V <sub>THH</sub>  | Input threshold "H"                      | Input threshold "H"                       |                                                                                     |                                                       | Note (1)             |                     | Note <sup>(2)</sup> | V    |  |
| V <sub>THL</sub>  | Input threshold "L"                      |                                           | 9 V < V <sub>L+</sub> < 18 V                                                        | Note (3)                                              |                      | Note <sup>(4)</sup> | V                   |      |  |
| V <sub>HYS</sub>  | Receiver Hysteresis (V <sub>THH</sub> -V | ΉL)                                       |                                                                                     |                                                       | 0.25                 |                     |                     | V    |  |
|                   | Outrast lawsorks as                      | RX                                        | I <sub>OL</sub> = 4 mA                                                              |                                                       |                      |                     | 0.4                 | V    |  |
| V <sub>OL</sub>   | Output low voltage                       | OD outputs                                | I <sub>OL</sub> = 1 mA                                                              |                                                       |                      |                     | 0.4                 | V    |  |
| V <sub>OH</sub>   | Output high voltage                      | RX                                        | $I_{OH} = -4 \text{ mA}$                                                            |                                                       | V <sub>CC</sub> -0.5 |                     |                     | V    |  |
| I <sub>OZ</sub>   | Output leakage current                   | OD outputs                                | Output in Z state, Vo                                                               | $v = V_{CC}$                                          |                      | .03                 | 1                   | μA   |  |
| t <sub>WU1</sub>  | Wake-up recognition begin                |                                           |                                                                                     |                                                       | 45                   | 60                  | 75                  |      |  |
| t <sub>WU2</sub>  | Wake-up recognition end                  |                                           | See Figure 6                                                                        |                                                       | 85                   | 100                 | 135                 | μs   |  |
| t <sub>WAKE</sub> | Wake-up output delay                     |                                           |                                                                                     |                                                       |                      |                     | 155                 |      |  |
| t <sub>ND</sub>   | Noise suppression time (5)               |                                           |                                                                                     |                                                       |                      |                     | 250                 | ns   |  |
|                   | Descione and estimated                   |                                           |                                                                                     | 18 V < V <sub>L+</sub>                                |                      | 300                 | 600                 | ns   |  |
| tpR               | Receiver propagation delay               |                                           | See Figure 4                                                                        | V <sub>L+</sub> < 18 V                                |                      |                     | 800                 | ns   |  |
| PROTECTI          | ON THRESHOLDS                            |                                           |                                                                                     |                                                       |                      |                     |                     |      |  |
| T <sub>SD</sub>   | Shutdown temperature                     |                                           |                                                                                     | 160                                                   | 175                  | 190                 |                     |      |  |
| T <sub>RE</sub>   | Re-enable temperature (6)                |                                           |                                                                                     | Die Temperature                                       |                      |                     | 140                 | °C   |  |
| T <sub>WARN</sub> | Thermal warning temperature              | (TEMP_OK)                                 |                                                                                     |                                                       | 120                  | 135                 | 150                 |      |  |
| t <sub>pSC</sub>  | Current limit indicator delay            |                                           |                                                                                     |                                                       | 85                   |                     | 175                 | μs   |  |
| V <sub>PG1</sub>  | V <sub>L+</sub> threshold for PWR_OK     |                                           |                                                                                     |                                                       | 8                    |                     | 10                  | V    |  |
|                   |                                          |                                           | V <sub>CC</sub> Set = GND                                                           |                                                       | 2.45                 | 2.75                | 3                   | V    |  |
| V <sub>PG2</sub>  | V <sub>CC</sub> threshold for PWR_OK     |                                           | V <sub>CC</sub> Set = OPEN                                                          | V <sub>CC</sub> Set = OPEN                            |                      |                     | 4.6                 | v    |  |
| V <sub>POR1</sub> | Power-on Reset for V <sub>L+</sub>       |                                           |                                                                                     |                                                       |                      | 6                   |                     | V    |  |
| V <sub>POR2</sub> | Power-on Reset for $V_{CC}$              |                                           |                                                                                     |                                                       |                      | 2.5                 |                     | V    |  |
| VOLTAGE           | REGULATOR CHARACTERISTICS                | (HVD101)                                  |                                                                                     |                                                       |                      |                     | ·                   |      |  |
|                   |                                          |                                           |                                                                                     | $V_{CC}$ SET is OPEN                                  | 4.5                  | 5                   | 5.5                 | V    |  |
| N/                | voltage regulator output                 | Voltage regulator output                  |                                                                                     | V <sub>CC</sub> _SET to GND                           | 3                    | 3.3                 | 3.6                 | v    |  |
| V <sub>CC</sub>   |                                          | Voltage regulator output                  |                                                                                     | V <sub>CC</sub> _SET is OPEN                          | 4.5                  | 5                   | 5.5                 | V    |  |
|                   |                                          |                                           |                                                                                     | V <sub>CC</sub> _SET to GND                           | 3                    | 3.3                 | 3.6                 | v    |  |
|                   | Voltage regulator drop-out vo            | tage (V <sub>L+</sub> – V <sub>CC</sub> ) | I <sub>CC</sub> = 20 mA load cur                                                    | I <sub>CC</sub> = 20 mA load current                  |                      |                     | 3.9                 | V    |  |
|                   | Line regulation                          | Line regulation                           |                                                                                     | 9 V < V <sub>L+</sub> < 30 V, I <sub>VCC</sub> = 1 mA |                      |                     |                     | mV/V |  |
|                   | Load regulation                          |                                           | $V_{L+} = 24 \text{ V},$<br>$I_{VCC} = 100 \ \mu\text{A} \text{ to } 20 \text{ mA}$ |                                                       |                      | 1.3%                | 5%                  |      |  |
|                   | PSRR                                     |                                           | 100 kHz, I <sub>VCC</sub> = 20 m                                                    | 30                                                    | 40                   |                     | dB                  |      |  |
| SUPPLY C          | URRENT                                   |                                           |                                                                                     |                                                       |                      |                     |                     |      |  |
|                   |                                          |                                           |                                                                                     | HVD102                                                |                      | 1                   | 2                   |      |  |
|                   | Quiescent supply current, Driv           | ver disabled                              | No Load HVD101                                                                      |                                                       |                      | 1.3                 | 3                   | mA   |  |
| I <sub>L+</sub>   | Dynamic supply current, Drive            | er disabled                               | L+ = 24V,                                                                           | HVD101                                                |                      | 2                   |                     |      |  |
|                   |                                          | Dynamic supply current, Driver enabled    |                                                                                     | HVD102                                                |                      | 1.5                 |                     | mA   |  |
|                   | Dynamic supply current, Drive            |                                           |                                                                                     | No Load HVD102<br>1/t <sub>BIT</sub> = 250 kbps       |                      | al Charact          | oristics            | mA   |  |

(1)  $V_{THH}(min) = 5V + (11/18)[V_{L+} - 9V]$ (2)  $V_{THH}(max) = 6.5V + (13/18)[V_{L+} - 9V]$ (3)  $V_{THL}(min) = 4V + (8/18)[V_{L+} - 9V]$ (4)  $V_{THL}(max) = 6V + (11/18)[V_{L+} - 9V]$ (5) Noise suppression time is defined in the IO-Link standard as the permissible duration of a receive signal above/below the detection the detection the standard as the permissible duration of a receive signal above/below the detection the detection the standard as the permissible duration of a receive signal above/below the detection th threshold without detection taking place.  $T_{RE}$  is always less than  $T_{WARN}$  so TEMP\_OK is de-asserted (high impedance) when the device is re-enabled

(6)





Figure 1. Receiver Threshold Boundaries

## PARAMETER MEASUREMENT









TEXAS INSTRUMENTS

www.ti.com

# **PARAMETER MEASUREMENT (continued)**







Figure 5. Receiver switching measurements

8



## **APPLICATION INFORMATION**



Figure 6. Application Example With  $V_{CC} = 3.3 V$ 

## **N-Switch SIO Mode**

Set TX pin High and use EN pin as the control to realize the function of N-switch (low-side driver) on the CQ pin.

| EN | ТХ | CQ       |
|----|----|----------|
| L  | Н  | Hi-Z     |
| Н  | Н  | N-Switch |

## P-Switch SIO Mode

Set TX pin Low and use EN pin as the control to realize the function of P-switch (high-side driver) on the CQ pin.

| EN | ТΧ | CQ       |
|----|----|----------|
| L  | L  | Hi-Z     |
| Н  | L  | P-Switch |

#### Push-Pull / Communication Mode

Set TX pin Low and use EN pin as the control to realize the function of P-switch (high-side driver) on the CQ pin.

| EN | ТХ | CQ       |
|----|----|----------|
| L  | Х  | Hi-Z     |
| Н  | Н  | N-Switch |
| Н  | L  | P-Switch |

## Wake up detection

The device may be in IO-Link mode or SIO mode. If the device is in SIO mode and the master node wants to initiate communication with the device node, the master drives the CQ line to the opposite of its present state, and will either sink or source the wake up current ( $IQ_{WU}$  is typically up to 500 mA) for the wake-up duration ( $T_{WU}$  is typically 80 µs) depending on the CQ logic level as per the IO-LINK specification. The SN65HVD1XX IO-LINK PHY detects this wake-up condition and communicates to the local microcontroller via the WAKE pin. The IO-Link Communication Specification requires the device node to switch to receive mode within 500 microseconds after receiving the Wake Up signal.

For over-current conditions shorter or longer than a valid Wake-Up pulse, the WAKE pin will remain in a high-impedance (inactive) state. This is illustrated in Figure 7, and discussed in the following paragraph.

Copyright © 2011–2013, Texas Instruments Incorporated

SLLSE84A - MAY 2011 - REVISED MARCH 2013

SN65HVD101

SN65HVD102



www.ti.com

|                                        |        | EN = H, TX = L          | EN = H, TX = H  |
|----------------------------------------|--------|-------------------------|-----------------|
|                                        | CQ     | <b>→</b> < 45 µs        | CQ              |
| Over-current<br>caused by<br>transient | RX     |                         | RX              |
|                                        | WAKE   |                         | WAKE            |
|                                        | CUR_OK |                         | CUR_OK          |
|                                        | CQ     | <b>4 •</b> 80 μs ± 5 μs | CQ 80 μs ± 5 μs |
| Wake-Up Pulse<br>from Master Node      | RX     |                         | RX              |
|                                        | WAKE   | I t <sub>P</sub> WAKE   |                 |
|                                        | CUR_OK |                         | CUR_OK          |
|                                        | CQ     | <b></b>                 | CQ> > 250 μs    |
| Over-current                           | RX     |                         | RX              |
| caused by fault condition              | WAKE   |                         | WAKE            |
|                                        | CUR_OK | , ← → t <sub>P</sub> SC | CUR_OK          |

Figure 7. Over-Current and Wake Conditions

#### **Current Limit Indication, Short Circuit Current Detection**

If the output current at CQ remains at the internally set current limit IO(LIM) for a duration longer than a wake-up pulse (longer than 80 usec) the CUR\_OK pin will be driven to a logic LOW state. The CUR\_OK pin will return to the high-impedance (inactive) state when the CQ pin is no longer in a current limit condition.

The state diagram shown in Figure 8 illustrates the various states and under what conditions the device transitions from one state to another.



SN65HVD101 SN65HVD102

www.ti.com





Figure 8. State Diagram

#### **Over Temperature detection**

If the internal temperature of the device exceeds the over-temperature threshold ( $\theta_{TSD}$ ), then the CQ driver and voltage regulator (HVD101) will be internally disabled. When the temperature falls below the temperature threshold the internal circuit re-enables the voltage regulator (HVD101) and the output driver, subject to the state of the EN and TX pins.

#### CQ Current Limit Adjustment

The CQ driver output current limit can be set using an external resistor on the LIMADJ pin. The current limit is given by:

 $I_{(LIM)} = I_Ref \times KSET$  where  $I_Ref = V_{REF} / (R_{INT} + R_{SET})$ 

Note that both the positive and negative current limits are set by a single resistor value. If no  $R_{SET}$  is used (LIMADJ is tied directly to GND) then the current limit is set to the maximum value of 400 mA.





Figure 9. Typical Current Limit Characteristics

## **Over-Voltage and Reverse Polarity protection**

Reverse polarity protection is included in the device. Any combination of voltages between 0 and 40V may be applied at the pins L+, CQ and L- without causing device damage. For protection against higher levels of faults, including transient over-voltage conditions, external protection devices can be added as shown in Figure 10. This will protect the device against high-power transients, and will also stand-off a steady-state reverse polarity fault of up to 33V.







SN65HVD101 SN65HVD102

SLLSE84A-MAY 2011-REVISED MARCH 2013

www.ti.com

| Device | Function                | Part-No.           | Manufacturer      |  |  |  |  |  |
|--------|-------------------------|--------------------|-------------------|--|--|--|--|--|
| XCVR   | I/O Link transceiver    | SN65HVD101         | Texas Instruments |  |  |  |  |  |
| R      | 1Ω, 0.25W MELF resistor | MMA02040B1008FB300 | Vishay            |  |  |  |  |  |
| TVS    | Bidirectional 1500W TVS | SMCJ33CA           | Bourns            |  |  |  |  |  |
| CS     | 2.2uF, 100V, X7R, 10%   | HMK325B7225KN-T    | Taiyo Yuden       |  |  |  |  |  |
| СВ     | 0.1uF, 100V, X7R, 10%   | C2012X7R2A104K     | ТDК               |  |  |  |  |  |
| CHV    | 4700 pF, 2kV, X7R, 10%  | 1812B472K202NT     | Nocacap           |  |  |  |  |  |

 Table 7. Suggested External Protection Components

## Voltage Regulator (Not available in the SN65HVD102)

The SN65HVD101 integrates a linear voltage regulator which supplies power to external components as well as to the PHY itself. The voltage regulator is specified for L+ voltages in the range of 9V to 30V with respect to GND. The output voltage can be set using the VccSET pin. When this pin is left open (floating) then the output voltage is 5V. When it is connected to GND then the output voltage is 3.3V. The integrated voltage regulator can supply a maximum current of 20 mA to external components. When more supply current is needed, an external transistor can be connected as shown in Figure 11 and Figure 12.



Figure 11. Example Circuit for Boosted 3.3V-Supply Current



VCC IN = VCC SET (+5VDC OPERATION)

Figure 12. Example Circuit for Boosted 5V-Supply Current

## Incandescent Lamp Loads

The resistance of an incandescent lamp filament varies strongly with temperature. The initial (cold-filament) resistance of tungsten-filament lamps is less than 10% of the steady-state (hot-filament) resistance. For example, a 100-watt, 120-volt lamp has a resistance of 144  $\Omega$  when lit, but the cold resistance is much lower (about 9.5  $\Omega$ ). The initial "in-rush" current is therefore high compared to the steady-state current. Within 3 to 5 ms the current falls to approximately twice the hot current. For typical general-service lamps, the current reaches steady-state conditions in less than about 100 milliseconds. The 'HVD10x CQ output will remain at the selected current-limit as the filament warms up, and then will stay at the steady-state current level. For example, a 6W, 24VDC indicator lamp has a steady-state current of 250 mA. However, the initial in-rush current could be over 2 Amps if unlimited. If the HVD10x current limit is set to 350 mA, this current will warm up the filament during the initial lamp turn-on, and the final current will be below the current limit. If the CQ output current is at the limit for longer than t<sub>SC</sub>, the SC output will be active. The local controller can disable the CQ driver if the high current is not expected, or can re-check the SC output after 100 ms if the load is known to be incandescent.

#### SN65HVD101 Replaces ELMOS E981.10

The SN65HVD101 can replace the ELMOS E981.10 Basic IO-Link transceiver with a minimum of board reconfiguration. See **the SN65HVD101 Evaluation Module** for board design guidelines to accommodate both devices.



www.ti.com







## **REVISION HISTORY**

Changes from Original (May 2011) to Revision A

Page



11-Apr-2013

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| SN65HVD101RGBR   | ACTIVE | VQFN         | RGB                | 20   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD101            | Samples |
| SN65HVD101RGBT   | ACTIVE | VQFN         | RGB                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD101            | Samples |
| SN65HVD102RGBR   | ACTIVE | VQFN         | RGB                | 20   | 1000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD102            | Samples |
| SN65HVD102RGBT   | ACTIVE | VQFN         | RGB                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 105   | HVD102            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

11-Apr-2013

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD101RGBR | VQFN            | RGB                | 20 | 1000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |
| SN65HVD101RGBT | VQFN            | RGB                | 20 | 250  | 180.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |
| SN65HVD102RGBR | VQFN            | RGB                | 20 | 1000 | 330.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |
| SN65HVD102RGBT | VQFN            | RGB                | 20 | 250  | 180.0                    | 12.4                     | 3.8        | 4.3        | 1.5        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

26-Mar-2013



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN65HVD101RGBR | VQFN         | RGB             | 20   | 1000 | 367.0       | 367.0      | 35.0        |
| SN65HVD101RGBT | VQFN         | RGB             | 20   | 250  | 210.0       | 185.0      | 35.0        |
| SN65HVD102RGBR | VQFN         | RGB             | 20   | 1000 | 367.0       | 367.0      | 35.0        |
| SN65HVD102RGBT | VQFN         | RGB             | 20   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



 $\stackrel{\text{l. See the deditional light in the robust but sheet of details regularing the exposed thermal put reactives and an <math display="inline">\stackrel{\text{l. }}{\triangleq}$  Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated.

The Pin 1 identifiers are either a molded, marked, or metal feature.



# RGB (R-PVQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



#### NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.

D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated