

# *Errata* SLAZ407E–October 2012–Revised October 2013

# MSP430G2132 Device Erratasheet

# 1 Revision History

 $\checkmark$  The check mark indicates that the issue is present in the specified revision.

| Errata Number | Rev B        | Rev A        |
|---------------|--------------|--------------|
| BCL12         | $\checkmark$ | $\checkmark$ |
| BCL14         | $\checkmark$ | $\checkmark$ |
| CPU4          | $\checkmark$ | $\checkmark$ |
| EEM20         | $\checkmark$ | $\checkmark$ |
| SYS15         | $\checkmark$ | $\checkmark$ |
| TA12          | $\checkmark$ | $\checkmark$ |
| TA16          | $\checkmark$ | $\checkmark$ |
| TA21          | ✓            | $\checkmark$ |
| TAB22         | ✓            | $\checkmark$ |
| USI4          | 1            | $\checkmark$ |
| USI5          | 1            | $\checkmark$ |
| XOSC5         | $\checkmark$ | $\checkmark$ |



www.ti.com

Package Markings

# 2 Package Markings

| N20 | PDIP (N), 20 Pin |
|-----|------------------|
|-----|------------------|

PW14

# TSSOP (PW), 14 Pin

| Gxxxx<br>Gxxxx | YM = Year and Month Date Code<br>LLLL = LOT Trace Code<br>S = Assembly Site Code |
|----------------|----------------------------------------------------------------------------------|
| $O^{LLLL}$ #   | # = DIE Revision<br>o = PIN 1                                                    |

PW20

### TSSOP (PW), 20 Pin

| Gxxxx<br>Ø YMS <u>G4</u> |        | = Year and Month Date Code<br>L = LOT Trace Code<br>= Assembly Site Code |
|--------------------------|--------|--------------------------------------------------------------------------|
| $O^{LLLL}$ #             | #<br>0 | = DIE Revision<br>= PIN 1                                                |

### RSA16

2

QFN (RSA), 16 Pin

| O M430G<br>xxxx<br>TI YMS#<br>LLLL |  | <ul> <li>Year and Month Date Code</li> <li>L = LOT Trace Code</li> <li>= Assembly Site Code</li> <li>= DIE Revision</li> <li>= PIN 1</li> </ul> |
|------------------------------------|--|-------------------------------------------------------------------------------------------------------------------------------------------------|
|------------------------------------|--|-------------------------------------------------------------------------------------------------------------------------------------------------|

#### www.ti.com

### 3 Detailed Bug Description

| BCL12       | BCS Module                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Function    | Switching RSELx or modifying DCOCTL can cause DCO dead time or a complete DCO stop                                                                                                                                                                                                                                                                    |  |  |  |
| Description | After switching RSELx bits (located in register BCSCTL1) from a value of >13 to a value of <12 OR from a value of <12 to a value of >13, the resulting clock delivered by the DCO can stop before the new clock frequency is applied. This dead time is approximately 20 us. In some instances, the DCO may completely stop, requiring a power cycle. |  |  |  |
|             | Furthermore, if all of the RSELx bits in the BSCTL1 register are set, modifying the DCOCTL register to change the DCOx or the MODx bits could also result in DCO dead time or DCO hang up.                                                                                                                                                            |  |  |  |
| Workaround  | - When switching RSEL from >13 to <12, use an intermediate frequency step. The intermediate RSEL value should be 13.                                                                                                                                                                                                                                  |  |  |  |

| Current RSEL | Target RSEL | Recommended Transition Sequence                                 |
|--------------|-------------|-----------------------------------------------------------------|
| 15           | 14          | Switch directly to target RSEL                                  |
| 14 or 15     | 13          | Switch directly to target RSEL                                  |
| 14 or 15     | 0 to 12     | Switch to 13 first, and then to target RSEL (two step sequence) |
| 0 to 13      | 0 to 12     | Switch directly to target RSEL                                  |

### AND

- When switching RSEL from <12 to >13 it's recommended to set RSEL to its default value first (RSEL = 7) before switching to the desired target frequency.

### AND

- In case RSEL is at 15 (highest setting) it's recommended to set RSEL to its default value first (RSEL = 7) before accessing DCOCTL to modify the DCOx and MODx bits. After the DCOCTL register modification the RSEL bits can be manipulated in an additional step.

In the majority of cases switching directly to intermediate RSEL steps as described above will prevent the occurrence of BCL12. However, a more reliable method can be implemented by changing the RSEL bits step by step in order to guarantee safe function without any dead time of the DCO.

Note that the 3-step clock startup sequence consisting of clearing DCOCTL, loading the BCSCTL1 target value, and finally loading the DCOCTL target value as suggested in the in the "TLV Structure" chapter of the <u>MSP430x2xx Family User's Guide</u> is not affected by BCL12 if (and only if) it is executed after a device reset (PUC) prior to any other modifications being made to BCSCTL1 since in this case RSEL still is at its default value of 7. However any further changes to the DCOx and MODx bits will require the consideration of the workaround outlined above.

| BCL14       | BCS Module                                                                                                                                                                                                                                                             |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Function    | Oscillator fault forced in bypass mode when P2SEL.7 bit is not set                                                                                                                                                                                                     |  |  |
| Description | When the LFXT1 oscillator is used in bypass mode and P2SEL.7 is not set, the oscillator fault flag (OFIFG) will be forced to set and cannot be cleared. Due to the failsafe logic, LFXT1 cannot be used as MCLK in this case. The bug only affects the behavior of the |  |  |



Detailed Bug Description www.ti.com oscillator fault, the clocking itself works properly. Set both P2SEL.6 and P2SEL.7 if the application requires correct function of the Workaround oscillator fault flag (e.g. MCLK failsafe logic). NOTE: Setting P2SEL.7 bit disables the GPIO functionality and enables the input schmitt trigger of the pin. P2.7 should be tied to a fixed voltage level (VCC or GND) to prevent cross current. CPU4 **CPU Module** PUSH #4, PUSH #8 Function Description The single operand instruction PUSH cannot use the internal constants (CG) 4 and 8. The other internal constants (0, 1, 2, -1) can be used. The number of clock cycles is different: PUSH #CG uses address mode 00, requiring 3 cycles, 1 word instruction PUSH #4/#8 uses address mode 11, requiring 5 cycles, 2 word instruction Workaround Workaround implemented in assembler. **EEM20** EEM Module Debugger might clear interrupt flags Function During debugging read-sensitive interrupt flags might be cleared as soon as the Description debugger stops. This is valid in both single-stepping and free run modes. Workaround None. **SYS15** SYS Module LPM3 and LPM4 currents exceed specified limits Function Description LPM3 and LPM4 currents may exceed specified limits if the SMCLK source is switched from DCO to VLO or LFXT1 just before the instruction to enter LPM3 or LPM4 mode. After clock switching, a delay of at least four new clock cycles (VLO or LFXT1) must be Workaround implemented to complete the clock synchronization before going into LPM3 or LPM4. **TA12** TIMER A Module Interrupt is lost (slow ACLK) **Function** Description Timer A counter is running with slow clock (external TACLK or ACLK) compared to MCLK. The compare mode is selected for the capture/compare channel and the CCRx register is incremented by one with the occurring compare interrupt (if TAR = CCRx). Due to the fast MCLK the CCRx register increment (CCRx = CCRx+1) happens before the Timer A counter has incremented again. Therefore the next compare interrupt should happen at once with the next Timer A counter increment (if TAR = CCRx + 1). This interrupt gets lost.



|                                  | Detailed Bug Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Workaround                       | Switch capture/compare mode to capture mode before the CCRx register increment.<br>Switch back to compare mode afterwards.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| TA16                             | TIMER_A Module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Function                         | First increment of TAR erroneous when IDx > 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Description                      | The first increment of TAR after any timer clear event (POR/TACLR) happens<br>immediately following the first positive edge of the selected clock source (INCLK,<br>SMCLK, ACLK or TACLK). This is independent of the clock input divider settings (ID0,<br>ID1). All following TAR increments are performed correctly with the selected IDx settings.                                                                                                                                                                                                                                                                                |  |  |  |
| Workaround                       | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| TA21                             | TIMER_A Module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Function                         | TAIFG Flag is erroneously set after Timer A restarts in Up Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Description                      | In Up Mode, the TAIFG flag should only be set when the timer resets from TACCR0 to zero. However, if the Timer A is stopped at TAR = TACCR0, then cleared (TAR=0) by setting the TACLR bit, and finally restarted in Up Mode, the next rising edge of the TACLK will erroneously set the TAIFG flag.                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| Set TAC                          | Timer CCR0-1 CCR0 Oh 1h CCR0 Oh<br>Set TAIFG Stopped restarted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| Workaround                       | None.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| Workaround                       | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| TAB22                            | TIMER_A/TIMER_B Module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| TAB22<br>Function                | TIMER_A/TIMER_B Module<br>Timer_A/Timer_B register modification after Watchdog Timer PUC<br>Unwanted modification of the Timer_A/Timer_B registers TACTL/TBCTL and TAIV/TBIV<br>can occur when a PUC is generated by the Watchdog Timer(WDT) in Watchdog mode<br>and any Timer_A/Timer_B counter register TACCRx/TBCCRx is                                                                                                                                                                                                                                                                                                            |  |  |  |
| TAB22<br>Function<br>Description | TIMER_A/TIMER_B Module         Timer_A/Timer_B register modification after Watchdog Timer PUC         Unwanted modification of the Timer_A/Timer_B registers TACTL/TBCTL and TAIV/TBIV can occur when a PUC is generated by the Watchdog Timer(WDT) in Watchdog mode and any Timer_A/Timer_B counter register TACCRx/TBCCRx is incremented/decremented (Timer_A/Timer_B does not need to be running).         Initialize TACTL/TBCTL register after the reset occurs using a MOV instruction (BIS/BIC may not fully initialize the register). TAIV/TBIV is automatically cleared following this initialization.         Example code: |  |  |  |
| TAB22<br>Function<br>Description | TIMER_A/TIMER_B Module         Timer_A/Timer_B register modification after Watchdog Timer PUC         Unwanted modification of the Timer_A/Timer_B registers TACTL/TBCTL and TAIV/TBIV can occur when a PUC is generated by the Watchdog Timer(WDT) in Watchdog mode and any Timer_A/Timer_B counter register TACCRx/TBCCRx is incremented/decremented (Timer_A/Timer_B does not need to be running).         Initialize TACTL/TBCTL register after the reset occurs using a MOV instruction (BIS/BIC may not fully initialize the register). TAIV/TBIV is automatically cleared following this initialization.                       |  |  |  |



Detailed Bug Description

www.ti.com

Where, VAL=0, if Timer is not used in application otherwise, user defined per desired function.

| USI4        | USI Module                                                                                                                                                                                                                                                                                                                                                |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function    | I2C Slave mode can generate a glitch at SCL                                                                                                                                                                                                                                                                                                               |
| Description | USI I2C Slave Operation at slower communication rates (less than 20kbps). During I2C bus active operation, if USICNT is written while SCL is high, I2C module will generate a glitch on SCL that can corrupt the I2C bus sequence.                                                                                                                        |
| Workaround  | Verify that SCL is low before writing USICNT register.                                                                                                                                                                                                                                                                                                    |
| USI5        | USI Module                                                                                                                                                                                                                                                                                                                                                |
| Function    | SPI master generates one additional clock after module reset                                                                                                                                                                                                                                                                                              |
| Description | Initalizing the USI in SPI MASTER mode with the USICKPH bit set generates one additional clock pulse than defined by the value in the USICNTx bits on the SCLK pin during the first data transfer after module reset. For example, if the USICNTx bits hold the value eight, nine clock pulses are generated on the SCLK pin for the first transfer only. |
| Workaround  | Load USICNTx with a count of N-1 bits (where N is the required number of bits) for the first transfer only.                                                                                                                                                                                                                                               |
| XOSC5       | XOSC Module                                                                                                                                                                                                                                                                                                                                               |
| Function    | LF crystal failures may not be properly detected by the oscillator fault circuitry                                                                                                                                                                                                                                                                        |
| Description | The oscillator fault error detection of the LFXT1 oscillator in low frequency mode (XTS = 0) may not work reliably causing a failing crystal to go undetected by the CPU, i.e. OFIFG will not be set.                                                                                                                                                     |
| Workaround  | None                                                                                                                                                                                                                                                                                                                                                      |



#### www.ti.com

4

Changes from family erratasheet to device specific erratasheet.

- 1. Errata EEM20 was added
- 2. Errata TA22 was renamed to TAB22
- 3. Description for TAB22 was updated

Changes from device specific erratasheet to document Revision A.

1. USI5 Workaround was updated.

Changes from document Revision A to Revision B.

1. BCL12 Workaround was updated.

Changes from document Revision B to Revision C.

1. Errata TA21 was added to the errata documentation.

Changes from document Revision C to Revision D.

1. Silicon Revision B was added to the errata documentation.

Changes from document Revision D to Revision E.

1. BCL14 Workaround was updated.

### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated