

# R1EX24016ASASOI R1EX24016ATASOI

Two-wire serial interface 16k EEPROM (2-kword × 8-bit) R10DS0107EJ0100 Rev.1.00 Feb. 23, 2012

## Description

R1EX24xxx series are two-wire serial interface EEPROM (Electrically Erasable and Programmable ROM). They realize high speed, low power consumption and a high level of reliability by employing advanced MONOS memory technology and CMOS process and low voltage circuitry technology. They also have a 16-byte page programming function to make their write operation faster.

## Features

- Single supply: 1.8 V to 5.5 V
- Two-wire serial interface (I<sup>2</sup>C serial bus)
- Clock frequency: 400 kHz
- Power dissipation:
  - Standby:  $2 \mu A (max)$
  - Active (Read): 1 mA (max)
  - Active (Write): 3.0 mA (max)
- Automatic page write: 16-byte/page
- Write cycle time: 5 ms
- Endurance: 1,000k Cycles @25°C
- Data retention: 100 Years @25°C
- Small size packages: SOP-8pin , TSSOP 8-pin
- Shipping tape and reel
  - TSSOP 8-pin: 3,000 IC/reel
     SOP 8-pin: 2,500 IC/reel
- Temperature range: -40 to  $+85^{\circ}$ C
- Lead free products.



## **Ordering Information**

| Orderable Part Numbers | Internal organization  | Package                                                          | Shipping tape and reel |
|------------------------|------------------------|------------------------------------------------------------------|------------------------|
| R1EX24016ASAS0I#S0     | 16k bit (2048 × 8-bit) | 150 mil 8-pin plastic SOP<br>PRSP0008DF-B (FP-8DBV)<br>Lead free | 2,500 IC/reel          |
| R1EX24016ATAS0I#S0     | 16k bit (2048 × 8-bit) | 8-pin plastic TSSOP<br>PTSP0008JC-B (TTP-8DAV)<br>Lead free      | 3,000 IC/reel          |

## **Pin Arrangement**



## **Pin Description**

| Pin name        | Function                 |
|-----------------|--------------------------|
| A0 to A2        | Device address           |
| SCL             | Serial clock input       |
| SDA             | Serial data input/output |
| WP              | Write protect            |
| V <sub>CC</sub> | Power supply             |
| V <sub>SS</sub> | Ground                   |

## **Block Diagram**





## **Absolute Maximum Ratings**

| Parameter                                  | Symbol          | Value                       | Unit |
|--------------------------------------------|-----------------|-----------------------------|------|
| Supply voltage relative to V <sub>SS</sub> | V <sub>CC</sub> | –0.6 to +7.0                | V    |
| Input voltage relative to V <sub>SS</sub>  | Vin             | $-0.5^{*2}$ to +7.0 $^{*3}$ | V    |
| Operating temperature range* <sup>1</sup>  | Topr            | -40 to +85                  | °C   |
| Storage temperature range                  | Tstg            | –55 to +125                 | ٦°   |

Notes: 1. Including electrical characteristics and data retention.

2. Vin (min): -3.0 V for pulse width  $\leq 50$  ns.

3. Should not exceed V<sub>CC</sub> + 1.0 V.

## **DC Operating Conditions**

| Parameter             | Symbol          | Min                 | Тур | Max                        | Unit |
|-----------------------|-----------------|---------------------|-----|----------------------------|------|
| Supply voltage        | Vcc             | 1.8                 |     | 5.5                        | V    |
|                       | V <sub>SS</sub> | 0                   | 0   | 0                          | V    |
| Input high voltage    | VIH             | $V_{CC} \times 0.7$ | _   | V <sub>CC</sub> + 0.5      | V    |
| Input low voltage     | VIL             | -0.3* <sup>1</sup>  | _   | $V_{\text{CC}} \times 0.3$ | V    |
| Operating temperature | Topr            | -40                 |     | +85                        | °C   |

Notes: 1.  $V_{IL}$  (min): -1.0 V for pulse width  $\leq$  50 ns.

## **DC Characteristics**

 $(Ta = -40 \text{ to } +85^{\circ}\text{C}, V_{CC} = 1.8 \text{ V to } 5.5 \text{ V})$ 

| Parameter                       | Symbol           | Min | Тур | Max | Unit | Test conditions                                                      |
|---------------------------------|------------------|-----|-----|-----|------|----------------------------------------------------------------------|
| Input leakage current           | ILI              | —   |     | 2.0 | μA   | $V_{CC} = 5.5 \text{ V}, \text{ Vin} = 0 \text{ to } 5.5 \text{ V}$  |
| Output leakage current          | I <sub>LO</sub>  | —   |     | 2.0 | μA   | $V_{CC} = 5.5 \text{ V}, \text{ Vout} = 0 \text{ to } 5.5 \text{ V}$ |
| Standby V <sub>CC</sub> current | I <sub>SB</sub>  | —   | 1.0 | 2.0 | μA   | $Vin = V_{SS} \text{ or } V_{CC}$                                    |
| Read V <sub>CC</sub> current    | I <sub>CC1</sub> | —   |     | 1.0 | mA   | $V_{CC}$ = 5.5 V, Read at 400 kHz                                    |
| Write V <sub>CC</sub> current   | I <sub>CC2</sub> | —   |     | 3.0 | mA   | $V_{CC}$ = 5.5 V, Write at 400 kHz                                   |
| Output low voltage              | V <sub>OL2</sub> | —   |     | 0.4 | V    | $V_{CC}$ = 2.7 to 5.5 V, $I_{OL}$ = 3.0 mA                           |
|                                 | V <sub>OL1</sub> | —   |     | 0.2 | V    | $V_{CC}$ = 1.8 to 2.7 V, $I_{OL}$ = 1.5 mA                           |

## Capacitance

 $(Ta = +25^{\circ}C, f = 1 \text{ MHz})$ 

| Parameter                             | Symbol                          | Min | Тур | Max | Unit | Test<br>conditions |
|---------------------------------------|---------------------------------|-----|-----|-----|------|--------------------|
| Input capacitance (A0 to A2, SCL, WP) | Cin* <sup>1</sup>               |     |     | 6.0 | pF   | Vin = 0 V          |
| Output capacitance (SDA)              | C <sub>I/O</sub> * <sup>1</sup> |     | _   | 6.0 | pF   | Vout = 0 V         |

Note: 1. Not 100% tested.

## **Memory Cell Characteristics**

 $(V_{CC} = 1.8 \text{ V to } 5.5 \text{ V})$ 

|                | <b>Ta=25</b> °C    | <b>Ta=85</b> °C | Notes |
|----------------|--------------------|-----------------|-------|
| Endurance      | 1,000k Cycles min. | 100k Cycles min | 1     |
| Data retention | 100 Years min.     | 10 Years min.   | 1     |

Note: 1. Not 100% tested.



## **AC Characteristics**

#### **Test Conditions**

• Input pules levels:

 $-V_{IL} = 0.2 \times V_{CC}$ 

-- V<sub>IH</sub> = 0.8 × V<sub>CC</sub>

- Input rise and fall time:  $\leq 20$  ns
- Input and output timing reference levels:  $0.5 \times V_{CC}$
- Output load: TTL Gate + 100 pF

| Parameter                   | Symbol              | Min  | Тур | Max | Unit | Notes |
|-----------------------------|---------------------|------|-----|-----|------|-------|
| Clock frequency             | f <sub>SCL</sub>    |      |     | 400 | kHz  |       |
| Clock pulse width low       | t <sub>LOW</sub>    | 1200 |     |     | ns   |       |
| Clock pulse width high      | t <sub>HIGH</sub>   | 600  |     |     | ns   |       |
| Noise suppression time      | tı                  |      |     | 50  | ns   | 1     |
| Access time                 | t <sub>AA</sub>     | 100  |     | 900 | ns   |       |
| Bus free time for next mode | t <sub>BUF</sub>    | 1200 |     |     | ns   |       |
| Start hold time             | t <sub>HD.STA</sub> | 600  |     |     | ns   |       |
| Start setup time            | t <sub>SU.STA</sub> | 600  |     |     | ns   |       |
| Data in hold time           | t <sub>HD.DAT</sub> | 0    |     |     | ns   |       |
| Data in setup time          | t <sub>SU.DAT</sub> | 100  | _   |     | ns   |       |
| Input rise time             | t <sub>R</sub>      |      | _   | 300 | ns   | 1     |
| Input fall time             | t <sub>F</sub>      |      | _   | 300 | ns   | 1     |
| Stop setup time             | t <sub>SU.STO</sub> | 600  | _   |     | ns   |       |
| Data out hold time          | t <sub>DH</sub>     | 50   | _   |     | ns   |       |
| Write protect hold time     | t <sub>HD.WP</sub>  | 1200 | _   |     | ns   |       |
| Write protect setup time    | t <sub>SU.WP</sub>  | 0    |     |     | ns   |       |
| Write cycle time            | t <sub>WC</sub>     |      |     | 5   | ms   | 2     |

Notes: 1. Not 100% tested.

2.  $t_{WC}$  is the time from a stop condition to the end of internally controlled write cycle.



 $(Ta = -40 \text{ to } +85^{\circ}C, V_{CC} = 1.8 \text{ to } 5.5 \text{ V})$ 

# Timing Waveforms

## **Bus Timing**



## Write Cycle Timing





## **Pin Function**

#### Serial Clock (SCL)

The SCL pin is used to control serial input/output data timing. The SCL input is used to positive edge clock data into EEPROM device and negative edge clock data out of each device. Maximum clock rate is 400 kHz.

#### Serial Input/Output Data (SDA)

The SDA pin is bidirectional for serial data transfer. The SDA pin needs to be pulled up by resistor as that pin is opendrain driven structure. Use proper resistor value for your system by considering  $V_{OL}$ ,  $I_{OL}$  and the SDA pin capacitance. Except for a start condition and a stop condition which will be discussed later, the SDA transition needs to be completed during the SCL low period.

#### Data Validity (SDA data change timing waveform)





#### Device Address (A0, A1, A2)

One device can be wired for one common data bus line as maximum. All device address are used for memory address, corresponding device address pins must not be fixed.

#### Pin Connections for A0 to A2

|             | Max connect | Pin connection  |                 | on              |                                               |
|-------------|-------------|-----------------|-----------------|-----------------|-----------------------------------------------|
| Memory size | number      | A2              | A1              | A0              | Note                                          |
| 16k bit     | 1           | ×* <sup>1</sup> | ×* <sup>1</sup> | ×* <sup>1</sup> | Use A0,A1,A2 for memory address a8,a9 and a10 |

Note: 1. Floating state can be possible.

#### Write Protect (WP)

When the Write Protect pin (WP) is high, the write protection feature is enabled and operates as shown in the following table.

Also, acknowledgment "0" is outputted after inputting device address and memory address. After inputting write data, acknowledgment "1""(**NO ACK**) is outputted.

When the WP is low, write operation for all memory arrays are allowed. The read operation is always activated irrespective of the WP pin status.

The WP pin is internally pulled-down to VSS. Write operations for all memory array are allowed if unconnected.

#### Write Protect Area

|                 | Write protect area          |
|-----------------|-----------------------------|
| WP pin status   | 16k bit                     |
| V <sub>IH</sub> | Full (16k bit)              |
| V <sub>IL</sub> | Normal read/write operation |



## **Functional Description**

#### **Start Condition**

A high-to-low transition of the SDA with the SCL high is needed in order to start read, write operation (See start condition and stop condition).

#### **Stop Condition**

A low-to-high transition of the SDA with the SCL high is a stop condition. The stand-by operation starts after a read sequence by a stop condition. In the case of write operation, a stop condition terminates the write data inputs and place the device in a internally-timed write cycle to the memories. After the internally-timed write cycle which is specified as  $t_{WC}$ , the device enters a standby mode (See write cycle timing).

#### **Start Condition and Stop Condition**



#### Acknowledge

All addresses and data words are serially transmitted to and from in 8-bit words. The receiver sends a zero to acknowledge that it has received each word. This happens during ninth clock cycle. The transmitter keeps bus open to receive acknowledgment from the receiver at the ninth clock. In the write operation, EEPROM sends a zero to acknowledge after receiving every 8-bit words. In the read operation, EEPROM sends a zero to acknowledge after receiving the device address word. After sending read data, the EEPROM waits acknowledgment by keeping bus open. If the EEPROM receives zero as an acknowledge, it sends read data of next address. If the EEPROM receives acknowledgment "1" (no acknowledgment) and a following stop condition, it stops the read operation and enters a stand-by mode. If the EEPROM receives neither acknowledgment "0" nor a stop condition, the EEPROM keeps bus open without sending read data.

#### Acknowledge Timing Waveform





#### **Device Addressing**

The EEPROM device requires an 8-bit device address word following a start condition to enable the chip for a read or a write operation. The device address word consists of 4-bit device code, 3-bit device address code and 1-bit read/write(R/W) code. The most significant 4-bit of the device address word are used to distinguish device type and this EEPROM uses "1010" fixed code. The device address code is followed by the 3-bit memory address in the order of a10, a9, a8.

The eighth bit of the device address word is the read/write(R/W) bit. A write operation is initiated if this bit is low and a read operation is initiated if this bit is high.

The EEPROM turns to a stand-by state if the device code is not "1010".

#### **Device Address Word**

|     |   | Device address word (8-bit) |   |   |     |                     |    |     |  |
|-----|---|-----------------------------|---|---|-----|---------------------|----|-----|--|
|     |   | Device code (fixed)         |   |   |     | Device address code |    |     |  |
| 16k | 1 | 0                           | 1 | 0 | a10 | a9                  | a8 | R/W |  |

Note: 1. R/W="1" is read and R/W = "0" is write.



#### Write Operations (WP=Low)

#### Byte Write: (Write operation during WP=Low status)

A write operation requires an 8-bit device address word with R/W = "0". Then the EEPROM sends acknowledgment "0" at the ninth clock cycle. After these, the 16kbit EEPROM receives 8-bit memory address words. Upon receipt of this memory address, the EEPROM outputs acknowledgment "0" and receives a following 8-bit write data. After receipt of write data, the EEPROM outputs acknowledgment "0". If the EEPROM receives a stop condition, the EEPROM enters an internally-timed write cycle and terminates receipt of SCL, SDA inputs until completion of the write cycle.

#### **Byte Write Operation**



#### **Page Write:** (Write operation during WP=Low status)

The EEPROM is capable of the page write operation which allows any number of bytes up to 16 bytes to be written in a single write cycle. The page write is the same sequence as the byte write except for inputting the more write data. The page write is initiated by a start condition, device address word, memory address(n) and write data (Dn) with every ninth bit acknowledgment. The EEPROM enters the page write operation if the EEPROM receives more write data (Dn+1) instead of receiving a stop condition. The a0 to a3 address bits are automatically incremented upon receiving write data (Dn+1). The EEPROM can continue to receive write data up to 16 bytes. If the a0 to a3 address bits reaches the last address of the page, the a0 to a3 address bits will roll over to the first address of the same page and previous write data will be overwritten. Upon receiving a stop condition, the EEPROM stops receiving write data and enters internally-timed write cycle.

#### **Page Write Operation**





#### Write Operations (WP=High)

#### Byte Write: (Write operation during WP=High status)

A write operation requires an 8-bit device address word with R/W = "0". Then the EEPROM sends acknowledgment "0" at the ninth clock cycle. After these, the 16kbit EEPROM receives 8-bit memory address words. Upon receipt of this memory address, the EEPROM outputs acknowledgment "0". After receipt of 8-bit write data, the EEPROM outputs acknowledgment "1"(**NO ACK**). Then the EEPROM write operations are not allowed.

#### **Byte Write Operation**



#### Page Write: (Write operation during WP=High status)

The page write is the same sequence as the byte write. The page write is initiated by a start condition, device address word and memory address(n) with every ninth bit acknowledgment"0". But after inputting write data(Dn), the EEPROM outputs acknowledgment "1"(**NO ACK**). Then the EEPROM write operations are not allowed.

#### **Page Write Operation**





#### **Acknowledge Polling:**

Acknowledge polling feature is used to show if the EEPROM is in a internally-timed write cycle or not. This feature is initiated by the stop condition after inputting write data. This requires the 8-bit device address word following the start condition during a internally-timed write cycle. Acknowledge polling will operate when the R/W code = "0". Acknowledgment "1" (no acknowledgment) shows the EEPROM is in a internally-timed write cycle and acknowledgment "0" shows that the internally-timed write cycle has completed. See Write Cycle Polling using ACK.

#### Write Cycle Polling Using ACK





#### **Read Operation**

There are three read operations: current address read, random read, and sequential read. Read operations are initiated the same way as write operations with the exception of R/W = "1".

#### **Current Address Read:**

The internal address counter maintains the last address accessed during the last read or write operation, with incremented by one. Current address read accesses the address kept by the internal address counter. After receiving a start condition and the device address word (R/W is "1"), the EEPROM outputs the 8-bit current address data from the most significant bit following acknowledgment "0". If the EEPROM receives acknowledgment "1" (no acknowledgment) and a following stop condition, the EEPROM stops the read operation and is turned to a standby state. In case the EEPROM has accessed the last address of the last page at previous read operation, the current address will roll over and returns to zero address. In case the EEPROM has accessed the last address of the page at previous write operation, the current address will roll over within page addressing and returns to the first address in the same page. The current address is valid while power is on. The current address after power on will be indefinite. The random read operation described below is necessary to define the memory address.

#### **Current Address Read Operation**





#### **Random Read:**

This is a read operation with defined read address. A random read requires a dummy write to set read address. The EEPROM receives a start condition, device address word (R/W=0) and memory address 8-bit sequentially. The EEPROM outputs acknowledgment "0" after receiving memory address then enters a current address read with receiving a start condition. The EEPROM outputs the read data of the address which was defined in the dummy write operation. After receiving acknowledgment "1"(no acknowledgment) and a following stop condition, the EEPROM stops the random read operation and returns to a standby state.

#### **Random Read Operation**



#### **Sequential Read:**

Sequential reads are initiated by either a current address read or a random read. If the EEPROM receives acknowledgment "0" after 8-bit read data, the read address is incremented and the next 8-bit read data are coming out. This operation can be continued as long as the EEPROM receives acknowledgment "0". The address will roll over and returns address zero if it reaches the last address of the last page. The sequential read can be continued after roll over. The sequential read is terminated if the EEPROM receives acknowledgment "1" (no acknowledgment) and a following stop condition.

#### **Sequential Read Operation**





## Notes

### Data Protection at V<sub>cc</sub> On/Off

When  $V_{CC}$  is turned on or off, noise on the SCL and SDA inputs generated by external circuits (CPU, etc) may act as a trigger and turn the EEPROM to unintentional program mode. To prevent this unintentional programming, this EEPROM has a power on reset function. Be careful of the notices described below in order for the power on reset function to operate correctly.

- SCL and SDA should be fixed to  $V_{CC}$  or  $V_{SS}$  during  $V_{CC}$  on/off. Low to high or high to low transition during  $V_{CC}$  on/off may cause the trigger for the unintentional programming.
- $V_{CC}$  should be turned off after the EEPROM is placed in a standby state.
- V<sub>CC</sub> should be turned on from the ground level(V<sub>SS</sub>) in order for the EEPROM not to enter the unintentional programming mode.
- $V_{CC}$  turn on rate should be slower than 2  $\mu$ s/V.

## **Noise Suppression Time**

This EEPROM have a noise suppression function at SCL and SDA inputs, that cut noise of width less than 50 ns. Be careful not to allow noise of width more than 50 ns.



## Package Dimensions

#### RENESAS Code PRSP0008DF-B MASS[Typ.] 0.08g JEITA Package Code P-SOP8-3.9x4.89-1.27 Previous Code FP-8DBV NOTE) 1. DIMENSIONS"\*1 (Nom)"ANE DO NOT INCLUDE MOLD FL 2. DIMENSION"\*3"DOES NOT INCLUDE TRIM OFFSET. D"\*2" ASH. f Index mark Terminal cross section (Ni/Pd/Au plating) Ħ Ħ Reference Dimension in Millimeters Min Nom Max — 4.89 5.15 — 3.90 e <sup>b<sub>p</sub></sup> ⊕ × ₪ D - Ду Detail F 0.25 0.10 0.69 y Z L 0.406 0.60 0.889 L1 — 1.06 —

## R1EX24016ASAS0I (PRSP0008DF-B / Previous Code: FP-8DBV)



#### R1EX24016ATASOI (PTSP0008JC-B / Previous Code: TTP-8DAV)





**Revision History** 

# R1EX24016ASAS0I/R1EX24016ATAS0I Data Sheet

|      |                 |      | Description                                                                       |
|------|-----------------|------|-----------------------------------------------------------------------------------|
| Rev. | Date            | Page | Summary                                                                           |
| 0.01 | Dec. 28, 2007   |      | Initial issue                                                                     |
| 0.02 | Jan. 08, 2009   | P1   | Features                                                                          |
|      |                 |      | Endurance cycles change 10 <sup>6</sup> cycles to 1,000k cycles @25°C.            |
|      |                 |      | Data retentions years change 10 years to 100years@25°C.                           |
|      |                 | P4   | Memory cell characteristics new is described.                                     |
|      |                 | P5   | AC characteristics                                                                |
|      |                 |      | Erase/Write endurance is deleted.                                                 |
|      |                 |      | Notes1. change Not 100% tested.                                                   |
|      |                 |      | Notes3. deleted.                                                                  |
| 1.00 | Feb. 23, 2012 — |      | Delete Preliminary                                                                |
|      |                 | P7   | Addition of write protect description                                             |
|      |                 |      | The WP pin is internally pulled-down to Vss. Write operations for all memory      |
|      |                 |      | array are allowed if unconnected.                                                 |
|      |                 | P9   | Delete the sentence                                                               |
|      |                 |      | or device address code doesn't coincide with status of the correspond hard-       |
|      |                 |      | wired device address pins A0 to A2.                                               |
|      |                 | P14  | Change the sentence                                                               |
|      |                 |      | device address word (R/W=0) and memory address $2 \times 8$ -bit sequentially. to |
|      |                 |      | device address word (R/W=0) and memory address 8-bit sequentially.                |
|      |                 | P15  | Change Note                                                                       |
|      |                 |      | $V_{CC}$ turn on speed should be longer than 10 $\mu s.$ to                       |
|      |                 |      | $V_{CC}$ turn on rate should be slower than 2 $\mu$ s/V.                          |

#### Notice

- All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The recommended where you have failed to obtain the prior written consent of Renesas Electronics and the prior written consent of Renesas Electronics and the prior written consent of Renesas Electronics. The recommended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools
- personal electronic equipment; and industrial robots.
  "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically
  designed for life support.
- \*Specific\*: Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and mafunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and mafunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-4000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 1011 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renesas Electronics Corpo GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +44-1628-585-900 Renesas Electronics (Shanghai) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +480-12453-1155, Fax: +480-2485-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 204, 205, A221 Center, No.1283 Lujiazul Ring Rd., Pudong District, Shanghai 200120, China Tel: +482-13-877-1818, Fax: +480-2485-77899 Renesas Electronics Hong Kong Limited Unit 1001-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +482-2486-9318, Fax: +4852-2486-9022/9044 Renesas Electronics Taiwan Co., Ltd. 15, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +486-2-4175-9800, Fax: +4882-24875-970 Renesas Electronics Magyais Sch.Bhd. Unit 906, Block B, Menara Armcorp, Amcorp Trade Centre, No. 18, Jin Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +696-24175-9900, Fax: +696-27955-9910 Renesas Electronics Korea Co., Ltd. 11F, Samik Lavied' or Bildy, 720-2 Veoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +696-23757, Fax: +882-2485-95101