



www.ti.com

# Low-Offset, Rail-to-Rail I/O Operational Amplifier Precision Catalog

Check for Samples: OPA317, OPA2317, OPA4317

#### **FEATURES**

Supply Voltage: 1.8 V to 5.5 V

microPackages:

Single: SOT23-5, SC-70, SOIC-8

Dual: MSOP-8, SOIC-8
Quad: SOIC-14, TSSOP-14
Low Offset Voltage: 20 μV (typ)

CMRR: 108 dB (typ)

Quiescent Current: 35 μA (max)

Gain Bandwidth: 300 kHz
 Rail-to-Rail Input/Output
 Internal EMI/RFI Filtering

#### **APPLICATIONS**

- Battery-Powered Instruments
- Temperature Measurements
- Transducer Applications
- Electronic Scales
- Medical Instrumentation
- Handheld Test Equipment
- Current Sense

#### DESCRIPTION

The OPA317 series of CMOS operational amplifiers offer precision performance at a very competitive price. These devices are members of the Zerø-Drift family of amplifiers that use a proprietary autocalibration technique to simultaneously provide low offset voltage (90  $\mu V$  max) and near-zero drift over time and temperature at only 35  $\mu A$  (max) of quiescent current.

The OPA317 family features rail-to-rail input and output in addition to near flat 1/f noise, making this amplifier ideal for many applications, and much easier to design into a system. These devices are optimized for low-voltage operation as low as +1.8 V ( $\pm$ 0.9 V) and up to +5.5 V ( $\pm$ 2.75 V).

The OPA317 (single version) is available in the SC70-5, SOT23-5, and SOIC-8 packages. The OPA2317 (dual version) is offered in MSOP-8 and SOIC-8 packages. The OPA4317 is offered in the standard SOIC-14 and TSSOP-14 packages, as well as in the space-saving VQFN-14 package. All versions are specified for operation from -40°C to +125°C.

#### PRODUCT FAMILY PACKAGE COMPARISON

|         | NUMBER OF | PACKAGE-LEADS |       |      |      |       |  |  |  |  |
|---------|-----------|---------------|-------|------|------|-------|--|--|--|--|
| DEVICE  | CHANNELS  | SOIC          | SOT23 | SC70 | MSOP | TSSOP |  |  |  |  |
| OPA317  | 1         | 8             | 5     | 5    | -    | _     |  |  |  |  |
| OPA2317 | 2         | 8             | -     | _    | 8    | _     |  |  |  |  |
| OPA4317 | 4         | 14            | -     | _    | _    | 14    |  |  |  |  |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE AND ORDERING INFORMATION(1)

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>.

#### **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range, unless otherwise noted.

|                                     |                              | VALUE                   | UNIT |
|-------------------------------------|------------------------------|-------------------------|------|
| Supply voltage, $V_S = (V+) - (V-)$ |                              | +7                      | V    |
| Signal input termin                 | nals, voltage <sup>(2)</sup> | (V–) –0.3 to (V+) + 0.3 | V    |
| Signal input termin                 | nals, current <sup>(2)</sup> | ±10                     | mA   |
| Output short-circuit (3)            |                              | Continuous              |      |
| Operating temperature               |                              | -40 to +150             | °C   |
| Storage temperatu                   | ıre                          | -65 to +150             | °C   |
| Junction temperat                   | ure                          | +150                    | °C   |
| Electrostatic                       | Human body model (HBM)       | 4000                    | V    |
| discharge (ESD)                     | Charged device model (CDM)   | 1000                    | V    |
| ratings:                            | Machine model (MM)           | 400                     | V    |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(3) Short-circuit to ground, one amplifier per package.

<sup>(2)</sup> Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.3 V beyond the supply rails should be current limited to 10 mA or less.



#### **THERMAL INFORMATION: OPA317**

| THERMAL METRIC(1)       |                                              | D (SOIC) | DBV (SOT23) | DCK (SC70) | UNITS |
|-------------------------|----------------------------------------------|----------|-------------|------------|-------|
|                         |                                              | 8 PINS   | 5 PINS      | 5 PINS     |       |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 140.1    | 220.8       | 298.4      |       |
| $\theta_{\text{JCtop}}$ | Junction-to-case (top) thermal resistance    | 89.8     | 97.5        | 65.4       |       |
| θЈВ                     | Junction-to-board thermal resistance         | 80.6     | 61.7        | 97.1       | 2011  |
| ΨЈТ                     | Junction-to-top characterization parameter   | 28.7     | 7.6         | 0.8        | °C/W  |
| ΨЈВ                     | Junction-to-board characterization parameter | 80.1     | 61.1        | 95.5       |       |
| $\theta_{JCbot}$        | Junction-to-case (bottom) thermal resistance | N/A      | N/A         | N/A        |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **THERMAL INFORMATION: OPA2317**

|                  |                                              | OP       |            |       |  |
|------------------|----------------------------------------------|----------|------------|-------|--|
|                  | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (MSOP) | UNITS |  |
|                  |                                              | 8 PINS   | 8 PINS     | 1     |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 124.0    | 180.3      |       |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 73.7     | 48.1       |       |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 64.4     | 100.9      | 20044 |  |
| Ψ <sub>ЈТ</sub>  | Junction-to-top characterization parameter   | 18.0     | 2.4        | °C/W  |  |
| ΨЈВ              | Junction-to-board characterization parameter | 63.9     | 99.3       | 1     |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A      | N/A        |       |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **THERMAL INFORMATION: OPA4317**

|                  |                                              | OP       |            |       |
|------------------|----------------------------------------------|----------|------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | PW (TSSOP) | UNITS |
|                  |                                              | 14 PINS  | 14 PINS    |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 83.8     | 120.8      |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 70.7     | 34.3       |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 59.5     | 62.8       | 20044 |
| ΨЈТ              | Junction-to-top characterization parameter   | 11.6     | 1.0        | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter | 37.7     | 56.5       |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A      | N/A        |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



# ELECTRICAL CHARACTERISTICS: $V_s = +1.8 \text{ V to } +5.5 \text{ V}$

At  $T_A$  = +25°C,  $R_L$  = 10 k $\Omega$  connected to midsupply,  $V_{CM}$  =  $V_{OUT}$  = midsupply, unless otherwise noted.

| DEESET V                     | DADAMETED                          |                                                                                                                    | OPA317, OPA2317, OPA4317 |                     |              |                    |
|------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------|--------------|--------------------|
| OFFSET V                     | PARAMETER                          | TEST CONDITIONS                                                                                                    | MIN                      | TYP                 | MAX          | UNIT               |
| STI SET V                    | OLTAGE                             |                                                                                                                    |                          |                     |              |                    |
| \/                           | Input offact voltage               | V <sub>S</sub> = +5 V                                                                                              |                          | 20                  | ±90          | μV                 |
| V <sub>OS</sub>              | Input offset voltage               | $T_A = -40$ °C to +125°C, $V_S = +5$ V                                                                             |                          |                     | ±100         | μV                 |
| dV <sub>OS</sub> /dT         | vs temperature                     | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                               |                          | 0.05                |              | μV/°C              |
| PSRR                         | vs power supply                    | $T_A = -40$ °C to +125°C, $V_S = +1.8$ V to +5.5 V                                                                 |                          | 1                   | 10           | μV/V               |
|                              | Long-term stability <sup>(1)</sup> |                                                                                                                    |                          | See (1)             |              |                    |
|                              | Channel separation, dc             |                                                                                                                    |                          | 5                   |              | μV/V               |
| INPUT BIA                    | AS CURRENT                         |                                                                                                                    |                          |                     |              |                    |
|                              |                                    |                                                                                                                    |                          | ±275                |              | pA                 |
| I <sub>B</sub>               | Input bias current                 | OPA4317                                                                                                            |                          | ±155                |              | pA                 |
| _                            | ·                                  | $T_A = -40$ °C to +125°C                                                                                           |                          | ±300                |              | pA                 |
|                              |                                    | A                                                                                                                  |                          | ±400                |              | pA                 |
| I <sub>OS</sub>              | Input offset current               | OPA4317                                                                                                            |                          | ±140                |              | pA                 |
| NOISE                        |                                    |                                                                                                                    |                          |                     |              |                    |
| e <sub>n</sub>               | Input voltage noise density        | f = 1 kHz                                                                                                          |                          | 55                  |              | nV/√ <del>Hz</del> |
| 911                          | put voltage notes denotey          | f = 0.01 Hz to 1 Hz                                                                                                |                          | 0.3                 |              | μV <sub>PP</sub>   |
|                              | Input voltage noise                | f = 0.1 Hz to 10 Hz                                                                                                |                          | 1.1                 |              | μV <sub>PP</sub>   |
|                              | Input current noise                | f = 10 Hz                                                                                                          |                          | 100                 |              | fA/√Hz             |
| i <sub>n</sub><br>INDLIT VOI | LTAGE RANGE                        | 1 = 10112                                                                                                          |                          | 100                 |              | IPV VI IZ          |
|                              |                                    |                                                                                                                    | (V-) - 0.1               |                     | (\/.\) . 0.1 | V                  |
| V <sub>CM</sub>              | Common-mode voltage range          | T 40°C to 1425°C                                                                                                   | (v-) - 0.1               | <del></del>         | (V+) + 0.1   | v                  |
| CMRR                         | Common-mode rejection ratio        | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$<br>(V-) - 0.1 V < V <sub>CM</sub> < (V+) + 0.1 V              | 95                       | 108                 |              | dB                 |
|                              |                                    | OPA4317, T <sub>A</sub> = -40°C to +125°C<br>(V-) - 0.1 V < V <sub>CM</sub> < (V+) + 0.1 V, V <sub>S</sub> = 5.5 V | 95                       | 108                 |              | dB                 |
| INPUT CAI                    | PACITANCE                          |                                                                                                                    |                          |                     |              |                    |
|                              | Differential                       |                                                                                                                    |                          | 2                   |              | pF                 |
|                              | Common-mode                        |                                                                                                                    |                          | 4                   |              | pF                 |
| OPEN-LOC                     | OP GAIN                            |                                                                                                                    |                          |                     |              |                    |
| A <sub>OL</sub>              | Open-loop voltage gain             | $T_A = -40$ °C to +125°C, (V–) + 100 mV < V <sub>O</sub> < (V+) – 100 mV, R <sub>L</sub> = 10 kΩ                   | 100                      | 110                 |              | dB                 |
| FREQUEN                      | CY RESPONSE                        |                                                                                                                    |                          |                     |              |                    |
| GBW                          | Gain-bandwidth product             | C <sub>L</sub> = 100 pF                                                                                            |                          | 300                 |              | kHz                |
| SR                           | Slew rate                          | G = +1                                                                                                             |                          | 0.15                |              | V/µs               |
| OUTPUT                       |                                    |                                                                                                                    |                          |                     |              |                    |
|                              | Voltage output swing from rail     | $T_A = -40$ °C to +125°C                                                                                           |                          | 30                  | 100          | mV                 |
| I <sub>sc</sub>              | Short-circuit current              |                                                                                                                    |                          | ±5                  |              | mA                 |
| C <sub>L</sub>               | Capacitive load drive              |                                                                                                                    | See Typic                | cal Characteristics |              |                    |
|                              | Open-loop output impedance         | f = 350 kHz, I <sub>O</sub> = 0                                                                                    | •                        | 2                   |              | kΩ                 |
| POWER SI                     |                                    | , 0                                                                                                                |                          |                     |              |                    |
| V <sub>S</sub>               | Specified voltage range            |                                                                                                                    | 1.8                      |                     | 5.5          | V                  |
| I <sub>Q</sub>               | Quiescent current per amplifier    | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, I_O = 0$                                                      |                          | 21                  | 35           | μA                 |
| <u>u</u>                     | Turn-on time                       | V <sub>S</sub> = +5 V                                                                                              |                          | 100                 | 33           | μs                 |
| TEMPERA                      |                                    | *5 o v                                                                                                             |                          | 100                 |              | μο                 |
| - LIMI LIVA                  | Specified range                    |                                                                                                                    | -40                      |                     | +125         | °C                 |
|                              | -                                  |                                                                                                                    |                          |                     |              | °C                 |
|                              | Operating range Storage range      |                                                                                                                    |                          |                     | +150<br>+150 | °C                 |

<sup>(1) 300-</sup>hour life test at +150°C demonstrated randomly distributed variation of approximately 1  $\mu$ V.



#### **PIN CONFIGURATIONS**





**OPA4317** 

**OPA317** 







**OPA4317** 

TSSOP-14

**OPA2317** 

SOIC-8, MSOP-8



#### TYPICAL CHARACTERISTICS

At  $T_A = +25$ °C,  $C_L = 0$  pF,  $R_L = 10$  k $\Omega$  connected to midsupply,  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted.



120 250 100 200 80 150 A<sub>OL</sub> (dB) 100 60 50 40 20 0 -50 0 -20 -100 10 100 1k 10k 100k 1M Frequency (Hz)

Figure 1. OFFSET VOLTAGE PRODUCTION DISTRIBUTION

Figure 2. OPEN-LOOP GAIN vs FREQUENCY





Figure 3. COMMON-MODE REJECTION RATIO vs FREQUENCY

Figure 4. POWER-SUPPLY REJECTION RATIO vs FREQUENCY





Figure 5. OUTPUT VOLTAGE SWING vs OUTPUT CURRENT

Figure 6. INPUT BIAS CURRENT vs COMMON-MODE VOLTAGE



### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25$ °C,  $C_L = 0$  pF,  $R_L = 10$  k $\Omega$  connected to midsupply,  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted.



Figure 7. INPUT BIAS CURRENT vs TEMPERATURE



Figure 8. QUIESCENT CURRENT vs TEMPERATURE



Figure 9. LARGE-SIGNAL STEP RESPONSE



Figure 10. SMALL-SIGNAL STEP RESPONSE



Figure 11. POSITIVE OVER-VOLTAGE RECOVERY



Figure 12. NEGATIVE OVER-VOLTAGE RECOVERY



### **TYPICAL CHARACTERISTICS (continued)**





Figure 13. SETTLING TIME vs CLOSED-LOOP GAIN



Load Capacitance (pF)

Figure 14. SMALL-SIGNAL OVERSHOOT vs LOAD
CAPACITANCE



Figure 15. 0.1Hz TO 10Hz NOISE



Figure 16. CURRENT AND VOLTAGE NOISE SPECTRAL DENSITY vs FREQUENCY



Figure 17. INPUT BIAS CURRENT vs INPUT DIFFERENTIAL VOLTAGE



#### APPLICATIONS INFORMATION

The OPA317, OPA2317, and OPA4317 are unity-gain stable, precision operational amplifiers free from unexpected output and phase reversal. Proprietary Zerø-Drift circuitry gives the benefit of low input offset voltage over time and temperature, as well as lowering the 1/f noise component. As a result of the high PSRR, these devices work well in applications that run directly from battery power without regulation. The OPA317 family is optimized for low-voltage, single-supply operation. These miniature, high-precision, low quiescent current amplifiers offer high-impedance inputs that have a common-mode range 100 mV beyond the supplies, and a rail-to-rail output that swings within 100 mV of the supplies under normal test conditions. The OPA317 series are precision amplifiers for cost-sensitive applications.

#### **OPERATING VOLTAGE**

The OPA317 series op amps can be used with single or dual supplies from an operating range of  $V_S = +1.8 \text{ V}$  (±0.9 V) up to +5.5 V (±2.75 V).

#### **CAUTION**

Supply voltages greater than +7 V can permanently damage the device.

See the Absolute Maximum Ratings table. Key parameters that vary over the supply voltage or temperature range are shown in the *Typical Characteristics* section of this data sheet.

#### **INPUT VOLTAGE**

The OPA317, OPA2317, and OPA4317 input common-mode voltage range extends 0.1 V beyond the supply rails. The OPA317 is designed to cover the full range without the troublesome transition region found in some other rail-to-rail amplifiers.

Typically, input bias current is about 200 pA; however, input voltages exceeding the power supplies can cause excessive current to flow into or out of the input pins. Momentary voltages greater than the power supply can be tolerated if the input current is limited to 10 mA. This limitation is easily accomplished with an input resistor, as shown in Figure 18.



Figure 18. Input Current Protection

#### INPUT DIFFERENTIAL VOLTAGE

The typical input bias current of the OPA317 during normal operation is approximately 200 pA. In overdriven conditions, the bias current can increase significantly (see Figure 17). The most common cause of an overdriven condition occurs when the op amp is outside of the linear range of operation. When the output of the op amp is driven to one of the supply rails, the feedback loop requirements cannot be satisfied and a differential input voltage develops across the input pins. This differential input voltage results in activation of parasitic diodes inside the front-end input chopping switches that combine with 10-k $\Omega$  electromagnetic interference (EMI) filter resistors to create the equivalent circuit shown in Figure 19. Note that the input bias current remains within specification within the linear region.



Figure 19. Equivalent Input Circuit

#### INTERNAL OFFSET CORRECTION

The OPA317, OPA2317, and OPA4317 op amps use an auto-calibration technique with a time-continuous, 125-kHz op amp in the signal path. This amplifier is zero-corrected every 8  $\mu$ s using a proprietary technique. Upon power-up, the amplifier requires approximately 100  $\mu$ s to achieve specified  $V_{OS}$  accuracy. This design has no aliasing or flicker noise.

#### **EMI SUSCEPTIBILITY AND INPUT FILTERING**

Operational amplifiers vary in their susceptibility to EMI. If conducted EMI enters the operational amplifier, the do offset observed at the amplifier output may shift from its nominal value while the EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. While all operational amplifier pin functions can be affected by EMI, the input pins are likely to be the most susceptible. The OPA317 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. Both common-mode and differential mode filtering are provided by the input filter. The filter is designed for a cutoff frequency of approximately 8 MHz (–3 dB), with a roll-off of 20 dB per decade.

#### ACHIEVING OUTPUT SWING TO THE OP AMP NEGATIVE RAIL

Some applications require output voltage swings from 0 V to a positive full-scale voltage (such as +2.5 V) with excellent accuracy. With most single-supply op amps, problems arise when the output signal approaches 0 V, near the lower output swing limit of a single-supply op amp. A good single-supply op amp may swing close to single-supply ground, but will not reach ground. The output of the OPA317, OPA2317, and OPA4317 can be made to swing to ground, or slightly below, on a single-supply power source. To do so requires the use of another resistor and an additional, more negative power supply than the op amp negative supply. A pull-down resistor can be connected between the output and the additional negative supply to pull the output down below the value that the output would otherwise achieve, as shown in Figure 20.



Figure 20. For V<sub>OUT</sub> Range to Ground

The OPA317, OPA2317, and OPA4317 have an output stage that allows the output voltage to be pulled to its negative supply rail, or slightly below, using the technique previously described. This technique only works with some types of output stages. The OPA317, OPA2317, and OPA4317 have been characterized to perform with this technique; the recommended resistor value is approximately 20 k $\Omega$ . Note that this configuration increases the current consumption by several hundreds of microamps. Accuracy is excellent down to 0 V and as low as –2 mV. Limiting and nonlinearity occurs below –2 mV, but excellent accuracy returns as the output drives back up above –2 mV. Lowering the resistance of the pull-down resistor allows the op amp to swing even further below the negative rail. Use resistances as low as 10 k $\Omega$  to achieve excellent accuracy down to –10 mV.



#### **APPLICATION CIRCUITS**

Figure 21 shows the basic configuration for a bridge amplifier. A low-side current shunt monitor is shown in Figure 22.



Figure 21. Single Op Amp Bridge Amplifier



NOTE: 1% resistors provide adequate common-mode rejection at small ground-loop errors.

Figure 22. Low-Side Current Monitor

 $R_N$  are operational resistors used to isolate the ADS1100 from the noise of the digital  $I^2C$  bus. The ADS1100 is a 16-bit converter; therefore, a precise reference is essential for maximum accuracy. If absolute accuracy is not required and the 5-V power supply is sufficiently stable, the REF3130 may be omitted.

Figure 23 shows the OPA317 in a typical thermistor circuit.



Figure 23. Thermistor Measurement



#### **GENERAL LAYOUT GUIDELINES**

Attention to good layout practice is always recommended. Keep traces short and, when possible, use a printed circuit board (PCB) ground plane with surface-mount components placed as close to the device pins as possible. Place a 0.1-µF capacitor closely across the supply pins. Apply these guidelines throughout the analog circuit to improve performance and provide benefits, such as reducing the electromagnetic interference (EMI) susceptibility.

Optimize circuit layout and mechanical conditions for lowest offset voltage and precision performance. Avoid temperature gradients that create thermoelectric (Seebeck) effects in the thermocouple junctions formed from connecting dissimilar conductors. These thermally-generated potentials can be made to cancel by assuring they are equal on both input terminals. Other layout and design considerations include:

- Use low thermoelectric-coefficient conditions (avoid dissimilar metals).
- Thermally isolate components from power supplies or other heat sources.
- · Shield op amp and input circuitry from air currents, such as cooling fans.

Following these guidelines reduces the likelihood of junctions being at different temperatures, which can cause thermoelectric voltages of 0.1  $\mu$ V/°C or higher, depending on the materials used.



#### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Original (May 2013) to Revision A  | Page |
|----|------------------------------------------------|------|
| •  | Deleted PSRR Features bullet                   | 1    |
| •  | Changed Quiescent Current Features bullet      | 1    |
| •  | Changed second sentence in Description section | 1    |
| •  | Changed PSSR maximum value                     | 4    |





18-Jul-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| OPA2317ID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | O2317A         | Samples |
| OPA2317IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM  | -40 to 125   | OVBQ           | Samples |
| OPA2317IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-1-260C-UNLIM  | -40 to 125   | OVBQ           | Samples |
| OPA2317IDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | O2317A         | Samples |
| OPA317ID         | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | O317A          | Samples |
| OPA317IDBVR      | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | OVCQ           | Samples |
| OPA317IDBVT      | ACTIVE | SOT-23       | DBV                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | OVCQ           | Samples |
| OPA317IDCKR      | ACTIVE | SC70         | DCK                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | SJP            | Samples |
| OPA317IDCKT      | ACTIVE | SC70         | DCK                | 5    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | SJP            | Samples |
| OPA317IDR        | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | O317A          | Samples |
| OPA4317ID        | ACTIVE | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | O4317A         | Samples |
| OPA4317IDR       | ACTIVE | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | O4317A         | Samples |
| OPA4317IPW       | ACTIVE | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | O4317A         | Samples |
| OPA4317IPWR      | ACTIVE | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | O4317A         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



### **PACKAGE OPTION ADDENDUM**

18-Jul-2013

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 15-Aug-2013

### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2317IDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2317IDGKT | VSSOP           | DGK                | 8  | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2317IDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA317IDR    | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| OPA4317IDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| OPA4317IPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 15-Aug-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2317IDGKR | VSSOP        | DGK             | 8    | 2500 | 364.0       | 364.0      | 27.0        |
| OPA2317IDGKT | VSSOP        | DGK             | 8    | 250  | 364.0       | 364.0      | 27.0        |
| OPA2317IDR   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA317IDR    | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| OPA4317IDR   | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| OPA4317IPWR  | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |

DBV (R-PDSO-G5)

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DGK (S-PDSO-G8)

### PLASTIC SMALL OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G14)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G14)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# D (R-PDSO-G8)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>