www.ti.com

SNOSAI9H - SEPTEMBER 2005 - REVISED MARCH 2013

## LMP7701/LMP7702/LMP7704 Precision, CMOS Input, RRIO, Wide Supply Range Amplifiers

Check for Samples: LMP7701, LMP7702, LMP7704

#### **FEATURES**

- Unless Otherwise Noted,
   Typical Values at V<sub>S</sub> = 5V
  - Input Offset Voltage (LMP7701): ±200 μV (max)
  - Input Offset Voltage (LMP7702/LMP7704):
     ±220 µV (max)

Input Bias Current: ±200 fA
 Input Bias Current: ±200 fA
 Input Voltage Noise: 9 nV/√Hz

CMRR: 130 dB

Open Loop Gain: 130 dB

- Temperature Range: −40°C to 125°C

Unity Gain Bandwidth: 2.5 MHz
 Supply Current (LMP7701): 715 μA
 Supply Current (LMP7702): 1.5 mA
 Supply Current (LMP7704): 2.9 mA

Supply Voltage Range: 2.7V to 12V

- Rail-to-Rail Input and Output

#### **APPLICATIONS**

- High Impedance Sensor Interface
- Battery Powered Instrumentation
- · High Gain Amplifiers
- DAC Buffer
- Instrumentation Amplifier
- Active Filters

#### DESCRIPTION

The LMP7701/LMP7702/LMP7704 are single, dual, and quad low offset voltage, rail-to-rail input and output precision amplifiers each with a CMOS input stage and a wide supply voltage range. The LMP7701/LMP7702/LMP7704 are part of the LMP™ precision amplifier family and are ideal for sensor interface and other instrumentation applications.

The specified low offset voltage of less than  $\pm 200~\mu V$  along with the specified low input bias current of less than  $\pm 1~pA$  make the LMP7701 ideal for precision applications. The LMP7701/LMP7702/LMP7704 are built utilizing VIP50 technology, which allows the combination of a CMOS input stage and a 12V common mode and supply voltage range. This makes the LMP7701/LMP7702/LMP7704 great choices in many applications where conventional CMOS parts cannot operate under the desired voltage conditions.

The LMP7701/LMP7702/LMP7704 each have a rail-to-rail input stage that significantly reduces the CMRR glitch commonly associated with rail-to-rail input amplifiers. This is achieved by trimming both sides of the complimentary input stage, thereby reducing the difference between the NMOS and PMOS offsets. The output of the LMP7701/LMP7702/LMP7704 swings within 40 mV of either rail to maximize the signal dynamic range in applications requiring low supply voltage.

The LMP7701 is offered in the space saving 5-Pin SOT-23 and 8-Pin SOIC package. The LMP7702 is offered in the 8-Pin SOIC and 8-Pin VSSOP package. The quad LMP7704 is offered in the 14-Pin SOIC and 14-Pin TSSOP package. These small packages are ideal solutions for area constrained PC boards and portable electronics.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LMP is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



#### TYPICAL APPLICATION



Figure 1. Precision Current Source

## Absolute Maximum Ratings (1)(2)

| ,                                                                  |                                    |                 |  |  |  |
|--------------------------------------------------------------------|------------------------------------|-----------------|--|--|--|
| ESD Tolerance (3)                                                  | Human Body Model                   | 2000V           |  |  |  |
|                                                                    | Machine Model                      | 200V            |  |  |  |
|                                                                    | Charge-Device Model                | 1000V           |  |  |  |
| V <sub>IN</sub> Differential                                       | J Differential                     |                 |  |  |  |
| Supply Voltage (V <sub>S</sub> = V <sup>+</sup> - V <sup>-</sup> ) | 13.2V                              |                 |  |  |  |
| Voltage at Input/Output Pins                                       | V++ 0.3V, V 0.3V                   |                 |  |  |  |
| Input Current                                                      |                                    | 10 mA           |  |  |  |
| Storage Temperature Range                                          |                                    | -65°C to +150°C |  |  |  |
| Junction Temperature (4)                                           |                                    | +150°C          |  |  |  |
| Soldering Information                                              | Infrared or Convection (20 sec)    | 235°C           |  |  |  |
|                                                                    | Wave Soldering Lead Temp. (10 sec) | 260°C           |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
- (3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (4) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.



### Operating Ratings (1)

| Temperature Range (2)                                        |              | -40°C to +125°C |  |  |  |
|--------------------------------------------------------------|--------------|-----------------|--|--|--|
| Supply Voltage $(V_S = V^+ - V^-)$                           |              | 2.7V to 12      |  |  |  |
| Package Thermal Resistance (θ <sub>JA</sub> <sup>(2)</sup> ) | 5-Pin SOT-23 | 265°C/W         |  |  |  |
|                                                              | 8-Pin SOIC   | 190°C/W         |  |  |  |
|                                                              | 8-Pin VSSOP  | 235°C/W         |  |  |  |
|                                                              | 14-Pin SOIC  | 145°C/W         |  |  |  |
|                                                              | 14-Pin TSSOP | 122°C/W         |  |  |  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics Tables.
- (2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

### 3V Electrical Characteristics (1)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = 3V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L > 10 \text{ k}\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                   | Parameter                              | Test Conditions                                                      | Min <sup>(2)</sup>   | Typ <sup>(3)</sup> | Max (2)              | Units |
|-------------------|----------------------------------------|----------------------------------------------------------------------|----------------------|--------------------|----------------------|-------|
| V <sub>OS</sub>   | Input Offset Voltage                   | LMP7701                                                              |                      | ±37                | ±200<br>± <b>500</b> | \/    |
|                   |                                        | LMP7702/LMP7704                                                      |                      | ±56                | ±220<br><b>±520</b>  | μV    |
| TCV <sub>OS</sub> | Input Offset Voltage Temperature Drift | (4)                                                                  |                      | ±1                 | ±5                   | μV/°C |
| I <sub>B</sub>    | Input Bias Current                     | (4) (5)<br>-40°C ≤ T <sub>A</sub> ≤ 85°C                             |                      | ±0.2               | ±1<br><b>±50</b>     | - ^   |
|                   |                                        | (4) (5)<br>-40°C ≤ T <sub>A</sub> ≤ 125°C                            |                      | ±0.2               | ±1<br>±400           | рA    |
| Ios               | Input Offset Current                   |                                                                      |                      | 40                 |                      | fA    |
| CMRR C            | Common Mode Rejection Ratio            | 0V ≤ V <sub>CM</sub> ≤ 3V<br>LMP7701                                 | 86<br><b>80</b>      | 130                |                      | 40    |
|                   |                                        | $0V \le V_{CM} \le 3V$<br>LMP7702/LMP7704                            | 84<br><b>78</b>      | 130                |                      | dB    |
| PSRR              | Power Supply Rejection Ratio           | $2.7V \le V^+ \le 12V$ , $Vo = V^+/2$                                | 86<br><b>82</b>      | 98                 |                      | dB    |
| CMVR              | Common Mode Voltage Range              | CMRR ≥ 80 dB<br>CMRR ≥ 77 dB                                         | -0.2<br>- <b>0.2</b> |                    | 3.2<br><b>3.2</b>    | V     |
| A <sub>VOL</sub>  | Open Loop Voltage Gain                 | $R_L = 2 k\Omega \text{ (LMP7701)}$<br>$V_O = 0.3V \text{ to } 2.7V$ | 100<br><b>96</b>     | 114                |                      |       |
|                   |                                        | $R_L = 2 k\Omega (LMP7702/LMP7704)$<br>$V_O = 0.3V to 2.7V$          | 100<br><b>94</b>     | 114                |                      | dB    |
|                   |                                        | $R_L = 10 \text{ k}\Omega$<br>V <sub>O</sub> = 0.2V to 2.8V          | 100<br><b>96</b>     | 124                |                      |       |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material.

<sup>4)</sup> This parameter is specified by design and/or characterization and is not tested in production.

<sup>(5)</sup> Positive current corresponds to current flowing into the device.



## 3V Electrical Characteristics (1) (continued)

Unless otherwise specified, all limits are ensured for  $T_A = 25$ °C,  $V^+ = 3V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L > 10$  k $\Omega$  to  $V^+/2$ . Boldface limits apply at the temperature extremes.

|                  | Parameter                            | Test Conditions                                                       | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max (2)           | Units               |
|------------------|--------------------------------------|-----------------------------------------------------------------------|--------------------|--------------------|-------------------|---------------------|
| V <sub>OUT</sub> | Output Voltage Swing High            | $R_L = 2 k\Omega \text{ to V}^+/2$<br>LMP7701                         |                    | 40                 | 80<br><b>120</b>  |                     |
|                  |                                      | $R_L = 2 k\Omega \text{ to V}^+/2$<br>LMP7702/LMP7704                 |                    | 40                 | 80<br><b>150</b>  | mV                  |
|                  |                                      | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ LMP7701                   |                    | 30                 | 40<br><b>60</b>   | from V <sup>+</sup> |
|                  |                                      | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$<br>LMP7702/LMP7704        |                    | 35                 | 50<br><b>100</b>  |                     |
|                  | Output Voltage Swing Low             | $R_L = 2 k\Omega \text{ to V}^+/2$<br>LMP7701                         |                    | 40                 | 60<br><b>80</b>   |                     |
|                  |                                      | $R_L = 2 \text{ k}\Omega \text{ to V}^+/2$<br>LMP7702/LMP7704         |                    | 45                 | 100<br><b>170</b> |                     |
|                  |                                      | $R_L$ = 10 kΩ to V <sup>+</sup> /2 LMP7701                            |                    | 20                 | 40<br><b>50</b>   | mV                  |
|                  |                                      | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$<br>LMP7702/LMP7704        |                    | 20                 | 50<br><b>90</b>   |                     |
| I <sub>OUT</sub> | Output Current (6) (7)               | Sourcing $V_O = V^+/2$<br>$V_{IN} = 100 \text{ mV}$                   | 25<br><b>15</b>    | 42                 |                   |                     |
|                  |                                      | Sinking $V_O = V^+/2$<br>$V_{IN} = -100 \text{ mV (LMP7701)}$         | 25<br><b>20</b>    | 42                 |                   | mA                  |
|                  |                                      | Sinking $V_O = V^+/2$<br>$V_{IN} = -100 \text{ mV (LMP7702/LMP7704)}$ | 25<br><b>15</b>    | 42                 |                   |                     |
| I <sub>S</sub>   | Supply Current                       | LMP7701                                                               |                    | 0.670              | 1.0<br><b>1.2</b> |                     |
|                  |                                      | LMP7702                                                               |                    | 1.4                | 1.8<br><b>2.1</b> | mA                  |
|                  |                                      | LMP7704                                                               |                    | 2.9                | 3.5<br><b>4.5</b> |                     |
| SR               | Slew Rate <sup>(8)</sup>             | $A_V = +1$ , $V_O = 2 V_{PP}$<br>10% to 90%                           |                    | 0.9                |                   | V/µs                |
| GBW              | Gain Bandwidth                       |                                                                       |                    | 2.5                |                   | MHz                 |
| THD+N            | Total Harmonic Distortion + Noise    | $f = 1 \text{ kHz}, A_V = 1, RL = 10 \text{ k}Ω$                      |                    | 0.02               |                   | %                   |
| e <sub>n</sub>   | Input Referred Voltage Noise Density | f = 1 kHz                                                             |                    | 9                  |                   | nV/√ <del>Hz</del>  |
| i <sub>n</sub>   | Input Referred Current Noise Density | f = 100 kHz                                                           |                    | 1                  |                   | fA/√Hz              |

The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. The short circuit test is a momentary test.

The number specified is the slower of positive and negative slew rates.



## 5V Electrical Characteristics (1)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L > 10 \text{ k}\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                   | Parameter                              | Test Conditions                                                                              | Min <sup>(2)</sup>  | Typ <sup>(3)</sup> | Max <sup>(2)</sup>   | Units               |  |  |  |
|-------------------|----------------------------------------|----------------------------------------------------------------------------------------------|---------------------|--------------------|----------------------|---------------------|--|--|--|
| V <sub>OS</sub>   | Input Offset Voltage                   | LMP7701                                                                                      |                     | ±37                | ±200<br>± <b>500</b> | μV                  |  |  |  |
|                   |                                        | LMP7702/LMP7704                                                                              |                     | ±32                | ±220<br><b>±520</b>  | μν                  |  |  |  |
| TCV <sub>OS</sub> | Input Offset Voltage Temperature Drift | (4)                                                                                          |                     | ±1                 | ±5                   | μV/°C               |  |  |  |
| I <sub>B</sub>    | Input Bias Current                     | (4) (5)<br>-40°C ≤ T <sub>A</sub> ≤ 85°C                                                     |                     | ±0.2               | ±1<br><b>±50</b>     | n ^                 |  |  |  |
|                   |                                        | (4) (5)<br>-40°C ≤ T <sub>A</sub> ≤ 125°C                                                    |                     | ±0.2               | ±1<br><b>±400</b>    | рA                  |  |  |  |
| los               | Input Offset Current                   |                                                                                              |                     | 40                 |                      | fA                  |  |  |  |
| CMRR              | Common Mode Rejection Ratio            | 0V ≤ V <sub>CM</sub> ≤ 5V<br>LMP7701                                                         | 88<br><b>83</b>     | 130                |                      | 40                  |  |  |  |
|                   |                                        | 0V ≤ V <sub>CM</sub> ≤ 5V<br>LMP7702/LMP7704                                                 | 86<br><b>81</b>     | 130                |                      | dB                  |  |  |  |
| PSRR              | Power Supply Rejection Ratio           | $2.7V \le V^+ \le 12V, V_0 = V^+/2$                                                          | 86<br><b>82</b>     | 100                |                      | dB                  |  |  |  |
| CMVR              | Common Mode Voltage Range              | CMRR ≥ 80 dB<br>CMRR ≥ 78 dB                                                                 | -0.2<br><b>-0.2</b> |                    | 5.2<br><b>5.2</b>    | V                   |  |  |  |
| A <sub>VOL</sub>  | Open Loop Voltage Gain                 | $R_L = 2 k\Omega \text{ (LMP7701)}$<br>$V_O = 0.3V \text{ to } 4.7V$                         | 100<br><b>96</b>    | 119                |                      |                     |  |  |  |
|                   |                                        | $R_L = 2 \text{ k}\Omega \text{ (LMP7702/LMP7704)}$<br>$V_O = 0.3 \text{V to } 4.7 \text{V}$ | 100<br><b>94</b>    | 119                |                      | dB                  |  |  |  |
|                   |                                        | $R_L = 10 \text{ k}\Omega$<br>$V_O = 0.2 \text{V to } 4.8 \text{V}$                          | 100<br><b>96</b>    | 130                |                      |                     |  |  |  |
| V <sub>OUT</sub>  | Output Voltage Swing High              | $R_L = 2 k\Omega \text{ to V}^+/2$<br>LMP7701                                                |                     | 60                 | 110<br><b>130</b>    |                     |  |  |  |
|                   |                                        | $R_L = 2 k\Omega \text{ to V}^+/2$<br>LMP7702/LMP7704                                        |                     | 60                 | 120<br><b>200</b>    | mV                  |  |  |  |
|                   |                                        | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$ LMP7701                                          |                     | 40                 | 50<br><b>70</b>      | from V <sup>+</sup> |  |  |  |
|                   |                                        | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$<br>LMP7702/LMP7704                               |                     | 40                 | 60<br><b>120</b>     |                     |  |  |  |
|                   | Output Voltage Swing Low               | $R_L = 2 k\Omega$ to V <sup>+</sup> /2<br>LMP7701                                            |                     | 50                 | 80<br><b>90</b>      |                     |  |  |  |
|                   |                                        | $R_L = 2 \text{ k}\Omega \text{ to V}^+/2$<br>LMP7702/LMP7704                                |                     | 50                 | 120<br><b>190</b>    | m\/                 |  |  |  |
|                   |                                        | $R_L$ = 10 kΩ to V <sup>+</sup> /2<br>LMP7701                                                |                     | 30                 | 40<br><b>50</b>      | mV                  |  |  |  |
|                   |                                        | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$<br>LMP7702/LMP7704                               |                     | 30                 | 50<br><b>100</b>     |                     |  |  |  |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

<sup>(4)</sup> This parameter is specified by design and/or characterization and is not tested in production.

<sup>(5)</sup> Positive current corresponds to current flowing into the device.



## 5V Electrical Characteristics (1) (continued)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2$ , and  $R_L > 10$  k $\Omega$  to  $V^+/2$ . **Boldface** limits apply at the temperature extremes.

|                  | Parameter                            | Test Conditions                                                       | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units  |
|------------------|--------------------------------------|-----------------------------------------------------------------------|--------------------|--------------------|--------------------|--------|
| I <sub>OUT</sub> | Output Current (6) (7)               | Sourcing $V_O = V^+/2$<br>$V_{IN} = 100 \text{ mV (LMP7701)}$         | 40<br><b>28</b>    | 66                 |                    |        |
|                  |                                      | Sourcing $V_0 = V^+/2$<br>$V_{IN} = 100 \text{ mV (LMP7702/LMP7704)}$ | 38<br><b>25</b>    | 66                 |                    | A      |
|                  |                                      | Sinking $V_O = V^+/2$<br>$V_{IN} = -100 \text{ mV (LMP7701)}$         | 40<br><b>28</b>    | 76                 |                    | mA mA  |
|                  |                                      | Sinking $V_O = V^+/2$<br>$V_{IN} = -100 \text{ mV (LMP7702/LMP7704)}$ | 40<br><b>23</b>    | 76                 |                    |        |
| I <sub>S</sub>   | Supply Current                       | LMP7701                                                               |                    | 0.715              | 1.0<br><b>1.2</b>  |        |
|                  |                                      | LMP7702                                                               |                    | 1.5                | 1.9<br><b>2.2</b>  | mA     |
|                  |                                      | LMP7704                                                               |                    | 2.9                | 3.7<br><b>4.6</b>  |        |
| SR               | Slew Rate <sup>(8)</sup>             | A <sub>V</sub> = +1, V <sub>O</sub> = 4 V <sub>PP</sub><br>10% to 90% |                    | 1.0                |                    | V/µs   |
| GBW              | Gain Bandwidth                       |                                                                       |                    | 2.5                |                    | MHz    |
| THD+N            | Total Harmonic Distortion + Noise    | $f = 1 \text{ kHz}, A_V = 1, R_L = 10 \text{ k}Ω$                     |                    | 0.02               |                    | %      |
| e <sub>n</sub>   | Input Referred Voltage Noise Density | f = 1 kHz                                                             |                    | 9                  |                    | nV/√Hz |
| in               | Input Referred Current Noise Density | f = 100 kHz                                                           |                    | 1                  |                    | fA/√Hz |

The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)}, T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. The short circuit test is a momentary test.

## ±5V Electrical Characteristics (1)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ , and  $R_L > 10$  k $\Omega$  to 0V. **Boldface** limits apply at the temperature extremes.

|                   | Parameter                              | Min <sup>(2)</sup>                            | Typ <sup>(3)</sup> | Max (2) | Units               |       |
|-------------------|----------------------------------------|-----------------------------------------------|--------------------|---------|---------------------|-------|
| V <sub>OS</sub>   | Input Offset Voltage                   | LMP7701                                       |                    | ±37     | ±200<br><b>±500</b> | /     |
|                   |                                        | LMP7702/LMP7704                               |                    | ±37     | ±220<br><b>±520</b> | μV    |
| TCV <sub>OS</sub> | Input Offset Voltage Temperature Drift | (4)                                           |                    | ±1      | ±5                  | μV/°C |
| I <sub>B</sub>    | Input Bias Current                     | (4) (5)<br>-40°C ≤ T <sub>A</sub> ≤ 85°C      |                    | ±0.2    | 1<br><b>±50</b>     | 4     |
|                   |                                        | (4) (5)<br>-40°C ≤ T <sub>A</sub> ≤ 125°C     |                    | ±0.2    | 1<br><b>±400</b>    | рA    |
| Ios               | Input Offset Current                   |                                               |                    | 40      |                     | fA    |
| CMRR              | Common Mode Rejection Ratio            | -5V ≤ V <sub>CM</sub> ≤ 5V<br>LMP7701         | 92<br><b>88</b>    | 138     |                     | ٩D    |
|                   |                                        | -5V ≤ V <sub>CM</sub> ≤ 5V<br>LMP7702/LMP7704 | 90<br><b>86</b>    | 138     |                     | dB    |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_{J} > T_{A}$ .

The number specified is the slower of positive and negative slew rates.

Limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlations using the Statistical Quality Control (SQC) method.

Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped

This parameter is specified by design and/or characterization and is not tested in production.

Positive current corresponds to current flowing into the device. (5)



## ±5V Electrical Characteristics (1) (continued)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ , and  $R_L > 10 \text{ k}\Omega$  to 0V. Boldface limits apply at the temperature extremes.

|                  | Parameter                            | Test Conditions                                                                              | Min <sup>(2)</sup>   | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units               |
|------------------|--------------------------------------|----------------------------------------------------------------------------------------------|----------------------|--------------------|--------------------|---------------------|
| PSRR             | Power Supply Rejection Ratio         | $2.7V \le V^+ \le 12V, V_O = 0V$                                                             | 86<br><b>82</b>      | 98                 |                    | dB                  |
| CMVR             | Common Mode Voltage Range            | CMRR ≥ 80 dB<br>CMRR ≥ 78 dB                                                                 | -5.2<br>- <b>5.2</b> |                    | 5.2<br><b>5.2</b>  | V                   |
| A <sub>VOL</sub> | Open Loop Voltage Gain               | $R_L = 2 k\Omega \text{ (LMP7701)}$<br>$V_O = -4.7V \text{ to } 4.7V$                        | 100<br><b>98</b>     | 121                |                    |                     |
|                  |                                      | $R_L$ = 2 k $\Omega$ (LMP7702/LMP7704)<br>V <sub>O</sub> = -4.7V to 4.7V                     | 100<br><b>94</b>     | 121                |                    | dB                  |
|                  |                                      | $R_L = 10 \text{ k}\Omega \text{ (LMP7701)}$<br>$V_O = -4.8V \text{ to } 4.8V$               | 100<br><b>98</b>     | 134                |                    | ив                  |
|                  |                                      | $R_L = 10 \text{ k}\Omega \text{ (LMP7702/LMP7704)}$ $V_O = -4.8 \text{V}$ to $4.8 \text{V}$ | 100<br><b>97</b>     | 134                |                    |                     |
| V <sub>OUT</sub> | Output Voltage Swing High            | $R_L = 2 k\Omega$ to 0V LMP7701                                                              |                      | 90                 | 150<br><b>170</b>  |                     |
|                  |                                      | $R_L$ = 2 k $\Omega$ to 0V LMP7702/LMP7704                                                   |                      | 90                 | 180<br><b>290</b>  | mV                  |
|                  |                                      | $R_L$ = 10 k $\Omega$ to 0V LMP7701                                                          |                      | 40                 | 80<br><b>100</b>   | from V <sup>+</sup> |
|                  |                                      | $R_L$ = 10 k $\Omega$ to 0V LMP7702/LMP7704                                                  |                      | 40                 | 80<br><b>150</b>   |                     |
|                  | Output Voltage Swing Low             | $R_L = 2 k\Omega$ to 0V LMP7701                                                              |                      | 90                 | 130<br><b>150</b>  |                     |
|                  |                                      | $R_L$ = 2 k $\Omega$ to 0V LMP7702/LMP7704                                                   |                      | 90                 | 180<br><b>290</b>  | mV                  |
|                  |                                      | $R_L = 10 \text{ k}\Omega \text{ to 0V}$ LMP7701                                             |                      | 40                 | 50<br><b>60</b>    | from V              |
|                  |                                      | $R_L = 10 \text{ k}\Omega \text{ to 0V}$ LMP7702/LMP7704                                     |                      | 40                 | 60<br><b>110</b>   |                     |
| I <sub>OUT</sub> | Output Current (6) (7)               | Sourcing $V_O = 0V$<br>$V_{IN} = 100 \text{ mV (LMP7701)}$                                   | 50<br><b>35</b>      | 86                 |                    |                     |
|                  |                                      | Sourcing $V_O = 0V$<br>$V_{IN} = 100 \text{ mV} \text{ (LMP7702/LMP7704)}$                   | 48<br><b>33</b>      | 86                 |                    | mA                  |
|                  |                                      | Sinking $V_O = 0V$<br>$V_{IN} = -100 \text{ mV}$                                             | 50<br><b>35</b>      | 84                 |                    |                     |
| I <sub>S</sub>   | Supply Current                       | LMP7701                                                                                      |                      | 0.790              | 1.1<br><b>1.3</b>  |                     |
|                  |                                      | LMP7702                                                                                      |                      | 1.7                | 2.1<br><b>2.5</b>  | mA                  |
|                  |                                      | LMP7704                                                                                      |                      | 3.2                | 4.2<br><b>5.0</b>  |                     |
| SR               | Slew Rate (8)                        | $A_V = +1$ , $V_O = 9 V_{PP}$<br>10% to 90%                                                  |                      | 1.1                |                    | V/µs                |
| GBW              | Gain Bandwidth                       |                                                                                              |                      | 2.5                |                    | MHz                 |
| THD+N            | Total Harmonic Distortion + Noise    | $f = 1 \text{ kHz}, A_V = 1, R_L = 10 \text{ k}\Omega$                                       |                      | 0.02               |                    | %                   |
| e <sub>n</sub>   | Input Referred Voltage Noise Density | f = 1 kHz                                                                                    |                      | 9                  |                    | nV/√Hz              |
| i <sub>n</sub>   | Input Referred Current Noise Density | f = 100 kHz                                                                                  |                      | 1                  |                    | fA/√Hz              |

The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board. The short circuit test is a momentary test.

The number specified is the slower of positive and negative slew rates.



#### **CONNECTION DIAGRAMS**



Figure 2. 5-Pin SOT-23 (LMP7701) Top View



Figure 4. 8-Pin SOIC/VSSOP (LMP7702) Top View



Figure 3. 8-Pin SOIC (LMP7701)
Top View



Figure 5. 14-Pin SOIC/TSSOP (LMP7704) Top View



## **Typical Performance Characteristics**

Unless otherwise noted:  $T_A$  = 25°C,  $V_{CM}$  =  $V_S/2$ ,  $R_L$  > 10 k $\Omega$ .















Unless otherwise noted:  $T_A$  = 25°C,  $V_{CM}$  =  $V_S/2$ ,  $R_L$  > 10 k $\Omega$ .







iguic 14.



**CMRR** vs. Frequency 0 -20 -40 -60 CMRR (dB) -80 -100 -120 -140 10 10k 100k 1M FREQUENCY (Hz)

Figure 13.



Figure 15.



Figure 17.



Unless otherwise noted:  $T_A$  = 25°C,  $V_{CM}$  =  $V_S/2$ ,  $R_L$  > 10 k $\Omega$ .



Figure 18.







Figure 19.



Figure 21.





Unless otherwise noted:  $T_A = 25^{\circ}C$ ,  $V_{CM} = V_S/2$ ,  $R_L > 10~k\Omega$ .



Figure 24.





Figure 28.

Supply Current vs. Supply Voltage (Per Channel)



Sourcing Current vs. Supply Voltage



Slew Rate vs. Supply Voltage



180

135

10M 100M

**Open Loop Frequency Response** 

= 20 pF, 50 pF, 100 pf

 $V_S = 3V, 5V, 10V$ 



## **Typical Performance Characteristics (continued)**

Unless otherwise noted:  $T_A$  = 25°C,  $V_{CM}$  =  $V_S/2$ ,  $R_L$  > 10 k $\Omega$ .



Figure 30.



Figure 32.



GAIN (dB) -20 -40 = 100 p-60

100

80

60

40

20

100

Figure 31.

100k

FREQUENCY (Hz)



Figure 33.



Figure 35.



Unless otherwise noted:  $T_A = 25^{\circ}C$ ,  $V_{CM} = V_S/2$ ,  $R_L > 10~k\Omega$ .



Figure 36.





Figure 38.

#### Output Swing High vs. Supply Voltage



### Open Loop Gain vs. Output Voltage Swing



#### Output Swing Low vs. Supply Voltage



Figure 39.

### **Output Swing Low vs. Supply Voltage**



Figure 41.



Unless otherwise noted:  $T_A$  = 25°C,  $V_{CM}$  =  $V_S/2$ ,  $R_L$  > 10 k $\Omega$ .





### Crosstalk Rejection Ratio vs. Frequency (LMP7702/LMP7704)



Figure 44.



#### **APPLICATION INFORMATION**

#### LMP7701/LMP7702/LMP7704

The LMP7701/LMP7702/LMP7704 are single, dual, and quad low offset voltage, rail-to-rail input and output precision amplifiers each with a CMOS input stage and wide supply voltage range of 2.7V to 12V. The LMP7701/LMP7702/LMP7704 have a very low input bias current of only ±200 fA at room temperature.

The wide supply voltage range of 2.7V to 12V over the extensive temperature range of −40°C to 125°C makes the LMP7701/LMP7702/LMP7704 excellent choices for low voltage precision applications with extensive temperature requirements.

The LMP7701/LMP7702/LMP7704 have only  $\pm 37~\mu V$  of typical input referred offset voltage and this offset is specified to be less than  $\pm 500~\mu V$  for the single and  $\pm 520~\mu V$  for the dual and quad, over temperature. This minimal offset voltage allows more accurate signal detection and amplification in precision applications.

The low input bias current of only  $\pm 200$  fA along with the low input referred voltage noise of 9 nV/ $\sqrt{\text{Hz}}$  gives the LMP7701/LMP7702/LMP7704 superiority for use in sensor applications. Lower levels of noise from the LMP7701/LMP7702/LMP7704 mean of better signal fidelity and a higher signal-to-noise ratio.

Texas Instruments is heavily committed to precision amplifiers and the market segment they serve. Technical support and extensive characterization data is available for sensitive applications or applications with a constrained error budget.

The LMP7701 is offered in the space saving 5-Pin SOT-23 and 8-Pin SOIC package. The LMP7702 comes in the 8-Pin SOIC and 8-Pin VSSOP package. The LMP7704 is offered in the 14-Pin SOIC and 14-Pin TSSOP package. These small packages are ideal solutions for area constrained PC boards and portable electronics.

#### **CAPACITIVE LOAD**

The LMP7701/LMP7702/LMP7704 can each be connected as a non-inverting unity gain follower. This configuration is the most sensitive to capacitive loading.

The combination of a capacitive load placed on the output of an amplifier along with the amplifier's output impedance creates a phase lag which in turn reduces the phase margin of the amplifier. If the phase margin is significantly reduced, the response will be either underdamped or it will oscillate.

In order to drive heavier capacitive loads, an isolation resistor,  $R_{\rm ISO}$ , in Figure 45 should be used. By using this isolation resistor, the capacitive load is isolated from the amplifier's output, and hence, the pole caused by  $C_L$  is no longer in the feedback loop. The larger the value of  $R_{\rm ISO}$ , the more stable the output voltage will be. If values of  $R_{\rm ISO}$  are sufficiently large, the feedback loop will be stable, independent of the value of  $C_L$ . However, larger values of  $R_{\rm ISO}$  result in reduced output swing and reduced output current drive.



Figure 45. Isolating Capacitive Load

#### **INPUT CAPACITANCE**

CMOS input stages inherently have low input bias current and higher input referred voltage noise. The LMP7701/LMP7702/LMP7704 enhance this performance by having the low input bias current of only  $\pm 200$  fA, as well as, a very low input referred voltage noise of 9 nV/ $\sqrt{\text{Hz}}$ . In order to achieve this a larger input stage has been used. This larger input stage increases the input capacitance of the LMP7701/LMP7702/ LMP7704. The typical value of this input capacitance,  $C_{\text{IN}}$ , for the LMP7701/LMP7702/LMP7704 is 25 pF. The input capacitance will interact with other impedances such as gain and feedback resistors, which are seen on the inputs of the



amplifier, to form a pole. This pole will have little or no effect on the output of the amplifier at low frequencies and DC conditions, but will play a bigger role as the frequency increases. At higher frequencies, the presence of this pole will decrease phase margin and will also cause gain peaking. In order to compensate for the input capacitance, care must be taken in choosing the feedback resistors. In addition to being selective in picking values for the feedback resistor, a capacitor can be added to the feedback path to increase stability.

The DC gain of the circuit shown in Figure 46 is simply  $-R_2/R_1$ .



Figure 46. Compensating for Input Capacitance

For the time being, ignore C<sub>F</sub>. The AC gain of the circuit in Figure 46 can be calculated as follows:

$$\frac{V_{OUT}}{V_{IN}}(s) = \frac{-R_2/R_1}{\left[1 + \frac{s}{\left(\frac{A_0}{R_1}R_1}\right)} + \frac{s^2}{\left(\frac{A_0}{C_{IN}R_2}\right)}\right]}$$

This equation is rearranged to find the location of the two poles:

$$P_{1,2} = \frac{-1}{2C_{IN}} \left[ \frac{1}{R_1} + \frac{1}{R_2} \pm \sqrt{\left(\frac{1}{R_1} + \frac{1}{R_2}\right)^2 - \frac{4A_0C_{IN}}{R_2}} \right]$$
(1)

As shown in Equation 1, as values of  $R_1$  and  $R_2$  are increased, the magnitude of the poles is reduced, which in turn decreases the bandwidth of the amplifier. Whenever possible, it is best to choose smaller feedback resistors. Figure 47 shows the effect of the feedback resistor on the bandwidth of the LMP7701/LMP7702/LMP7704.



Figure 47. Closed Loop Gain vs. Frequency



Equation 1 has two poles. In most cases, it is the presence of pairs of poles that causes gain peaking. In order to eliminate this effect, the poles should be placed in Butterworth position, since poles in Butterworth position do not cause gain peaking. To achieve a Butterworth pair, the quantity under the square root in Equation 1 should be set to equal -1. Using this fact and the relation between  $R_1$  and  $R_2$ ,  $R_2 = -A_V R_1$ , the optimum value for  $R_1$  can be found. This is shown in Equation 2. If  $R_1$  is chosen to be larger than this optimum value, gain peaking will occur.

$$R_1 < \frac{(1 - A_V)^2}{2A_0A_VC_{IN}} \tag{2}$$

In Figure 46, C<sub>F</sub> is added to compensate for input capacitance and to increase stability. Additionally, C<sub>F</sub> reduces or eliminates the gain peaking that can be caused by having a larger feedback resistor. Figure 48 shows how C<sub>F</sub> reduces gain peaking.



Figure 48. Closed Loop Gain vs. Frequency with Compensation

#### **DIODES BETWEEN THE INPUTS**

The LMP7701/LMP7702/LMP7704 have a set of anti-parallel diodes between the input pins, as shown in Figure 49. These diodes are present to protect the input stage of the amplifier. At the same time, they limit the amount of differential input voltage that is allowed on the input pins. A differential signal larger than one diode voltage drop might damage the diodes. The differential signal between the inputs needs to be limited to  $\pm 300$  mV or the input current needs to be limited to  $\pm 10$  mA.



Figure 49. Input of LMP7701



#### PRECISION CURRENT SOURCE

The LMP7701/LMP7702/LMP7704 can each be used as a precision current source in many different applications. Figure 50 shows a typical precision current source. This circuit implements a precision voltage controlled current source. Amplifier A1 is a differential amplifier that uses the voltage drop across  $R_S$  as the feedback signal. Amplifier A2 is a buffer that eliminates the error current from the load side of the  $R_S$  resistor that would flow in the feedback resistor if it were connected to the load side of the  $R_S$  resistor. In general, the circuit is stable as long as the closed loop bandwidth of amplifier A2 is greater then the closed loop bandwidth of amplifier A1. Note that if A1 and A2 are the same type of amplifiers, then the feedback around A1 will reduce its bandwidth compared to A2.



Figure 50. Precision Current Source

The equation for output current can be derived as follows:

$$\frac{V_2R}{R+R} + \frac{(V_0 - IR_S)R}{R+R} = \frac{V_1R}{R+R} + \frac{V_0R}{R+R}$$

Solving for the current I results in the following equation:

$$I = \frac{V_2 - V_1}{R_S}$$

### **LOW INPUT VOLTAGE NOISE**

The LMP7701/LMP7702/LMP7704 have the very low input voltage noise of 9 nV/ $\sqrt{\text{Hz}}$ . This input voltage noise can be further reduced by placing N amplifiers in parallel as shown in Figure 51. The total voltage noise on the output of this circuit is divided by the square root of the number of amplifiers used in this parallel combination. This is because each individual amplifier acts as an independent noise source, and the average noise of independent sources is the quadrature sum of the independent sources divided by the number of sources. For N identical amplifiers, this means:

REDUCED INPUT VOLTAGE NOISE = 
$$\frac{1}{N}\sqrt{e_{n1}^2+e_{n2}^2+\cdots+e_{nN}^2}$$
  
=  $\frac{1}{N}\sqrt{Ne_n^2}$  =  $\frac{\sqrt{N}}{N}$  e<sub>n</sub>  
=  $\frac{1}{\sqrt{N}}$  e<sub>n</sub>

Figure 51 shows a schematic of this input voltage noise reduction circuit. Typical resistor values are:

$$R_G = 10\Omega$$
,  $R_F = 1 k\Omega$ , and  $R_O = 1 k\Omega$ .





Figure 51. Noise Reduction Circuit

### **TOTAL NOISE CONTRIBUTION**

The LMP7701/LMP7702/LMP7704 have very low input bias current, very low input current noise, and very low input voltage noise. As a result, these amplifiers are ideal choices for circuits with high impedance sensor applications.

Figure 52 shows the typical input noise of the LMP7701/LMP7702/LMP7704 as a function of source resistance where:

en denotes the input referred voltage noise

e<sub>i</sub> is the voltage drop across source resistance due to input referred current noise or e<sub>i</sub> = R<sub>S</sub> \* i<sub>n</sub>

et shows the thermal noise of the source resistance

eni shows the total noise on the input.

Where:

$$e_{ni} = \sqrt{e_n^2 + e_i^2 + e_t^2}$$

The input current noise of the LMP7701/LMP7702/LMP7704 is so low that it will not become the dominant factor in the total noise unless source resistance exceeds 300 M $\Omega$ , which is an unrealistically high value.

As is evident in Figure 52, at lower  $R_S$  values, total noise is dominated by the amplifier's input voltage noise. Once  $R_S$  is larger than a few kilo-Ohms, then the dominant noise factor becomes the thermal noise of  $R_S$ . As mentioned before, the current noise will not be the dominant noise factor for any practical application.





Figure 52. Total Input Noise

#### HIGH IMPEDANCE SENSOR INTERFACE

Many sensors have high source impedances that may range up to 10 M $\Omega$ . The output signal of sensors often needs to be amplified or otherwise conditioned by means of an amplifier. The input bias current of this amplifier can load the sensor's output and cause a voltage drop across the source resistance as shown in Figure 53, where  $V_{IN}^+ = V_S - I_{BIAS}^* R_S$ 

The last term,  $I_{BIAS}^*R_S$ , shows the voltage drop across  $R_S$ . To prevent errors introduced to the system due to this voltage, an op amp with very low input bias current must be used with high impedance sensors. This is to keep the error contribution by  $I_{BIAS}^*R_S$  less than the input voltage noise of the amplifier, so that it will not become the dominant noise factor.



Figure 53. Noise Due to IBIAS

pH electrodes are very high impedance sensors. As their name indicates, they are used to measure the pH of a solution. They usually do this by generating an output voltage which is proportional to the pH of the solution. pH electrodes are calibrated so that they have zero output for a neutral solution, pH = 7, and positive and negative voltages for acidic or alkaline solutions. This means that the output of a pH electrode is bipolar and has to be level shifted to be used in a single supply system. The rate of change of this voltage is usually shown in mV/pH and is different for different pH sensors. Temperature is also an important factor in a pH electrode reading. The output voltage of the senor will change with temperature.

Figure 54 shows a typical output voltage spectrum of a pH electrode. Note that the exact values of output voltage will be different for different sensors. In this example, the pH electrode has an output voltage of 59.15 mV/pH at 25°C.



Figure 54. Output Voltage of a pH Electrode

The temperature dependence of a typical pH electrode is shown in Figure 55. As is evident, the output voltage changes with changes in temperature.



Figure 55. Temperature Dependence of a pH Electrode

The schematic shown in Figure 56 is a typical circuit which can be used for pH measurement. The LM35 is a precision integrated circuit temperature sensor. This sensor is differentiated from similar products because it has an output voltage linearly proportional to Celcius measurement, without the need to convert the temperature to Kelvin. The LM35 is used to measure the temperature of the solution and feeds this reading to the Analog to Digital Converter, ADC. This information is used by the ADC to calculate the temperature effects on the pH readings. The LM35 needs to have a resistor,  $R_T$  in Figure 56, to  $-V^+$  in order to be able to read temperatures below 0°C.  $R_T$  is not needed if temperatures are not expected to go below zero.

The output of pH electrodes is usually large enough that it does not require much amplification; however, due to the very high impedance, the output of a pH electrode needs to be buffered before it can go to an ADC. Since most ADCs are operated on single supply, the output of the pH electrode also needs to be level shifted. Amplifier A1 buffers the output of the pH electrode with a moderate gain of +2, while A2 provides the level shifting.  $V_{OUT}$  at the output of A2 is given by:  $V_{OUT} = -2V_{DH} + 1.024V$ .

The LM4140A is a precision, low noise, voltage reference used to provide the level shift needed. The ADC used in this application is the ADC12032 which is a 12-bit, 2 channel converter with multiplexers on the inputs and a serial output. The 12-bit ADC enables users to measure pH with an accuracy of 0.003 of a pH unit. Adequate power supply bypassing and grounding is extremely important for ADCs. Recommended bypass capacitors are shown in Figure 56. It is common to share power supplies between different components in a circuit. To minimize the effects of power supply ripples caused by other components, the op amps need to have bypass capacitors on the supply pins. Using the same value capacitors as those used with the ADC are ideal. The combination of these three values of capacitors ensures that AC noise present on the power supply line is grounded and does not interfere with the amplifiers' signal.





Figure 56. pH Measurement Circuit

### SNOSAI9H - SEPTEMBER 2005 - REVISED MARCH 2013



## **REVISION HISTORY**

| Cł | nanges from Revision G (March 2013) to Revision H  | Pa | ge |
|----|----------------------------------------------------|----|----|
| •  | Changed layout of National Data Sheet to TI format |    | 23 |





1-Nov-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMP7701MA/NOPB   | ACTIVE | SOIC         | D       | 8    | 95   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | LMP77<br>01MA  | Samples |
| LMP7701MAX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | LMP77<br>01MA  | Samples |
| LMP7701MF        | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 125   | AC2A           |         |
| LMP7701MF/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AC2A           | Samples |
| LMP7701MFX       | NRND   | SOT-23       | DBV     | 5    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 125   | AC2A           |         |
| LMP7701MFX/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AC2A           | Samples |
| LMP7702MA/NOPB   | ACTIVE | SOIC         | D       | 8    | 95   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | LMP77<br>02MA  | Samples |
| LMP7702MAX/NOPB  | ACTIVE | SOIC         | D       | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | LMP77<br>02MA  | Samples |
| LMP7702MM        | NRND   | VSSOP        | DGK     | 8    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 125   | AA3A           |         |
| LMP7702MM/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | ААЗА           | Samples |
| LMP7702MMX/NOPB  | ACTIVE | VSSOP        | DGK     | 8    | 3500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AA3A           | Samples |
| LMP7704MA/NOPB   | ACTIVE | SOIC         | D       | 14   | 55   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | LMP7704<br>MA  | Samples |
| LMP7704MAX/NOPB  | ACTIVE | SOIC         | D       | 14   | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |              | LMP7704<br>MA  | Samples |
| LMP7704MT        | NRND   | TSSOP        | PW      | 14   | 94   | TBD                        | Call TI          | Call TI            | -40 to 125   | LMP77<br>04MT  |         |
| LMP7704MT/NOPB   | ACTIVE | TSSOP        | PW      | 14   | 94   | Pb-Free<br>(RoHS)          | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMP77<br>04MT  | Samples |
| LMP7704MTX/NOPB  | ACTIVE | TSSOP        | PW      | 14   | 2500 | Pb-Free<br>(RoHS)          | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMP77<br>04MT  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.



## PACKAGE OPTION ADDENDUM

1-Nov-2013

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 23-Sep-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All diffierisions are nominal | 1               |                    | _  | 1    |                          |                          |            |            |            |            |           |                  |
|-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMP7701MAX/NOPB               | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMP7701MF                     | SOT-23          | DBV                | 5  | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMP7701MF/NOPB                | SOT-23          | DBV                | 5  | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMP7701MFX                    | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMP7701MFX/NOPB               | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMP7702MAX/NOPB               | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMP7702MM                     | VSSOP           | DGK                | 8  | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP7702MM/NOPB                | VSSOP           | DGK                | 8  | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP7702MMX/NOPB               | VSSOP           | DGK                | 8  | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMP7704MAX/NOPB               | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.35       | 2.3        | 8.0        | 16.0      | Q1               |
| LMP7704MTX/NOPB               | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 23-Sep-2013



\*All dimensions are nominal

| all differentiations are normal |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMP7701MAX/NOPB                 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMP7701MF                       | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMP7701MF/NOPB                  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMP7701MFX                      | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMP7701MFX/NOPB                 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMP7702MAX/NOPB                 | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMP7702MM                       | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMP7702MM/NOPB                  | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMP7702MMX/NOPB                 | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |
| LMP7704MAX/NOPB                 | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 35.0        |
| LMP7704MTX/NOPB                 | TSSOP        | PW              | 14   | 2500 | 367.0       | 367.0      | 35.0        |

DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>