

# LMK03806 Ultra Low Jitter Clock Generator with 14 Programmable Outputs

Check for Samples: LMK03806

## **FEATURES**

- High Performance, Ultra Low Jitter Clock Generator
- Low Jitter
  - < 50 fs Jitter (1.875 MHz 20 MHz) at 312.5 MHz Output Frequency
  - < 150 fs Jitter (12 kHz 20 MHz) at 312.5 MHz Output Frequency
- Generates Multiple Clocks from a Low Cost Crystal or External Clock.
- 14 Outputs with Programmable Output Format (LVDS, LVPECL, CMOS)
- Up to 8 Unique Output Frequencies.
- Industrial Temperature Range: -40 to 85 °C
- Tunable VCO Frequency from 2.37 2.6 GHz
- Programmable Dividers to Generate Multiple

Clocks from a Low Cost Crystal.

• 3.15 V to 3.45 V Operation

### TARGET APPLICATIONS

- Ultra High Speed Serial Interfaces in SONET/SDH
- Multi-Gigabit Ethernet & Fiber Channel Line Cards
- Base Band Units (BBUs) for RAN applications
- GPON OLT/ONU, High Speed Serial Interface such as PCIe, XAUI, SATA, SAS
- Clocking ADC and DACs
- Clocking DSP, Microprocessors and FPGAs

# **DESCRIPTION**

The LMK03806 is a high performance, ultra low-jitter, multi-rate clock generator capable of synthesizing 8 different frequencies on 14 outputs at frequencies of up to 2.6 GHz. Each output clock is programmable in LVDS, LVPECL or LVCMOS format. The LMK03806 integrates a high performance integer-N PLL, low noise VCO, and programmable output dividers to generate multiple reference clocks for SONET, Ethernet, Fiber Channel, XAUI, Backplane, PCIe, SATA and Network Processors from a low cost crystal.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



# **Common Frequency Plans**

| Standard/Application    | Output Frequencies (MHz)                               | VCO Frequency | Recommended Crystal Value |
|-------------------------|--------------------------------------------------------|---------------|---------------------------|
| Infiniband              | 100, 200                                               |               |                           |
| SATA                    | 75, 150, 300, 600                                      | 2400 MHz      |                           |
| SAS                     | 37.5, 75, 120, 150                                     |               |                           |
| Fast Ethernet           | 25                                                     |               |                           |
| 1 GbE                   | 125                                                    |               | 00 MH                     |
| 10 GbE                  | 156.25, 312.5, 625                                     | 2500 MHz      | 20 MHz                    |
| XAUI                    | 78.125, 156.25, 312.5                                  |               |                           |
| Backplane               | 227.27                                                 |               |                           |
| 2G/4G/16G Fiber Channel | 106.25, 212.5                                          | 0550 MH-      |                           |
| 10G Fiber Channel       | 159.375                                                | 2550 MHz      |                           |
| 40/100 GbE              | 644.53125, 322.265625,<br>161.1328125                  | 2578.125 MHz  | 12.5 MHz                  |
| SONET                   | 19.44, 38.88, 77.76, 155.52,<br>311.04, 622.08         | 2488.32 MHz   | 19.44 MHz                 |
| A/D Clocking            | 30.72, 61.44, 122.88, 153.6,<br>245.76, 491.52, 983.04 | 2457.6 MHz    | 19.2 MHz or<br>12.288 MHz |

# **Achievable Frequencies**

By using the tunable range of the VCO followed by a programmable divider, the LMK03806 can achieve any of the frequencies in the table below  $\frac{1}{2}$ 

| Output Divider Value | Achieved Frequency (MHz)                    |
|----------------------|---------------------------------------------|
| 1                    | 2370 - 2600                                 |
| 2                    | 1185 - 1300                                 |
| 3                    | 790 - 866.7                                 |
| 4                    | 592.5 - 650                                 |
| 5                    | 474 - 520                                   |
| 6                    | 395.7 - 433                                 |
| 7                    | 338.6 - 371.4                               |
| 8                    | 296.25 - 325                                |
| 9                    | 263.3 - 288.9                               |
| 10                   | 237 - 260                                   |
| 11 to 1045           | Any frequency in the range of 2.27 - 236.36 |



# **Functional Block Diagrams**

# 10 Gigabit Ethernet Reference Clocks



#### **Fiber Channel Reference Clocks**



Copyright © 2011–2012, Texas Instruments Incorporated



#### **SONET/SDH Reference Clocks**



# **Detailed LMK03806 Block Diagram**

Figure 1 illustrates the complete LMK03806 block diagram.



Figure 1.



# **Connection Diagram**



Figure 2. WQFN 64-Pin Package Top Down View

### **PIN DESCRIPTIONS**

| Pin Number                       | Name(s)           | I/O | Туре           | Description                                             |
|----------------------------------|-------------------|-----|----------------|---------------------------------------------------------|
| 1, 2                             | CLKout0, CLKout0* | 0   | Programmable   | Clock output 0 (clock group 0).                         |
| 3, 4                             | CLKout1*, CLKout1 | 0   | Programmable   | Clock output 1 (clock group 0).                         |
| 5, 7, 8, 9, 25, 26,<br>28,29, 34 | NC                | =   | Do Not Connect | These pins must be left floating. Do NOT ground.        |
| 6                                | SYNC              | 1   | CMOS           | Clock synchronization input.                            |
| 10                               | Vcc1              | -   | PWR            | Power supply for VCO LDO.                               |
| 11                               | LDObyp1           | -   | ANLG           | LDO Bypass, bypassed to ground with 10 µF capacitor.    |
| 12                               | LDObyp2           | -   | ANLG           | LDO Bypass, bypassed to ground with a 0.1 μF capacitor. |
| 13, 14                           | CLKout2, CLKout2* | 0   | Programmable   | Clock output 2 (clock group 1).                         |
| 15, 16                           | CLKout3*, CLKout3 | 0   | Programmable   | Clock output 3 (clock group 1).                         |

Copyright © 2011–2012, Texas Instruments Incorporated



# **PIN DESCRIPTIONS (continued)**

| Pin Number | Name(s)                | 1/0 | Type         | Description                                                     |
|------------|------------------------|-----|--------------|-----------------------------------------------------------------|
|            | . ,                    | 1/0 | Type         | •                                                               |
| 17         | Vcc2                   | -   | PWR          | Power supply for clock group 1: CLKout2 and CLKout3.            |
| 18         | Vcc3                   | -   | PWR          | Power supply for clock group 2: CLKout4 and CLKout5.            |
| 19, 20     | CLKout4, CLKout4*      | 0   | Programmable | Clock output 4 (clock group 2).                                 |
| 21, 22     | CLKout5*, CLKout5      | 0   | Programmable | Clock output 5 (clock group 2).                                 |
| 23         | GND                    | -   | PWR          | Ground                                                          |
| 24         | Vcc4                   | -   | PWR          | Power supply for digital.                                       |
| 27         | Readback               | 0   | CMOS         | Pin that can be used to readback register information.          |
| 30         | Vcc5                   | -   | PWR          | Power supply for clock inputs.                                  |
| 31, 32     | OSCout1, OSCout1*      | 0   | LVPECL       | Buffered output 1 of OSCin port.                                |
| 33         | Ftest/LD               | 0   | Programmable | Multiplexed Lock Detect and Test output pin.                    |
| 35         | Vcc6                   | -   | PWR          | Power supply. No bypassing required on this pin.                |
|            |                        |     |              | Reference input to PLL. Reference input may be:                 |
| 36, 37     | OSCin, OSCin*          | I   | ANLG         | A Crystal for use with the internal crystal oscillator circuit. |
|            |                        |     |              | A XO, TCXO, or other external clock. Must be AC Coupled.        |
| 38         | Vcc7                   | -   | PWR          | Power supply for OSCin port.                                    |
| 39, 40     | OSCout0, OSCout0*      | 0   | Programmable | Buffered output 0 of OSCin port.                                |
| 41         | Vcc8                   | -   | PWR          | Power supply for PLL charge pump.                               |
| 42         | CPout                  | 0   | ANLG         | Charge pump output.                                             |
| 43         | Vcc9                   | -   | PWR          | Power supply for PLL.                                           |
| 44         | LEuWire                | I   | CMOS         | MICROWIRE Latch Enable Input.                                   |
| 45         | CLKuWire               | I   | CMOS         | MICROWIRE Clock Input.                                          |
| 46         | DATAuWire              | I   | CMOS         | MICROWIRE Data Input.                                           |
| 47         | Vcc10                  | -   | PWR          | Power supply for clock group 3: CLKout6 and CLKout7.            |
| 48, 49     | CLKout6, CLKout6*      | 0   | Programmable | Clock output 6 (clock group 3).                                 |
| 50, 51     | CLKout7*, CLKout7      | 0   | Programmable | Clock output 7 (clock group 3).                                 |
| 52         | Vcc11                  | -   | PWR          | Power supply for clock group 4: CLKout8 and CLKout9.            |
| 53, 54     | CLKout8, CLKout8*      | 0   | Programmable | Clock output 8 (clock group 4).                                 |
| 55, 56     | CLKout9*, CLKout9      | 0   | Programmable | Clock output 9 (clock group 4).                                 |
| 57         | Vcc12                  | -   | PWR          | Power supply for clock group 5: CLKout10 and CLKout11.          |
| 58, 59     | CLKout10,<br>CLKout10* | 0   | Programmable | Clock output 10 (clock group 5).                                |
| 60, 61     | CLKout11*,<br>CLKout11 | 0   | Programmable | Clock output 11 (clock group 5).                                |
| 62, 63     | GPout0, GPout1         | 0   | CMOS         | These pins can be programmed for general purpose output.        |
| 64         | Vcc13                  | -   | PWR          | Power supply for clock group 0: CLKout0 and CLKout1.            |
| DAP        | DAP                    | -   | GND          | DIE ATTACH PAD, connect to GND.                                 |





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **Absolute Maximum Ratings**(1)(2)(3)(4)

| Parameter                                 | Symbol           | Ratings                         | Units |
|-------------------------------------------|------------------|---------------------------------|-------|
| Supply Voltage (5)                        | V <sub>cc</sub>  | -0.3 to 3.6                     | V     |
| Input Voltage                             | V <sub>IN</sub>  | -0.3 to (V <sub>CC</sub> + 0.3) | V     |
| Storage Temperature Range                 | T <sub>STG</sub> | -65 to 150                      | °C    |
| Lead Temperature (solder 4 seconds)       | TL               | +260                            | °C    |
| Junction Temperature                      | TJ               | 150                             | °C    |
| Differential Input Current (OSCin/OSCin*) | I <sub>IN</sub>  | ± 5                             | mA    |
| Moisture Sensitivity Level                | MSL              | 3                               |       |

- (1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only to the test conditions listed.
- (2) This device is a high performance RF integrated circuit with an ESD rating up to 2 kV Human Body Model, up to 150 V Machine Model, and up to 750 V Charged Device Model and is ESD sensitive. Handling and assembly of this device should only be done at ESD-free workstations.
- (3) Stresses in excess of the absolute maximum ratings can cause permanent or latent damage to the device. These are absolute stress ratings only. Functional operation of the device is only implied at these or any other conditions in excess of those given in the operation sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.
- (4) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (5) Never to exceed 3.6 V.

# **Recommended Operating Conditions**

| Parameter               | Symbol          | Condition               | Min  | Typical | Max  | Unit |
|-------------------------|-----------------|-------------------------|------|---------|------|------|
| Ambient<br>Temperature  | T <sub>A</sub>  | V <sub>CC</sub> = 3.3 V | -40  | 25      | 85   | °C   |
| Junction<br>Temperature | TJ              | V <sub>CC</sub> = 3.3 V |      |         | 125  | °C   |
| Supply Voltage          | V <sub>CC</sub> |                         | 3.15 | 3.3     | 3.45 | V    |

# Electrical Characteristics(1)

 $(3.15 \text{ V} \le \text{V}_{CC} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{A} \le 85 \text{ °C}, \text{ Junction Temperature T}_{J} \le 125 \text{ °C}. \text{ Typical values represent most likely parametric norms at V}_{CC} = 3.3 \text{ V}, \text{T}_{A} = 25 \text{ °C}, \text{ at Recommended Operating Conditions at the time of product characterization and are not guaranteed.}$ 

| Symbol               | Parameter                              | Conditions                                                    | Min | Тур | Max | Units |
|----------------------|----------------------------------------|---------------------------------------------------------------|-----|-----|-----|-------|
|                      |                                        | Current Consumption                                           |     |     |     |       |
| I <sub>CC_PD</sub>   | Power Down Supply Current              | No DC path to ground on OSCout1/1*                            |     | 1   |     | mA    |
| I <sub>CC_CLKS</sub> | Supply Current with all clocks enabled | CLKoutX_Y_DIV = 16,<br>CLKoutX_TYPE = 1 (LVDS),<br>PLL locked |     | 445 |     | mA    |
|                      | External                               | Clock (OSCin) Specifications                                  |     |     |     |       |
| f <sub>OSCin</sub>   | PLL Reference Input                    |                                                               | 1   |     | 500 | MHz   |

- (1) In order to meet the jitter performance listed in the subsequent sections of this data sheet, the minimum recommended slew rate for all input clocks is 0.5 V/ns. This is especially true for single-ended clocks. Phase noise performance will begin to degrade as the clock input slew rate is reduced. However, the device will function at slew rates down to the minimum listed. When compared to single-ended clocks, differential clocks (LVDS, LVPECL) will be less susceptible to degradation in phase noise performance at lower slew rates due to their common mode noise rejection. However, it is also recommended to use the highest possible slew rate for differential clocks to achieve optimal phase noise performance at the device outputs.
- (2) If emitter resistors are placed on the OSCout1/1\* pins, there will be a DC current to ground which will cause powerdown Icc to increase.
- (3) Load conditions for output clocks: LVDS: 100 Ω differential. See applications section Current Consumption / Power Dissipation Calculations for Icc for specific part configuration and how to calculate Icc for a specific design.
- (4) F<sub>OSCin</sub> maximum frequency guaranteed by characterization. Production tested at 200 MHz.

  Copyright © 2011–2012, Texas Instruments Incorporated



 $(3.15 \text{ V} \le \text{V}_{\text{CC}} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C},$  Junction Temperature  $\text{T}_{\text{J}} \le 125 \text{ °C}.$  Typical values represent most likely parametric norms at  $\text{V}_{\text{CC}} = 3.3 \text{ V},$   $\text{T}_{\text{A}} = 25 \text{ °C},$  at Recommended Operating Conditions at the time of product characterization and are not guaranteed.

| Symbol                    | Parameter                                                     | Conditions                                                            | Min  | Тур                                                                                         | Max                        | Units |
|---------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------|----------------------------|-------|
| SLEW <sub>OSCin</sub>     | PLL Reference Clock minimum slew rate on OSCin <sup>(5)</sup> | 20% to 80%                                                            | 0.15 | 0.5                                                                                         |                            | V/ns  |
| V <sub>OSCin</sub>        | Input Voltage for OSCin or OSCin*                             | AC coupled; Single-ended (Unused pin AC coupled to GND)               | 0.2  |                                                                                             | 2.4                        | Vpp   |
| V <sub>ID</sub> OSCin     | Differential voltage swing                                    | AC                                                                    | 0.2  |                                                                                             | 1.55                       | V     |
| V <sub>SS</sub> OSCin     | Figure 4                                                      | AC coupled                                                            | 0.4  |                                                                                             | 3.1                        | Vpp   |
| V <sub>OSCin-offset</sub> | DC offset voltage between<br>OSCin/OSCin*<br>OSCinX* - OSCinX | Each pin AC coupled                                                   |      | 20                                                                                          |                            | mV    |
| f <sub>doubler_max</sub>  | Doubler input frequency (5)                                   | EN_PLL_REF_2X = 1;<br>OSCin Duty Cycle 40% to 60%                     |      |                                                                                             | 155                        | MHz   |
|                           | Crystal                                                       | Oscillator Mode Specifications                                        |      |                                                                                             |                            |       |
| f                         | Crystal Frequency Range                                       | $R_{ESR} \le 40 \Omega$<br>$C_L \le 20 pF$                            | 16   |                                                                                             | 20.5                       | MHz   |
| KTAL                      | (5)                                                           | $R_{ESR} \le 80 \Omega$<br>$C_L \le 22 pF$                            | 6    |                                                                                             | 16                         | MHz   |
| P <sub>XTAL</sub>         | Crystal Power Dissipation                                     | Vectron VXB1 crystal, 20.48 MHz,<br>$R_{ESR}$ ≤ 40 Ω<br>$C_L$ ≤ 20 pF |      | 120                                                                                         |                            | μW    |
| C <sub>IN</sub>           | Input Capacitance of the OSCin port                           | -40 to +85 °C                                                         |      | 6                                                                                           |                            | pF    |
|                           | ı                                                             | RMS Jitter Performance                                                |      |                                                                                             |                            |       |
|                           | Integration Bandwidth                                         | 156.25 MHz, LVDS/LVPECL                                               |      | 81                                                                                          |                            |       |
|                           | 10 kHz to 1 MHz                                               | 312.5 MHz, LVDS/LVPECL                                                |      | 85                                                                                          |                            |       |
|                           |                                                               | 100 MHz, LVDS                                                         |      | 139                                                                                         | 2.4<br>1.55<br>3.1<br>155  |       |
|                           |                                                               | 100 MHz, LVPECL                                                       |      | .2                                                                                          |                            |       |
|                           |                                                               | 106.25 MHz, LVDS                                                      |      | 145                                                                                         |                            |       |
|                           |                                                               | 106.25 MHz, LVPECL                                                    |      | 2.4 2.1.55 3.1 20 155 20.5 16 120 6 81 85 139 117 145 126 111 100 108 95 141 78 60 70 57 57 |                            |       |
|                           | Integration Bandwidth 12 kHz to 20 MHz                        | 156.25 MHz, LVDS                                                      |      |                                                                                             |                            |       |
| XO Mode                   | 12 14 12 16 26 111 12                                         | 156.25 MHz, LVPECL                                                    |      |                                                                                             |                            |       |
| (7)                       |                                                               | 312.5 MHz, LVDS                                                       |      | 108                                                                                         | 1.55<br>3.1<br>155<br>20.5 | fs    |
| (8)                       |                                                               | 312.5 MHz, LVPECL                                                     |      | 95                                                                                          |                            |       |
|                           |                                                               | 622.08 MHz, LVDS/LVPECL                                               |      | 141                                                                                         |                            |       |
|                           | Integration Bandwidth                                         | 106.25 MHz, LVDS                                                      |      | 78                                                                                          |                            |       |
|                           | nogration bandwin                                             |                                                                       |      |                                                                                             |                            |       |
|                           |                                                               | 156.25 MHz, LVDS                                                      |      | 70                                                                                          |                            |       |
|                           | Integration Bandwidth                                         | 156.25 MHz, LVPECL                                                    |      | 57                                                                                          |                            |       |
|                           | 1.875 MHz to 20 MHz                                           | 312.5 MHz, LVDS                                                       |      | 57                                                                                          |                            |       |
|                           |                                                               | 312.5 MHz, LVPECL                                                     |      | 16  120  6  81  85  139  117  145  126  111  100  108  95  141  78  60  70  57  57          |                            |       |

- (5) Guaranteed by characterization.
- (6) Jitter and phase noise data for 100 MHz, 156.25, and 312.5 MHz collected using a Wenzel crystal oscillator, part number 501–04623G. Loop filter values are C1 = 39 pF, C2 = 3.3 nF, R2 = 680 Ω, C3 = 10 pF, R3 = 200 Ω, C4 = 10 pF, R4 = 200 Ω. Charge pump current = 3.2 mA. LVPECL emitter resistors, R<sub>e</sub> = 240 Ω. Reference doubler disabled. VCO frequency = 2500 MHz using a phase detector frequency = 100 MHz the loop bandwidth = 80 kHz and phase margin = 60°.
- (7) Jitter and phase noise data for 106.25 MHz collected using a Wenzel crystal oscillator, part number 501–04623G. Loop filter values are C1 = 39pF, C2 = 3.3 nF, R2 = 820 $\Omega$ , C3 = 10 pF, R3 = 200  $\Omega$ , C4 = 10 pF, R4 = 200  $\Omega$ . Charge pump current = 3.2 mA. LVPECL emitter resistors,  $R_e = 240 \Omega$ . Reference doubler disabled. VCO frequency = 2550 MHz using a phase detector frequency = 10 MHz the loop bandwidth = 80 kHz and phase margin = 60°.
- (8) Jitter and phase noise data for 622.08 MHz collected using a Crystec oscillator, part number CVHD-950. Loop filter values are C1 = 39 pF, C2 = 3.3 nF, R2 = 680 Ω, C3 = 10 pF, R3 = 200 Ω, C4 = 10 pF, R4 = 200 Ω. Charge pump current = 3.2 mA. LVPECL emitter resistors, R<sub>e</sub> = 240 Ω. Reference doubler enabled. VCO frequency = 2488.32 MHz using a phase detector frequency = 30.72 MHz the loop bandwidth = 80 kHz and phase margin = 60°.



# Electrical Characteristics<sup>(1)</sup> (continued)

 $(3.15 \text{ V} \le \text{V}_{CC} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{A} \le 85 \text{ °C},$  Junction Temperature  $\text{T}_{J} \le 125 \text{ °C}.$  Typical values represent most likely parametric norms at  $\text{V}_{CC} = 3.3 \text{ V},$   $\text{T}_{A} = 25 \text{ °C},$  at Recommended Operating Conditions at the time of product characterization and are not guaranteed.

| Symbol                 | Parameter                              | Conditions              | Min | Тур | Max | Units |
|------------------------|----------------------------------------|-------------------------|-----|-----|-----|-------|
|                        | Integration Bandwidth                  | 156.25 MHz, LVDS/LVPECL |     | 190 |     |       |
|                        | 10 kHz to 1 MHz                        | 312.5 MHz, LVDS/LVPECL  |     | 200 |     |       |
|                        |                                        | 100 MHz, LVDS           |     | 235 |     |       |
|                        |                                        | 100 MHz, LVPECL         |     | 210 |     |       |
|                        |                                        | 106.25 MHz, LVDS        |     | 280 |     |       |
|                        |                                        | 106.25 MHz, LVPECL      |     | 250 |     |       |
|                        | Integration Bandwidth 12 kHz to 20 MHz | 156.25 MHz, LVDS        |     | 200 |     |       |
| Crystal Mode<br>Jitter |                                        | 156.25 MHz, LVPECL      |     | 195 |     |       |
| (9)<br>(10)            |                                        | 312.5 MHz, LVDS         |     | 220 |     | fs    |
| (10)                   |                                        | 312.5 MHz, LVPECL       |     | 190 |     |       |
|                        |                                        | 622.08 MHz, LVDS/LVPECL |     | 255 |     |       |
|                        | Integration Bandwidth                  | 106.25 MHz, LVDS        |     | 90  |     |       |
|                        | 637 kHz to 10 MHz                      | 106.25 MHz, LVPECL      |     | 65  |     |       |
|                        |                                        | 156.25 MHz, LVDS        |     | 75  |     |       |
|                        | Integration Bandwidth                  | 156.25 MHz, LVPECL      |     | 65  |     | 1     |
|                        | 1.875 MHz to 20 MHz                    | 312.5 MHz, LVDS         |     | 60  |     |       |
|                        |                                        | 312.5 MHz, LVPECL       |     | 45  |     |       |

<sup>(9)</sup> Jitter and phase noise data for 100 MHz, 156.25, and 312.5 MHz collected using an ECS crystal, part number ECS-200-20-30B-DU. Loop filter values are C1 = 220 pF, C2 = 18 nF, R2 = 820 Ω, C3 = 10 pF, R3 = 200 Ω, C4 = 10 pF, R4 = 200 Ω. Charge pump current = 3.2 mA. LVPECL emitter resistors, R<sub>e</sub> = 240 Ω. Reference doubler disabled. VCO frequency = 2500 MHz using a phase detector frequency = 20 MHz the loop bandwidth = 62 kHz and phase margin = 76°.

<sup>(10)</sup> Jitter and phase noise data for 106.25 MHz collected using an ECS crystal, part number ECS-200-20-30B-DU. Loop filter values are C1 = 220 pF, C2 = 18 nF, R2 = 820 Ω, C3 = 10 pF, R3 = 200 Ω, C4 = 10 pF, R4 = 200 Ω. Charge pump current = 3.2 mA. LVPECL emitter resistors, R<sub>e</sub> = 240 Ω. Reference doubler disabled. VCO frequency = 2550 MHz using a phase detector frequency = 10 MHz the loop bandwidth = 32 kHz and phase margin = 69°.

<sup>(11)</sup> Jitter and phase noise data for 622.08 MHz collected using a Vectron crystal, part number VXB1-1137-15M360. Loop filter values are C1 = 100 pF, C2 = 120 nF, R2 = 470  $\Omega$ , C3 = 10 pF, R3 = 200  $\Omega$ , C4 = 10 pF, R4 = 200  $\Omega$ . Charge pump current = 3.2 mA. LVPECL emitter resistors, R<sub>e</sub> = 240  $\Omega$ . Reference doubler enabled. VCO frequency = 2488.32 MHz using a phase detector frequency = 30.72 MHz the loop bandwidth = 54 kHz and phase margin = 86°.



 $(3.15 \text{ V} \le \text{V}_{\text{CC}} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C},$  Junction Temperature  $\text{T}_{\text{J}} \le 125 \text{ °C}.$  Typical values represent most likely parametric norms at  $\text{V}_{\text{CC}} = 3.3 \text{ V},$   $\text{T}_{\text{A}} = 25 \text{ °C},$  at Recommended Operating Conditions at the time of product characterization and are not guaranteed.

| Symbol               | Parameter                | Conditions             | Min | Тур  | Max | Units |
|----------------------|--------------------------|------------------------|-----|------|-----|-------|
|                      | Pł                       | nase Noise Performance |     |      |     |       |
|                      |                          | 10 kHz                 |     | -142 |     |       |
|                      |                          | 100 kHz                |     | -143 |     |       |
|                      |                          | 1 MHz                  |     | -157 |     |       |
|                      | 100 MHz (LVDS/LVPECL)    | 10 MHz (LVDS)          |     | -159 |     |       |
|                      |                          | 20 MHz (LVDS)          |     | -160 |     |       |
|                      |                          | 10 MHz (LVPECL)        |     | -160 |     |       |
|                      |                          | 20 MHz (LVPECL)        |     | -161 |     |       |
|                      |                          | 10 kHz                 |     | -141 |     |       |
|                      |                          | 100 kHz                |     | -140 |     |       |
|                      |                          | 1 MHz                  |     | -156 |     |       |
|                      | 106.25 MHz (LVDS/LVPECL) | 10 MHz (LVDS)          |     | -159 |     |       |
|                      |                          | 20 MHz (LVDS)          |     | -160 |     |       |
|                      |                          | 10 MHz (LVPECL)        |     | -162 |     |       |
|                      |                          | 20 MHz (LVPECL)        |     | -163 |     |       |
|                      |                          | 10 kHz                 |     | -139 |     |       |
|                      | 156.25 MHz (LVDS/LVPECL) | 100 kHz                |     | -140 |     | 1     |
|                      |                          | 1 MHz                  |     | -153 |     |       |
| O Mode Phase<br>bise |                          | 10 MHz (LVDS)          |     | -159 |     | dBc/l |
| 5130                 |                          | 20 MHz (LVDS)          |     | -159 |     |       |
|                      |                          | 10 MHz (LVPECL)        |     | -160 |     |       |
|                      |                          | 20 MHz (LVPECL)        |     | -160 |     |       |
|                      |                          | 10 kHz                 |     | -132 |     |       |
|                      |                          | 100 kHz                |     | -133 |     |       |
|                      |                          | 1 MHz                  |     | -148 |     |       |
|                      | 312.5 MHz (LVDS/LVPECL)  | 10 MHz (LVDS)          |     | -154 |     |       |
|                      |                          | 20 MHz (LVDS)          |     | -155 |     |       |
|                      |                          | 10 MHz (LVPECL)        |     | -157 |     |       |
|                      |                          | 20 MHz (LVPECL)        |     | -158 |     |       |
|                      |                          | 10 kHz                 |     | -123 |     | 1     |
|                      |                          | 100 kHz                |     | -121 |     | 1     |
|                      |                          | 1 MHz                  |     | -143 |     | 1     |
|                      | 622.08 MHz (LVDS/LVPECL) | 10 MHz (LVDS)          |     | -154 |     | 1     |
|                      |                          | 20 MHz (LVDS)          |     | -154 |     | 1     |
|                      |                          | 10 MHz (LVPECL)        |     | -157 |     | 1     |
|                      |                          | 20 MHz (LVPECL)        |     | -158 |     | 1     |

<sup>(12)</sup> Jitter and phase noise data for 100 MHz, 156.25, and 312.5 MHz collected using a Wenzel crystal oscillator, part number 501–04623G. Loop filter values are C1 = 39 pF, C2 = 3.3 nF, R2 = 680  $\Omega$ , C3 = 10 pF, R3 = 200  $\Omega$ , C4 = 10 pF, R4 = 200  $\Omega$ . Charge pump current = 3.2 mA. LVPECL emitter resistors,  $R_e$  = 240  $\Omega$ . Reference doubler disabled. VCO frequency = 2500 MHz using a phase detector frequency = 100 MHz the loop bandwidth = 80 kHz and phase margin = 60°.

Submit Documentation Feedback

Copyright © 2011–2012, Texas Instruments Incorporated

<sup>(13)</sup> Jitter and phase noise data for 106.25 MHz collected using a Wenzel crystal oscillator, part number 501–04623G. Loop filter values are C1 = 39pF, C2 = 3.3 nF, R2 =  $820\Omega$ , C3 = 10 pF, R3 =  $200\Omega$ , C4 = 10 pF, R4 =  $200\Omega$ . Charge pump current = 3.2 mA. LVPECL emitter resistors,  $R_e = 240\Omega$ . Reference doubler disabled. VCO frequency = 2550 MHz using a phase detector frequency = 10 MHz the loop bandwidth = 80 kHz and phase margin =  $60^{\circ}$ .

<sup>(14)</sup> Jitter and phase noise data for 622.08 MHz collected using a Crystec oscillator, part number CVHD-950. Loop filter values are C1 = 39 pF, C2 = 3.3 nF, R2 = 680  $\Omega$ , C3 = 10 pF, R3 = 200  $\Omega$ , C4 = 10 pF, R4 = 200  $\Omega$ . Charge pump current = 3.2 mA. LVPECL emitter resistors,  $R_e$  = 240  $\Omega$ . Reference doubler enabled. VCO frequency = 2488.32 MHz using a phase detector frequency = 30.72 MHz the loop bandwidth = 80 kHz and phase margin = 60°.



 $(3.15 \text{ V} \le \text{V}_{\text{CC}} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C},$  Junction Temperature  $\text{T}_{\text{J}} \le 125 \text{ °C}.$  Typical values represent most likely parametric norms at  $\text{V}_{\text{CC}} = 3.3 \text{ V},$   $\text{T}_{\text{A}} = 25 \text{ °C},$  at Recommended Operating Conditions at the time of product characterization and are not guaranteed.

| Symbol                   | Parameter                | Conditions      | Min | Тур  | Max | Units |
|--------------------------|--------------------------|-----------------|-----|------|-----|-------|
| Symbol                   |                          | 10 kHz          |     | -129 |     |       |
|                          |                          | 100 kHz         |     | -137 |     |       |
|                          |                          | 1 MHz           |     | -156 |     |       |
|                          | 100 MHz (LVDS/LVPECL)    | 10 MHz (LVDS)   |     | -158 |     |       |
|                          |                          | 20 MHz (LVDS)   |     | -159 |     |       |
|                          |                          | 10 MHz (LVPECL) |     | -160 |     |       |
|                          |                          | 20 MHz (LVPECL) |     | -161 |     |       |
| ystal Mode               |                          | 10 kHz          |     | -124 |     |       |
|                          |                          | 100 kHz         |     | -137 |     |       |
|                          |                          | 1 MHz           |     | -156 |     |       |
|                          | 106.25 MHz (LVDS/LVPECL) | 10 MHz (LVDS)   |     | -158 |     |       |
|                          |                          | 20 MHz (LVDS)   |     | -159 |     |       |
|                          |                          | 10 MHz (LVPECL) |     | -160 |     |       |
|                          |                          | 20 MHz (LVPECL) |     | -161 |     |       |
|                          |                          | 10 kHz          |     | -125 |     |       |
|                          |                          | 100 kHz         |     | -132 |     | dBc/l |
|                          | 156.25 MHz (LVDS/LVPECL) | 1 MHz           |     | -153 |     |       |
| ystal Mode<br>lase Noise |                          | 10 MHz (LVDS)   |     | -158 |     |       |
| ase Noise                |                          | 20 MHz (LVDS)   |     | -159 |     |       |
|                          |                          | 10 MHz (LVPECL) |     | -160 |     |       |
|                          |                          | 20 MHz (LVPECL) |     | -160 |     |       |
|                          |                          | 10 kHz          |     | -119 |     |       |
|                          |                          | 100 kHz         |     | -126 |     |       |
|                          |                          | 1 MHz           |     | -147 |     |       |
|                          | 312.5 MHz (LVDS/LVPECL)  | 10 MHz (LVDS)   |     | -153 |     |       |
|                          |                          | 20 MHz (LVDS)   |     | -154 |     |       |
|                          |                          | 10 MHz (LVPECL) |     | -156 |     |       |
|                          |                          | 20 MHz (LVPECL) |     | -157 |     |       |
|                          |                          | 10 kHz          |     | -110 |     |       |
|                          |                          | 100 kHz         |     | -120 |     | 1     |
|                          |                          | 1 MHz           |     | -140 |     | 1     |
|                          | 622.08 MHz (LVDS/LVPECL) | 10 MHz (LVDS)   |     | -153 |     | 1     |
|                          |                          | 20 MHz (LVDS)   |     | -153 |     | -     |
|                          |                          | 10 MHz (LVPECL) |     | -154 |     | 1     |
|                          |                          | 20 MHz (LVPECL) |     | -154 |     | 1     |

<sup>(15)</sup> Jitter and phase noise data for 100 MHz, 156.25, and 312.5 MHz collected using an ECS crystal, part number ECS-200-20-30B-DU. Loop filter values are C1 = 220 pF, C2 = 18 nF, R2 = 820  $\Omega$ , C3 = 10 pF, R3 = 200  $\Omega$ , C4 = 10 pF, R4 = 200  $\Omega$ . Charge pump current = 3.2 mA. LVPECL emitter resistors,  $R_e$  = 240  $\Omega$ . Reference doubler disabled. VCO frequency = 2500 MHz using a phase detector frequency = 20 MHz the loop bandwidth = 62 kHz and phase margin = 76°.

<sup>(16)</sup> Jitter and phase noise data for 106.25 MHz collected using an ECS crystal, part number ECS-200-20-30B-DU. Loop filter values are C1 = 220 pF, C2 = 18 nF, R2 = 820 Ω, C3 = 10 pF, R3 = 200 Ω, C4 = 10 pF, R4 = 200 Ω. Charge pump current = 3.2 mA. LVPECL emitter resistors, R<sub>e</sub> = 240 Ω. Reference doubler disabled. VCO frequency = 2550 MHz using a phase detector frequency = 10 MHz the loop bandwidth = 32 kHz and phase margin = 69°.

<sup>(17)</sup> Jitter and phase noise data for 622.08 MHz collected using a Vectron crystal, part number VXB1-1137-15M360. Loop filter values are C1 = 100 pF, C2 = 120 nF, R2 = 470  $\Omega$ , C3 = 10 pF, R3 = 200  $\Omega$ , C4 = 10 pF, R4 = 200  $\Omega$ . Charge pump current = 3.2 mA. LVPECL emitter resistors,  $R_e$  = 240  $\Omega$ . Reference doubler enabled. VCO frequency = 2488.32 MHz using a phase detector frequency = 30.72 MHz the loop bandwidth = 54 kHz and phase margin = 86°.



 $(3.15 \text{ V} \le \text{V}_{CC} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{A} \le 85 \text{ °C},$  Junction Temperature  $\text{T}_{J} \le 125 \text{ °C}.$  Typical values represent most likely parametric norms at  $\text{V}_{CC} = 3.3 \text{ V},$   $\text{T}_{A} = 25 \text{ °C},$  at Recommended Operating Conditions at the time of product characterization and are not guaranteed.

| Symbol                    | Parameter                                                                                                                                                                                                                                | Conditions                                                                                                    | Min  | Тур      | Max  | Units   |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|----------|------|---------|
|                           | PLL Phase Detec                                                                                                                                                                                                                          | ctor and Charge Pump Specifications                                                                           |      |          |      |         |
| f <sub>PD</sub>           | Phase Detector Frequency                                                                                                                                                                                                                 |                                                                                                               |      |          | 155  | MHz     |
|                           |                                                                                                                                                                                                                                          | V <sub>CPout</sub> =V <sub>CC</sub> /2, PLL_CP_GAIN = 0                                                       |      | 100      |      |         |
| I COURCE                  | DI I Channa Burra Cauras Currant                                                                                                                                                                                                         | V <sub>CPout</sub> =V <sub>CC</sub> /2, PLL_CP_GAIN = 1                                                       |      | 400      |      |         |
| I <sub>CPout</sub> SOURCE | PLL Charge Pump Source Current                                                                                                                                                                                                           | V <sub>CPout</sub> =V <sub>CC</sub> /2, PLL_CP_GAIN = 2                                                       |      | 1600     |      | μA      |
|                           |                                                                                                                                                                                                                                          | V <sub>CPout</sub> =V <sub>CC</sub> /2, PLL_CP_GAIN = 3                                                       |      | 3200     |      |         |
|                           |                                                                                                                                                                                                                                          | $V_{CPout}=V_{CC}/2$ , PLL_CP_GAIN = 0                                                                        |      | -100     |      |         |
| I CINIZ                   | PLL Charge Pump Sink Current                                                                                                                                                                                                             | V <sub>CPout</sub> =V <sub>CC</sub> /2, PLL_CP_GAIN = 1                                                       |      | -400     |      |         |
| I <sub>CPout</sub> SINK   | PLL Charge Pump Sink Current                                                                                                                                                                                                             | V <sub>CPout</sub> =V <sub>CC</sub> /2, PLL_CP_GAIN = 2                                                       |      | -1600    |      | μA      |
|                           |                                                                                                                                                                                                                                          | V <sub>CPout</sub> =V <sub>CC</sub> /2, PLL_CP_GAIN = 3                                                       |      | -3200    |      |         |
| I <sub>CPout</sub> %MIS   | Charge Pump Sink/Source Mismatch                                                                                                                                                                                                         | V <sub>CPout</sub> =V <sub>CC</sub> /2, T <sub>A</sub> = 25 °C                                                |      | 3        | 10   | %       |
| $I_{CPout}V_{TUNE}$       | Magnitude of Charge Pump Current vs. Charge Pump Voltage Variation                                                                                                                                                                       | 0.5 V < V <sub>CPout</sub> < V <sub>CC</sub> - 0.5 V<br>T <sub>A</sub> = 25 °C                                |      | 4        |      | %       |
| I <sub>CPout</sub> %TEMP  | Charge Pump Current vs. Temperature Variation                                                                                                                                                                                            |                                                                                                               |      | 4        |      | %       |
| I <sub>CPout</sub> TRI    | Charge Pump Leakage                                                                                                                                                                                                                      | 0.5 V < V <sub>CPout</sub> < V <sub>CC</sub> - 0.5 V                                                          |      |          | 10   | nA      |
|                           | PLL 1/f Noise at 10 kHz offset                                                                                                                                                                                                           | PLL_CP_GAIN = 400 μA                                                                                          |      | -118     |      |         |
| PN10kHz                   | <ul><li>(18). Normalized to</li><li>1 GHz Output Frequency</li></ul>                                                                                                                                                                     | PLL_CP_GAIN = 3200 μA                                                                                         |      | -121     |      | dBc/Hz  |
| PN1Hz                     | Normalized Phase Noise Contribution                                                                                                                                                                                                      | PLL_CP_GAIN = 400 μA                                                                                          |      | -222.5   |      | dBc/Hz  |
| PINTINZ                   | (19)                                                                                                                                                                                                                                     | PLL_CP_GAIN = 3200 μA                                                                                         |      | -227     |      | UDC/FIZ |
|                           | PLL Phase Noise                                                                                                                                                                                                                          | 1 kHz Offset                                                                                                  |      | -93      |      |         |
| 1 (f)                     | (Assumes a very wide bandwidth,                                                                                                                                                                                                          | 10 kHz                                                                                                        |      | -103     |      | dDa/Lla |
| L(f)                      | noiseless crystal, 2500 MHz output frequency, and 25 MHz phase detector                                                                                                                                                                  | 100 kHz Offset                                                                                                |      | -116     |      | dBc/Hz  |
|                           | frequency)                                                                                                                                                                                                                               | 1 MHz Offset                                                                                                  |      | -116     |      |         |
|                           | Inte                                                                                                                                                                                                                                     | ernal VCO Specifications                                                                                      |      |          |      |         |
| $f_{VCO}$                 | VCO Tuning Range                                                                                                                                                                                                                         |                                                                                                               | 2370 |          | 2600 | MHz     |
| K <sub>vco</sub>          | Fine Tuning Sensitivity (The range displayed in the typical column indicates the lower sensitivity is typical at the lower end of the tuning range, and the higher tuning sensitivity is typical at the higher end of the tuning range). |                                                                                                               |      | 16 to 21 |      | MHz/V   |
| ΔT <sub>CL</sub>          | Allowable Temperature Drift for<br>Continuous Lock<br>(20) (21)                                                                                                                                                                          | After programming R30 for lock, no changes to output configuration are permitted to guarantee continuous lock |      |          | 125  | °C      |

- (18) A specification in modeling PLL in-band phase noise is the 1/f flicker noise, L<sub>PLL\_flicker</sub>(f), which is dominant close to the carrier. Flicker noise has a 10 dB/decade slope. PN10kHz is normalized to a 10 kHz offset and a 1 GHz carrier frequency. PN10kHz = L<sub>PLL\_flicker</sub>(10 kHz) 20log(Fout / 1 GHz), where L<sub>PLL\_flicker</sub>(f) is the single side band phase noise of only the flicker noise's contribution to total noise, L(f). To measure L<sub>PLL\_flicker</sub>(f) it is important to be on the 10 dB/decade slope close to the carrier. A high compare frequency and a clean crystal are important to isolating this noise source from the total phase noise, L(f). L<sub>PLL\_flicker</sub>(f) can be masked by the reference oscillator performance if a low power or noisy source is used. The total PLL in-band phase noise performance is the sum of L<sub>PLL\_flicker</sub>(f) and L<sub>PLL\_flat</sub>(f).
- (19) A specification modeling PLL in-band phase noise. The normalized phase noise contribution of the PLL, L<sub>PLL\_flat</sub>(f), is defined as: PN1HZ=L<sub>PLL\_flat</sub>(f) 20log(N) 10log(f<sub>PD</sub>). L<sub>PLL\_flat</sub>(f) is the single side band phase noise measured at an offset frequency, f, in a 1 Hz bandwidth and f<sub>PD</sub> is the phase detector frequency of the synthesizer. L<sub>PLL\_flat</sub>(f) contributes to the total noise, L(f).
- (20) Maximum Allowable Temperature Drift for Continuous Lock is how far the temperature can drift in either direction from the value it was at the time that the R30 register was last programmed, and still have the part stay in lock. The action of programming the R30 register, even to the same value, activates a frequency calibration routine. This implies the part will work over the entire frequency range, but if the temperature drifts more than the maximum allowable drift for continuous lock, then it will be necessary to reload the R30 register to ensure it stays in lock. Regardless of what temperature the part was initially programmed at, the temperature can never drift outside the frequency range of -40 °C to 85 °C without violating specifications.

(21) Guaranteed by characterization.



# Electrical Characteristics<sup>(1)</sup> (continued)

 $(3.15 \text{ V} \le \text{V}_{\text{CC}} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C}, \text{ Junction Temperature T}_{\text{J}} \le 125 \text{ °C}. \text{ Typical values represent most likely parametric norms at V}_{\text{CC}} = 3.3 \text{ V}, \text{T}_{\text{A}} = 25 \text{ °C}, \text{ at Recommended Operating Conditions at the time of product characterization}$ and are not guaranteed.

| Symbol                             | Parameter                                                                              | Conditions                                                                                                                                                                     | Min   | Тур  | Max   | Units  |
|------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|--------|
|                                    | Phase Noise                                                                            | 10 kHz Offset                                                                                                                                                                  |       | -87  |       |        |
| L(f)                               | (Assumes a very narrow loop                                                            | 100 kHz Offset                                                                                                                                                                 |       | -112 |       | dBc/Hz |
|                                    | bandwidth)                                                                             | 1 MHz Offset                                                                                                                                                                   |       | -133 |       |        |
|                                    |                                                                                        | Clock Skew                                                                                                                                                                     |       |      |       | •      |
|                                    |                                                                                        | $ \begin{array}{l} \text{LVDS-to-LVDS, T} = 25 \ ^{\circ}\text{C}, \\ \text{f}_{\text{CLK}} = 800 \ \text{MHz, R}_{\text{L}} = 100 \ \Omega \\ \text{AC coupled} \end{array} $ |       | 30   |       |        |
| T <sub>SKEW</sub>                  | Maximum CLKoutX to CLKoutY (22) (21)                                                   | LVPECL-to-LVPECL, T = 25 °C, $f_{CLK}$ = 800 MHz, $R_L$ = 100 $\Omega$ emitter resistors = 240 $\Omega$ to GND AC coupled                                                      |       | 30   |       | ps     |
|                                    | Maximum skew between any two LVCMOS outputs, same CLKout or different CLKout (22) (21) | $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>$T = 25 °C$ , $F_{CLK} = 100 MHz$ .                                                                                                      |       | 100  |       |        |
| Mixed <sub>SKEW</sub>              | LVDS or LVPECL to LVCMOS                                                               | Same device, T = 25 °C,<br>250 MHz                                                                                                                                             |       | 750  |       | ps     |
|                                    | LVDS Clock Ou                                                                          | tputs (CLKoutX), CLKoutX_TYPE = 1                                                                                                                                              |       | •    | •     | •      |
| f <sub>CLKout</sub>                | Operating Frequency (21) (23)                                                          | R <sub>L</sub> = 100 Ω                                                                                                                                                         |       |      | 1300  | MHz    |
| V <sub>OD</sub>                    | Differential Output Voltage                                                            |                                                                                                                                                                                | 250   | 400  | 450   | mV     |
| V <sub>SS</sub>                    | Figure 5                                                                               |                                                                                                                                                                                | 500   | 800  | 900   | mVpp   |
| $\Delta V_{OD}$                    | Change in Magnitude of V <sub>OD</sub> for complementary output states                 | T = 25 °C, DC measurement<br>AC coupled to receiver input                                                                                                                      | -50   |      | 50    | mV     |
| Vos                                | Output Offset Voltage                                                                  | R = 100 Ω differential termination                                                                                                                                             | 1.125 | 1.25 | 1.375 | V      |
| ΔV <sub>OS</sub>                   | Change in V <sub>OS</sub> for complementary output states                              |                                                                                                                                                                                |       |      | 35    | mV     |
| T /T                               | Output Rise Time                                                                       | 20% to 80%, $R_L$ = 100 Ω                                                                                                                                                      |       | 200  |       |        |
| $T_R / T_F$                        | Output Fall Time                                                                       | 80% to 20%, $R_L$ = 100 Ω                                                                                                                                                      |       | 200  |       | ps     |
| I <sub>SA</sub><br>I <sub>SB</sub> | Output short circuit current - single-ended                                            | Single-ended output shorted to GND, T = 25 °C                                                                                                                                  | -24   |      | 24    | mA     |
| I <sub>SAB</sub>                   | Output short circuit current - differential                                            | Complimentary outputs tied together, T = 25 °C                                                                                                                                 | -12   |      | 12    | mA     |
|                                    | LVPEC                                                                                  | CL Clock Outputs (CLKoutX)                                                                                                                                                     |       |      |       |        |
| f <sub>CLKout</sub>                | Operating Frequency                                                                    |                                                                                                                                                                                |       |      | 1300  | MHz    |
| T <sub>R</sub> / T <sub>F</sub>    | 20% to 80% Output Rise<br>80% to 20% Output Fall Time                                  | $R_L$ = 100 Ω, emitter resistors = 240 Ω to GND CLKoutX TYPE = 4 or 5                                                                                                          |       | 150  |       | ps     |

<sup>(22)</sup> Equal loading and identical clock output configuration on each clock output is required for specification to be valid.(23) Refer to typical performance charts for output operation performance at higher frequencies than the minimum maximum output

<sup>(24)</sup> Guaranteed by characterization.

<sup>(25)</sup> Refer to typical performance charts for output operation performance at higher frequencies than the minimum maximum output frequency.



# Electrical Characteristics<sup>(1)</sup> (continued)

 $(3.15 \text{ V} \le \text{V}_{\text{CC}} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C}, \text{ Junction Temperature T}_{\text{J}} \le 125 \text{ °C}. \text{ Typical values represent most likely parametric norms at V}_{\text{CC}} = 3.3 \text{ V}, \text{T}_{\text{A}} = 25 \text{ °C}, \text{ at Recommended Operating Conditions at the time of product characterization and are not guaranteed.}$ 

| Symbol              | Parameter                    | Conditions                                                | Min                   | Тур                       | Max  | Units |
|---------------------|------------------------------|-----------------------------------------------------------|-----------------------|---------------------------|------|-------|
|                     | 700 mVpp LVPEC               | L Clock Outputs (CLKoutX), CLKoutX_TYP                    | E = 2                 |                           |      |       |
| V <sub>OH</sub>     | Output High Voltage          |                                                           |                       | V <sub>CC</sub> - 1.03    |      | V     |
| V <sub>OL</sub>     | Output Low Voltage           | T = 25 °C, DC measurement<br>Termination = 50 Ω to        |                       | V <sub>CC</sub> -<br>1.41 |      | V     |
| V <sub>OD</sub>     | Output Voltage               | V <sub>CC</sub> - 1.4 V                                   | 305                   | 380                       | 440  | mV    |
| $V_{SS}$            | Figure 5                     |                                                           | 610                   | 760                       | 880  | mVpp  |
|                     | 1200 mVpp LVPEC              | CL Clock Outputs (CLKoutX), CLKoutX_TYP                   | PE = 3                |                           |      |       |
| V <sub>OH</sub>     | Output High Voltage          |                                                           |                       | V <sub>CC</sub> - 1.07    |      | V     |
| V <sub>OL</sub>     | Output Low Voltage           | T = 25 °C, DC measurement<br>Termination = 50 Ω to        |                       | V <sub>CC</sub> -<br>1.69 |      | V     |
| V <sub>OD</sub>     | Output Voltage               | V <sub>CC</sub> - 1.7 V                                   | 545                   | 625                       | 705  | mV    |
| V <sub>SS</sub>     | Figure 5                     |                                                           | 1090                  | 1250                      | 1410 | mVpp  |
|                     | 1600 mVpp LVPEC              | CL Clock Outputs (CLKoutX), CLKoutX_TYP                   | PE = 4                |                           |      |       |
| $V_{OH}$            | Output High Voltage          |                                                           |                       | V <sub>CC</sub> - 1.10    |      | V     |
| V <sub>OL</sub>     | Output Low Voltage           | T = 25 °C, DC Measurement<br>Termination = 50 $\Omega$ to |                       | V <sub>CC</sub> - 1.97    |      | V     |
| V <sub>OD</sub>     | Output Voltage               | V <sub>CC</sub> - 2.0 V                                   | 660                   | 870                       | 965  | mV    |
| V <sub>SS</sub>     | Figure 5                     |                                                           | 1320                  | 1740                      | 1930 | mVpp  |
|                     | 2000 mVpp LVPECL (2\         | /PECL) Clock Outputs (CLKoutX), CLKoutX                   | _TYPE = \$            | 5                         |      |       |
| V <sub>OH</sub>     | Output High Voltage          |                                                           |                       | V <sub>CC</sub> - 1.13    |      | V     |
| V <sub>OL</sub>     | Output Low Voltage           | T = 25 °C, DC Measurement<br>Termination = 50 $\Omega$ to |                       | V <sub>CC</sub> - 2.20    |      | V     |
| V <sub>OD</sub>     | Output Voltage               | V <sub>CC</sub> - 2.3 V                                   | 800                   | 1070                      | 1200 | mV    |
| V <sub>SS</sub>     | Figure 5                     |                                                           | 1600                  | 2140                      | 2400 | mVpp  |
|                     | LV                           | CMOS Clock Outputs (CLKoutX)                              |                       |                           |      |       |
| f <sub>CLKout</sub> | Operating Frequency          | 5 pF Load                                                 |                       |                           | 250  | MHz   |
| V <sub>OH</sub>     | Output High Voltage          | 1 mA Load                                                 | V <sub>CC</sub> - 0.1 |                           |      | V     |
| V <sub>OL</sub>     | Output Low Voltage           | 1 mA Load                                                 |                       |                           | 0.1  | V     |
| I <sub>OH</sub>     | Output High Current (Source) | $V_{CC} = 3.3 \text{ V}, V_{O} = 1.65 \text{ V}$          |                       | 28                        |      | mA    |
| I <sub>OL</sub>     | Output Low Current (Sink)    | $V_{CC} = 3.3 \text{ V}, V_{O} = 1.65 \text{ V}$          |                       | 28                        |      | mA    |
| DUTY <sub>CLK</sub> | Output Duty Cycle            | $V_{CC}/2$ to $V_{CC}/2$ , $F_{CLK}$ = 100 MHz, T = 25 °C | 45                    | 50                        | 55   | %     |
| T <sub>R</sub>      | Output Rise Time             | 20% to 80%, $R_L$ = 50 $\Omega$ , $CL$ = 5 pF             |                       | 400                       |      | ps    |
| T <sub>F</sub>      | Output Fall Time             | 80% to 20%, $R_L = 50 \Omega$ , $CL = 5 pF$               |                       | 400                       |      | ps    |
|                     | Digital C                    | Outputs (Ftest/LD, Readback, GPoutX)                      |                       |                           |      |       |
| V <sub>OH</sub>     | High-Level Output Voltage    | I <sub>OH</sub> = -500 μA                                 | V <sub>CC</sub> - 0.4 |                           |      | V     |
| V <sub>OL</sub>     | Low-Level Output Voltage     | I <sub>OL</sub> = 500 μA                                  |                       |                           | 0.4  | V     |
|                     |                              |                                                           |                       |                           |      |       |

Product Folder Links: LMK03806

(26) Guaranteed by characterization.



 $(3.15 \text{ V} \le \text{V}_{\text{CC}} \le 3.45 \text{ V}, -40 \text{ °C} \le \text{T}_{\text{A}} \le 85 \text{ °C},$  Junction Temperature  $\text{T}_{\text{J}} \le 125 \text{ °C}.$  Typical values represent most likely parametric norms at  $\text{V}_{\text{CC}} = 3.3 \text{ V},$   $\text{T}_{\text{A}} = 25 \text{ °C},$  at Recommended Operating Conditions at the time of product characterization and are not guaranteed.

| Symbol           | Parameter                      | Conditions                         | Min | Тур | Max             | Units |
|------------------|--------------------------------|------------------------------------|-----|-----|-----------------|-------|
|                  |                                | Digital Inputs (SYNC)              |     |     |                 |       |
| V <sub>IH</sub>  | High-Level Input Voltage       |                                    | 1.6 |     | $V_{CC}$        | V     |
| $V_{IL}$         | Low-Level Input Voltage        |                                    |     |     | 0.4             | V     |
|                  | Digital Inpu                   | uts (CLKuWire, DATAuWire, LEuWire) | ·   | •   | •               |       |
| V <sub>IH</sub>  | High-Level Input Voltage       |                                    | 1.6 |     | V <sub>CC</sub> | V     |
| V <sub>IL</sub>  | Low-Level Input Voltage        |                                    |     |     | 0.4             | V     |
| I <sub>IH</sub>  | High-Level Input Current       | $V_{IH} = V_{CC}$                  | 5   |     | 25              | μΑ    |
| I <sub>IL</sub>  | Low-Level Input Current        | V <sub>IL</sub> = 0                | -5  |     | 5               | μΑ    |
|                  | M                              | IICROWIRE Interface Timing         | ·   | •   | •               | ·     |
| T <sub>ECS</sub> | LE to Clock Set Up Time        | See MICROWIRE Input Timing         | 25  |     |                 | ns    |
| T <sub>DCS</sub> | Data to Clock Set Up Time      | See MICROWIRE Input Timing         | 25  |     |                 | ns    |
| T <sub>CDH</sub> | Clock to Data Hold Time        | See MICROWIRE Input Timing         | 8   |     |                 | ns    |
| T <sub>CWH</sub> | Clock Pulse Width High         | See MICROWIRE Input Timing         | 25  |     |                 | ns    |
| T <sub>CWL</sub> | Clock Pulse Width Low          | See MICROWIRE Input Timing         | 25  |     |                 | ns    |
| T <sub>CES</sub> | Clock to LE Set Up Time        | See MICROWIRE Input Timing         | 25  |     |                 | ns    |
| T <sub>EWH</sub> | LE Pulse Width                 | See MICROWIRE Input Timing         | 25  |     |                 | ns    |
| T <sub>CR</sub>  | Falling Clock to Readback Time | See MICROWIRE Readback Timing      | 25  |     |                 | ns    |

#### MEASUREMENT DEFINITIONS

### SERIAL MICROWIRE TIMING DIAGRAM AND TERMINOLOGY

Register programming information on the DATAuWire pin is clocked into a shift register on each rising edge of the CLKuWire signal. On the rising edge of the LEuWire signal, the register is sent from the shift register to the register addressed. A few programming considerations are listed below:

- A slew rate of at least 30 V/us is recommended for the programming signals
- After the programming is complete, the CLKuWire, DATAuWire, and LEuWire signals should be returned to a
  low state
- If the CLKuWire or DATAuWire lines are toggled while the VCO is in lock, as is sometimes the case when these lines are shared with other parts, the phase noise may be degraded during this programming.



Figure 3. MICROWIRE Timing Diagram



#### DIFFERENTIAL VOLTAGE MEASUREMENT TERMINOLOGY

The differential voltage of a differential signal can be described by two different definitions causing confusion when reading datasheets or communicating with other engineers. This section will address the measurement and description of a differential signal so that the reader will be able to understand and discern between the two different definitions when used.

The first definition used to describe a differential signal is the absolute value of the voltage potential between the inverting and non-inverting signal. The symbol for this first measurement is typically  $V_{\text{ID}}$  or  $V_{\text{OD}}$  depending on if an input or output voltage is being described.

The second definition used to describe a differential signal is to measure the potential of the non-inverting signal with respect to the inverting signal. The symbol for this second measurement is  $V_{SS}$  and is a calculated parameter. Nowhere in the IC does this signal exist with respect to ground, it only exists in reference to its differential pair.  $V_{SS}$  can be measured directly by oscilloscopes with floating references, otherwise this value can be calculated as twice the value of  $V_{OD}$  as described in the first description.

Figure 4 illustrates the two different definitions side-by-side for inputs and Figure 5 illustrates the two different definitions side-by-side for outputs. The  $V_{ID}$  and  $V_{OD}$  definitions show  $V_A$  and  $V_B$  DC levels that the non-inverting and inverting signals toggle between with respect to ground.  $V_{SS}$  input and output definitions show that if the inverting signal is considered the voltage potential reference, the non-inverting signal voltage potential is now increasing and decreasing above and below the non-inverting reference. Thus the peak-to-peak voltage of the differential signal can be measured.

V<sub>ID</sub> and V<sub>OD</sub> are often defined as volts (V) and V<sub>SS</sub> is often defined as volts peak-to-peak (V<sub>PP</sub>).



Figure 4. Two Different Definitions for Differential Input Signals



Figure 5. Two Different Definitions for Differential Output Signals

Refer to application note AN-912 Common Data Transmission Parameters and their Definitions for more information.



# **Typical Performance Characteristics**

# **CLOCK OUTPUT AC CHARACTERISTICS**





Figure 7.

# LVPECL /w 120 ohm emitter resistors V<sub>OD</sub>



Figure 8.



#### **FEATURES**

#### **CRYSTAL SUPPORT WITH BUFFERED OUTPUTS**

The LMK03806 provides 2 dedicated outputs which are a buffered copy of the PLL reference input. This reference input is typically a low noise external clock or Crystal.

The OSCout0 buffer output type is programmable to LVDS, LVPECL, or LVCMOS. The OSCout1 buffer is fixed to LVPECL.

The dedicated output buffers OSCout0 and OSCout1 can output frequency lower than the Input frequency by programming the OSC Divider. The OSC Divider value range is 1 to 8. Each OSCoutX can individually choose to use the OSC Divider output or to bypass the OSC Divider.

Crystal buffered outputs cannot be synchronized to the VCO clock distribution outputs. The assertion of SYNC will still cause these outputs to become low. Since these outputs will turn off and on asynchronously with respect to the VCO sourced clock outputs during a SYNC, it is possible for glitches to occur on the buffered clock outputs when SYNC is asserted and unasserted. If the NO\_SYNC\_CLKoutX\_Y bits are set these outputs will not be affected by the SYNC event except that the phase relationship will change with the other synchronized clocks unless a buffered clock output is used as a qualification clock during SYNC.

## **INTEGRATED LOOP FILTER POLES**

The LMK03806 features programmable 3rd and 4th order loop filter poles for PLL. These internal resistors and capacitor values may be selected from a fixed range of values to achieve either a 3rd or 4th order loop filter response. The integrated programmable resistors and capacitors compliment external components mounted near the chip.

These integrated components can be effectively disabled by programming the integrated resistors and capacitors to their minimum values.

#### **INTEGRATED VCO**

The output of the internal VCO is routed to the Clock Distribution Path and also fed back to the PLL phase detector through a prescaler and N-divider.

#### **CLOCK DISTRIBUTION**

The LMK03806 features a total of 12 outputs driven from the internal or external VCO.

All VCO driven outputs have programmable output types. They can be programmed to LVPECL, LVDS, or LVCMOS. When all distribution outputs are configured for LVCMOS or single-ended LVPECL a total of 24 outputs are available.

# **CLKout DIVIDER**

Each clock group, which is a pair of outputs such as CLKout0 and CLKout1, has a single clock output divider. The divider supports a divide range of 1 to 1045 (even and odd) with 50% output duty cycle. When divides of 26 or greater are used, the divider block uses extended mode.

### PROGRAMMABLE OUTPUT TYPE

For increased flexibility all LMK03806 clock outputs (CLKoutX) and OSCout0 can be programmed to an LVDS, LVPECL, or LVCMOS output type. OSCout1 is fixed as LVPECL.

Any LVPECL output type can be programmed to 700, 1200, 1600, or 2000 mVpp amplitude levels. The 2000 mVpp LVPECL output type is a National Semiconductor proprietary configuration that produces a 2000 mVpp differential swing for compatibility with many data converters and is also known as 2VPECL.

### **CLOCK OUTPUT SYNCHRONIZATION**

Using the SYNC input causes all active clock outputs to share a rising edge.

By toggling the SYNC\_POL\_INV bit, it is possible to generate a SYNC through uWire eliminating the need for connecting the external SYNC pin to external circuitry.



# **DEFAULT STARTUP CLOCKS**

Before the LMK03806 is programmed some clocks will operate at default frequencies upon power up. The active output clocks depend upon the reference input type. If a crystal reference is used with OSCin, only CLKout8 will operate at a nominal VCO frequency /25. When an XO or other external reference is used as a reference with OSCin, OSCout0 will buffer the OSCin frequency in addition to CLKout8 operating at a nominal VCO frequency /25. These clocks can be used to clock external devices such as microcontrollers, FPGAs, CPLDs, etc. before the LMK03806 is programmed. Refer to Figure 9 or Figure 10 for illustration of startup clocks.

The nominal VCO frequency of CLKout8 on power up will typically be 98 MHz.

Note during programming CLKout8 may momentarily stop or glitch during the VCO calibration routine.



Figure 9. Startup Clock using Crystal Reference



Figure 10. Startup Clock using XO or other External Reference

# **General Programming Information**

LMK03806 devices are programmed using 32-bit registers. Each register consists of a 5-bit address field and 27-bit data field. The address field is formed by bits 0 through 4 (LSBs) and the data field is formed by bits 5 through 31 (MSBs). The contents of each register is clocked in MSB first (bit 31), and the LSB (bit 0) last. During programming, the LEuWire signal should be held *low*. The serial data is clocked in on the rising edge of the CLKuWire signal. After the LSB (bit 0) is clocked in the LEuWire signal should be toggled *low-to-high-to-low* to latch the contents into the register selected in the address field. It is recommended to program registers in numeric order, for example R0 to R14, R16, R24, R26, and R28 to R31 to achieve proper device operation. Refer to the electric specifications sections for the timing for the programming.

To achieve proper frequency calibration, the OSCin port must be driven with a valid signal before programming register R30. Changes to PLL R divider or the OSCin port frequency require register R30 to be reloaded in order to activate the frequency calibration process.

# SPECIAL PROGRAMMING CASE FOR R0 to R5 for CLKoutX\_Y\_DIV > 25

When programming register R0 to R5 to change the CLKoutX\_Y\_DIV divide value, the register must be programmed twice if the CLKoutX Y DIV value is greater than 25.



#### RECOMMENDED INITIAL PROGRAMMING SEQUENCE

The registers are to be programmed in numeric order with R0 being the first and R31 being the last register programmed as shown below:

- 1. Program R0 with RESET bit = 1. This ensures that the device is configured with default settings. When RESET = 1, all other R0 bits are ignored.
  - If R0 is programmed again during the initial configuration of the device, the RESET bit must be cleared.
- 2. R0 through R5: CLKouts.
  - Program as necessary to configure the clock outputs, CLKout0 to CLKout11 as desired. These registers configure clock output controls such as powerdown, divider value, and clock source select.
- 3. R6 through R8: CLKouts.
  - Program as necessary to configure the clock outputs, CLKout0 to CLKout11 as desired. These registers configure the output format for each clock output.
- 4. R9: Undisclosed bits.
  - Program this register as shown in the register map for proper operation.
- 5. R10: OSCouts.
- 6. R11: SYNC, and XTAL.
- 7. R12: LD pin and SYNC.
- 8. R13: Readback pin & GPout0.
- 9. R14: GPout1.
- 10. R16: Undisclosed bits.
  - Program this register as shown in the register map for proper operation.
- 11. R24: Partially integrated PLL filter values.
- 12. R26, R28, R29, and R30: PLL.
- 13. R31: uWire readback and uWire lock.

### **READBACK**

At no time should the MICROWIRE registers be programmed to any value other than what is specified in the datasheet.

For debug of the MICROWIRE interface or programming, it is recommended to simply program an LD\_MUX to active low and then toggle the output type register between output and inverting output while observing the output pin for a low to high transition. For example, to verify MICROWIRE programming, set the LD\_MUX = 0 (Low) and then toggle the LD\_TYPE register between 3 (Output, push-pull) and 4 (Output inverted, pushpull). The result will be that the Ftest/LD pin will toggle from low to high.

Readback from the MICROWIRE programming registers is available. The MICROWIRE readback function can be accessed on the Readback pin. The READBACK\_TYPE register can be programmed to "Output (push-pull)" for active output, or for communication with FPGAs/microcontrollers with lower voltage rails than 3.3 V the READBACK\_TYPE register can be programmed to "Output (Open-Drain)" while connecting an external pull-up resistor to the voltage rail needed.

To perform a readback operation:

- 1. Write the register address to be read back by programming the READBACK\_ADDR register in R31.
- 2. With the LEuWire pin held low continue to clock the CLKuWire pin. On every rising edge of the CLKuWire pin a new data bit is clocked onto the Readback pin.
- Data is clocked out MSB first. After 32 clocks all the data values will have been read and the read operation is complete. The 5 LSB bits which are the address will be undefined during readback.

# Readback example

To readback register R3 perform the following steps:

- 1. Write R31 with READBACK\_ADDR = 3. DATAuWire and CLKuWire are toggled as shown in Figure 3 with new data being clocked in on rising edges of CLKuWire
- 2. Toggle LEuWire high and low as shown in Figure 3.

www.ti.com

3. Toggle CLKuWire high and then low 32 times to read back all 32 bits of register R3. Data is read MSB first. Data is valid on falling edge of CLKuWire.

# **REGISTER MAP**

Table 1 provides the register map for device programming. At no time should registers be programmed to undefined values. Only valid register values should be written.

www.ti.com



# Table 1. Register Map

| Register | 31                     | 30              | 29                       | 28   | 27  | 26                | 25                                      | 24                                    | 23                                    | 22                                    | 21                                    | 20                                    | 19  | 18       | 17                    | 16                       | 15 | 14  | 13            | 12                 | 11      | 10      | 9        | 8  | 7 | 6 | 5                       | 4 | 3 | 2       | 1 | 0 |
|----------|------------------------|-----------------|--------------------------|------|-----|-------------------|-----------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-----|----------|-----------------------|--------------------------|----|-----|---------------|--------------------|---------|---------|----------|----|---|---|-------------------------|---|---|---------|---|---|
| regiotal | 1                      |                 |                          |      |     |                   |                                         |                                       |                                       |                                       |                                       |                                       |     | ta [26:0 | 1                     |                          |    | 1-7 |               |                    |         |         | •        | Ū  | • |   |                         | - |   | dress [ |   |   |
| R0       | CLKout<br>0_1_P<br>D   | 0               | 0                        | 0    | 0   | 0                 | 0                                       | 0                                     | 0                                     | 0                                     | 0                                     | 0                                     | 0   | 0        | RES<br>ET             | 0                        |    |     |               |                    | CLKout  | :0_1_DI | V [15:5] |    |   |   |                         | 0 | 0 | 0       | 0 | 0 |
| R1       | CLKout<br>2_3_P<br>D   | 0               | 0                        | 0    | 0   | 0                 | 0                                       | 0                                     | 0                                     | 0                                     | 0                                     | 0                                     | 0   | 0        | PO<br>WE<br>RDO<br>WN | 0                        |    |     |               |                    | CLKout  | :2_3_DI | V [15:5] |    |   |   |                         | 0 | 0 | 0       | 0 | 1 |
| R2       | CLKout<br>4_5_P<br>D   | 0               | 0                        | 0    | 0   | 0                 | 0                                       | 0                                     | 0                                     | 0                                     | 0                                     | 0                                     | 0   | 0        | 0                     | 0                        |    |     |               |                    | CLKout  | :4_5_DI | V [15:5] |    |   |   |                         | 0 | 0 | 0       | 1 | 0 |
| R3       | CLKout<br>6_7_P<br>D   | 0               | 0                        | 0    | 0   | 0                 | 0                                       | 0                                     | 0                                     | 0                                     | 0                                     | 0                                     | 0   | 0        | 0                     | 0                        |    |     |               |                    | CLKout  | :6_7_DI | V [15:5] | l  |   |   |                         | 0 | 0 | 0       | 1 | 1 |
| R4       | CLKout<br>8_9_P<br>D   | 0               | 0                        | 0    | 0   | 0                 | 0                                       | 0                                     | 0                                     | 0                                     | 0                                     | 0                                     | 0   | 0        | 0                     | 0                        |    |     |               |                    | CLKout  | :8_9_DI | V [15:5] |    |   |   |                         | 0 | 0 | 1       | 0 | 0 |
| R5       | CLKout<br>10_11_<br>PD | 0               | 0                        | 0    | 0   | 0                 | 0                                       | 0                                     | 0                                     | 0                                     | 0                                     | 0                                     | 0   | 0        | 0                     | 0                        |    |     |               | C                  | CLKout1 | 0_11_0  | OIV [15: | 5] |   |   |                         | 0 | 0 | 1       | 0 | 1 |
| R6       | CLKo                   | ut3_TY          | PE [31::                 | 28]  | CLK | Cout2_T           | YPE [27                                 | 7:24]                                 | CLK                                   | Cout1_T                               | YPE [2                                | 3:20]                                 | CLK | out0_T   | YPE [1                | 9:16]                    | 0  | 0   | 0             | 0                  | 0       | 0       | 0        | 0  | 0 | 0 | 0                       | 0 | 0 | 1       | 1 | 0 |
| R7       | CLKo                   | ut7_TY          | PE [31::                 | 28]  | CLK | Cout6_T           | YPE [27                                 | 7:24]                                 | CLK                                   | Cout5_T                               | YPE [2                                | 3:20]                                 | CLK | out4_T   | YPE [1                | 9:16]                    | 0  | 0   | 0             | 0                  | 0       | 0       | 0        | 0  | 0 | 0 | 0                       | 0 | 0 | 1       | 1 | 1 |
| R8       | CLKou                  | ut11_T\         | /PE [31:                 | :28] | CLK | out10_T           | TYPE [2                                 | 7:24]                                 | CLK                                   | Cout9_T                               | YPE [2                                | 3:20]                                 | CLK | out8_T   | YPE [1                | 9:16]                    | 0  | 0   | 0             | 0                  | 0       | 0       | 0        | 0  | 0 | 0 | 0                       | 0 | 1 | 0       | 0 | 0 |
| R9       | 0                      | 1               | 0                        | 1    | 0   | 1                 | 0                                       | 1                                     | 0                                     | 1                                     | 0                                     | 1                                     | 0   | 1        | 0                     | 1                        | 0  | 1   | 0             | 1                  | 0       | 1       | 0        | 1  | 0 | 1 | 0                       | 0 | 1 | 0       | 0 | 1 |
| R10      | OSCo<br>_TYF<br>[31:3  | PE              | 0                        | 1    | oso | Cout0_T           | YPE [2                                  | 7:24]                                 | EN_<br>OSC<br>out1                    | EN_<br>OSC<br>out0                    | OSC<br>out1<br>_MU<br>X               | OSC<br>out0<br>_MU<br>X               | 0   | OS       | SCout_l<br>[18:16]    |                          | 0  | 1   | 0             | 0                  | 0       | 0       | 0        | 0  | 0 | 0 | 0                       | 0 | 1 | 0       | 1 | 0 |
| R11      | 0                      | 0               | 1                        | 1    | 0   | 1                 | NO_<br>SYN<br>C_C<br>LKo<br>ut10<br>_11 | NO_<br>SYN<br>C_C<br>LKo<br>ut8_<br>9 | NO_<br>SYN<br>C_C<br>LKo<br>ut6_<br>7 | NO_<br>SYN<br>C_C<br>LKo<br>ut4_<br>5 | NO_<br>SYN<br>C_C<br>LKo<br>ut2_<br>3 | NO_<br>SYN<br>C_C<br>LKo<br>ut0_<br>1 | 0   | 0        | 0                     | SYN<br>C_P<br>OL_I<br>NV | 0  | 0   |               | C_TYP<br>E<br>:12] | 0       | 0       | 0        | 0  | 0 | 0 | EN_<br>PLL<br>_XT<br>AL | 0 | 1 | 0       | 1 | 1 |
| R12      |                        | LD_M            | IUX [31:                 | 27]  |     |                   | Ftest/LI<br>_TYPE<br>[26:24]            |                                       | SYN<br>C_P<br>LL<br>_DL<br>D          | 0                                     | 0                                     | 0                                     | 1   | 1        | 0                     | 0                        | 0  | 0   | 0             | 0                  | 0       | 0       | 0        | 0  | 0 | 1 | 1                       | 0 | 1 | 1       | 0 | 0 |
| R13      | 0                      | 0               | 1                        | 1    | 1   |                   | EADBA(<br>_TYPE<br>[26:24]              |                                       | 0                                     | 0                                     | 0                                     | 0                                     | 0   |          | GPout(                |                          | 1  | 0   | 0             | 0                  | 0       | 0       | 0        | 0  | 0 | 0 | 0                       | 0 | 1 | 1       | 0 | 1 |
| R14      | 0                      | 0               | 0                        | 0    | 0   |                   | GPout1<br>[26:24]                       |                                       | 0                                     | 0                                     | 0                                     | 0                                     | 0   | 0        | 0                     | 0                        | 0  | 0   | 0             | 0                  | 0       | 0       | 0        | 0  | 0 | 0 | 0                       | 0 | 1 | 1       | 1 | 0 |
| R16      | 1                      | 1               | 0                        | 0    | 0   | 0                 | 0                                       | 1                                     | 0                                     | 1                                     | 0                                     | 1                                     | 0   | 1        | 0                     | 1                        | 0  | 0   | 0             | 0                  | 0       | 1       | 0        | 0  | 0 | 0 | 0                       | 1 | 0 | 0       | 0 | 0 |
| R24      |                        | PLL_C-<br>[31:2 | 28]                      |      |     | PLL_(<br>[27      | C3_LF<br>:24]                           | I                                     | 0                                     | Pl                                    | L_R4_<br>[22:20]                      |                                       | 0   | PI       | LL_R3_<br>[18:16]     |                          | 0  | 0   | 0             | 0                  | 0       | 0       | 0        | 0  | 0 | 0 | 0                       | 1 | 1 | 0       | 0 | 0 |
| R26      | 1                      | 0               | EN_<br>PLL<br>REF<br>_2X | 0    | _G  | CP<br>AIN<br>:26] | 1                                       | 1                                     | 1                                     | 0                                     | 1                                     | 0                                     |     |          |                       |                          |    |     | PLL_DI<br>[19 | _D_CN1<br>9:6]     | Г       |         |          |    |   |   | 0                       | 1 | 1 | 0       | 1 | 0 |

Submit Documentation Feedback

Copyright © 2011–2012, Texas Instruments Incorporated

www.ti.com

# **Table 1. Register Map (continued)**

|          |             |    |    |    |    |     |                    |    |    |               |    |    |       | _                 |    | •  | -  |        | •        |     |    |    |   |   |   |   |                    |   |   |   |   |   |
|----------|-------------|----|----|----|----|-----|--------------------|----|----|---------------|----|----|-------|-------------------|----|----|----|--------|----------|-----|----|----|---|---|---|---|--------------------|---|---|---|---|---|
| Register | 31          | 30 | 29 | 28 | 27 | 26  | 25                 | 24 | 23 | 22            | 21 | 20 | 19    | 18                | 17 | 16 | 15 | 14     | 13       | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5                  | 4 | 3 | 2 | 1 | 0 |
|          | Data [26:0] |    |    |    |    |     |                    |    |    | Address [4:0] |    |    |       |                   |    |    |    |        |          |     |    |    |   |   |   |   |                    |   |   |   |   |   |
| R28      |             |    |    |    |    | PLL | <br>R              |    |    |               |    |    | 0     | 0                 | 0  | 0  | 0  | 0      | 0        | 0   | 0  | 0  | 0 | 0 | 0 | 0 | 0                  | 1 | 1 | 1 | 0 | 0 |
| R29      | 0           | 0  | 0  | 0  | 0  | 05  | SCin_FR<br>[26:24] |    | 1  |               |    |    |       |                   |    |    | Р  | LL_N_C | CAL [22: | :5] |    |    |   |   |   |   |                    | 1 | 1 | 1 | 0 | 1 |
| R30      | 0           | 0  | 0  | 0  | 0  |     | PLL_P              |    | 0  |               |    |    |       |                   |    |    |    | PLL_N  | l [22:5] |     |    |    |   |   |   |   |                    | 1 | 1 | 1 | 1 | 0 |
| R31      | 0           | 0  | 0  | 0  | 0  | 0   | 0                  | 0  | 0  | 0             | 0  |    | READE | BACK_/<br>[20:16] |    |    | 0  | 0      | 0        | 0   | 0  | 0  | 0 | 0 | 0 | 0 | uWir<br>e_L<br>OCK | 1 | 1 | 1 | 1 | 1 |



## DEFAULT DEVICE REGISTER SETTINGS AFTER POWER ON RESET

Table 2 illustrates the default register settings programmed in silicon for the LMK03806 after power on or asserting the reset bit. Capital X and Y represent numeric values.

Table 2. Default Device Register Settings after Power On/Reset

| Group        | Field Name      | Default<br>Value<br>(decim<br>al) | Default State               | Field Description                           | Registe<br>r | Bit<br>Location<br>(MSB:LS<br>B) |
|--------------|-----------------|-----------------------------------|-----------------------------|---------------------------------------------|--------------|----------------------------------|
|              | CLKout0_1_PD    | 1                                 | PD                          |                                             | R0           |                                  |
|              | CLKout2_3_PD    | 1                                 | PD                          |                                             | R1           |                                  |
|              | CLKout4_5_PD    | 1                                 | PD                          | Powerdown control for divider, and          | R2           | 04                               |
|              | CLKout6_7_PD    | 0                                 | Normal                      | both output buffers                         | R3           | 31                               |
|              | CLKout8_9_PD    | 0                                 | Normal                      |                                             | R4           |                                  |
|              | CLKout10_11_PD  | 1                                 | PD                          |                                             | R5           |                                  |
|              | RESET           | 0                                 | Not in reset                | Performs power on reset for device          | R0           | 17                               |
|              | POWERDOWN       | 0                                 | Disabled (device is active) | Device power down control                   | R1           | 17                               |
|              | CLKout0_1_DIV   | 25                                | Divide-by-25                |                                             | R0           |                                  |
|              | CLKout2_3_DIV   | 25                                | Divide-by-25                |                                             | R1           |                                  |
|              | CLKout4_5_DIV   | 25                                | Divide-by-25                | Divide for electrosite                      | R2           | 45.5 [44]                        |
|              | CLKout6_7_DIV   | 1                                 | Divide-by-1                 | Divide for clock outputs                    | R3           | 15:5 [11]                        |
| Clock Output | CLKout8_9_DIV   | 25                                | Divide-by-25                |                                             | R4           |                                  |
| Control      | CLKout10_11_DIV | 25                                | Divide-by-25                |                                             | R5           |                                  |
|              | CLKout3_TYPE    | 0                                 | Powerdown                   |                                             | R6           |                                  |
|              | CLKout7_TYPE    | 0                                 | 0 Powerdown                 |                                             |              |                                  |
|              | CLKout11_TYPE   | 0                                 | Powerdown                   | R8                                          |              |                                  |
|              | CLKout2_TYPE    | 0                                 | Powerdown                   |                                             | R6           |                                  |
|              | CLKout6_TYPE    | 8                                 | LVCMOS<br>(Norm/Norm)       | Individual clock output format.             | R7           | 27:24 [4]                        |
|              | CLKout10_TYPE   | 0                                 | Powerdown                   | Select from                                 | R8           |                                  |
|              | CLKout1_TYPE    | 0                                 | Powerdown                   | LVDS/LVPECL/LVCMOS.                         | R6           |                                  |
|              | CLKout5_TYPE    | 0                                 | Powerdown                   |                                             | R7           | 23:20 [4]                        |
|              | CLKout9_TYPE    | 0                                 | Powerdown                   |                                             | R8           |                                  |
|              | CLKout0_TYPE    | 0                                 | Powerdown                   |                                             | R6           |                                  |
|              | CLKout4_TYPE    | 0                                 | Powerdown                   |                                             | R7           | 19:16 [4]                        |
|              | CLKout8_TYPE    | 1                                 | LVDS                        |                                             | R8           |                                  |
|              | OSCout1_TYPE    | 2                                 | 1600 mVpp LVPECL            | Set LVPECL amplitude                        | R10          | 31:30 [2]                        |
|              | OSCout0_TYPE    | 1                                 | LVDS                        | OSCout0 default clock output                | R10          | 27:24 [4]                        |
|              | EN_OSCout1      | 0                                 | Disabled                    | Disable OSCout1 output buffer               | R10          | 23                               |
| Osc Buffer   | EN_OSCout0      | 1                                 | Enabled                     | Enable OSCout0 output buffer                | R10          | 22                               |
| Control Mode |                 |                                   | Bypass Divider              | Select OSCout divider for OSCout1 or bypass | R10          | 21                               |
|              | OSCout0_MUX     | 0                                 | Bypass Divider              | Select OSCout divider for OSCout0 or bypass | R10          | 20                               |
|              | OSCout_DIV      | 0                                 | Divide-by-8                 | OSCout divider value                        | R10          | 18:16 [3]                        |

tation Feedback Copyright © 2011–2012, Texas Instruments Incorporated

Product Folder Links: LMK03806



# Table 2. Default Device Register Settings after Power On/Reset (continued)

| Group                 | Field Name              | Default<br>Value<br>(decim<br>al) | Default State         | Field Description                                                                             | Registe<br>r | Bit<br>Location<br>(MSB:LS<br>B) |  |
|-----------------------|-------------------------|-----------------------------------|-----------------------|-----------------------------------------------------------------------------------------------|--------------|----------------------------------|--|
|                       | NO_SYNC_CLKout1<br>0_11 | 0                                 | Will sync             |                                                                                               | R11          | 25                               |  |
|                       | NO_SYNC_CLKout8         | 1                                 | Will not sync         |                                                                                               | R11          | 24                               |  |
|                       | NO_SYNC_CLKout6         | 1                                 | Will not sync         | Disable individual clock groups from                                                          | R11          | 23                               |  |
|                       | NO_SYNC_CLKout4         | 0                                 | Will sync             | becoming synchronized.                                                                        | R11          | 22                               |  |
| SYNC Control          | NO_SYNC_CLKout2         | 0                                 | Will sync             | Will sync                                                                                     |              |                                  |  |
|                       | NO_SYNC_CLKout0         | 0                                 | Will sync             |                                                                                               | R11          | 20                               |  |
|                       | SYNC_POL_INV            | 1                                 | Logic Low             | Sets the polarity of the SYNC pin when input. (Use for software SYNC)                         | R11          | 16                               |  |
|                       | SYNC_TYPE               | 1                                 | Input /w<br>Pull-up   | SYNC IO pin type                                                                              | R11          | 13:12 [2]                        |  |
|                       | EN_PLL_XTAL             | 0                                 | Disabled              | Enable Crystal oscillator for OSCin                                                           | R11          | 5                                |  |
|                       | LD_MUX                  | 3                                 | Reserved              | Ftest/LD pin selection when output                                                            | R12          | 31:27 [5]                        |  |
| Other Mode<br>Control | LD_TYPE                 | 3                                 | Output<br>(Push-Pull) | LD IO pin type                                                                                | R12          | 26:24 [3]                        |  |
| Control               | SYNC_PLL_DLD            | 0                                 | No effect             | When set, force SYNC until PLL locks                                                          | R12          | 23                               |  |
|                       | READBACK_TYPE           | 3                                 | Output (Push-Pull)    | Readback Pin Type                                                                             | R13          | 26:24 [3]                        |  |
| GPout                 | GPout0                  | 2                                 | Weak pull-down        | GPout0 output state                                                                           | R13          | 18:16 [3]                        |  |
| Grout                 | GPout1                  | 2                                 | Weak pull-down        | GPout1 output state                                                                           | R14          | 28:26 [3]                        |  |
|                       | PLL_C4_LF               | 0                                 | 10 pF                 | PLL integrated capacitor C4 value                                                             | R24          | 31:28 [4]                        |  |
|                       | PLL_C3_LF               | 0                                 | 10 pF                 | PLL integrated capacitor C3 value                                                             | R24          | 27:24 [4]                        |  |
|                       | PLL_R4_LF               | 0                                 | 200 Ω                 | PLL integrated resistor R4 value                                                              | R24          | 22:20 [3]                        |  |
|                       | PLL_R3_LF               | 0                                 | 200 Ω                 | PLL integrated resistor R3 value                                                              | R24          | 18:16 [3]                        |  |
|                       | EN_PLL_REF_2X           | 0                                 | Disabled, 1x          | Doubles reference frequency of PLL.                                                           | R26          | 29                               |  |
|                       | PLL_CP_GAIN             | 3                                 | 3.2 mA                | PLL Charge Pump Gain                                                                          | R26          | 27:26 [2]                        |  |
| PLL Control           | PLL_DLD_CNT             | 8192                              | 8192 Counts           | Number of PDF cycles which phase error must be within DLD window before LD state is asserted. | R26          | 19:6 [14]                        |  |
|                       | PLL_R                   | 4                                 | Divide-by-4           | PLL R Divider (1 to 4095)                                                                     | R28          | 31:20<br>[12]                    |  |
|                       | OSCin_FREQ              | 7                                 | 448 to 500 MHz        | OSCin frequency range                                                                         | R29          | 26:24 [3]                        |  |
|                       | PLL_N_CAL               | 48                                | Divide-by-48          | Must be programmed to PLL_N value.                                                            | R29          | 22:5 [18]                        |  |
|                       | PLL_P                   | 2                                 | Divide-by-2           | PLL N Divider Prescaler (2 to 8)                                                              | R30          | 26:24 [3]                        |  |
|                       | PLL_N                   | 48                                | Divide-by-48          | PLL N Divider (1 to 262143)                                                                   | R30          | 22:5 [18]                        |  |
| uWire                 | uWire_LOCK              | 0                                 | Writable              | The values of registers R0 to R30 are lockable                                                | R31          | 5                                |  |



#### **REGISTER R0 TO R5**

Registers R0 through R5 control the 12 clock outputs CLKout0 to CLKout11. Register R0 controls CLKout0 and CLKout1, Register R1 controls CLKout2 and CLKout3, and so on. The X and Y in CLKoutX\_Y\_PD, CLKoutX\_Y\_DIV denote the actual clock output which may be from 0 to 11 where X is even and Y is odd. Two clock outputs CLKoutX and CLKoutY form a clock output group and are often run together in bit names as CLKoutX Y.

Two additional bits within the R0 to R5 register range are:

- The RESET bit, which is only in register R0.
- The POWERDOWN bit, which is only in register R1.

### CLKoutX\_Y\_PD, Powerdown CLKoutX\_Y Output Path

This bit powers down the clock group as specified by CLKoutX and CLKoutY. This includes the divider and output buffers.

## Table 3. CLKoutX\_Y\_PD

| R0-R5[31] | State                  |
|-----------|------------------------|
| 0         | Power up clock group   |
| 1         | Power down clock group |

#### RESET

The RESET bit is located in register R0 only. Setting this bit will cause the silicon default values to be loaded. When programming register R0 with the RESET bit set, all other programmed values are ignored. After resetting the device, the register R0 must be programmed again (with RESET = 0) to set non-default values in register R0.

The reset occurs on the falling edge of the LEuWire pin which loaded R0 with RESET = 1.

The RESET bit is automatically cleared upon writing any other register. For instance, when R0 is written to again with default values.

### **Table 4. RESET**

| R0[17] | State                         |
|--------|-------------------------------|
| 0      | Normal operation              |
| 1      | Reset (automatically cleared) |

#### **POWERDOWN**

The POWERDOWN bit is located in register R1 only. Setting the bit causes the device to enter powerdown mode. Normal operation is resumed by clearing this bit with MICROWIRE.

#### **Table 5. POWERDOWN**

| R1[17] | State            |
|--------|------------------|
| 0      | Normal operation |
| 1      | Powerdown        |

## CLKoutX\_Y\_DIV, Clock Output Divide

CLKoutX\_Y\_DIV sets the divide value for the clock group. The divide may be even or odd. Both even and odd divides output a 50% duty cycle clock.

Using a divide value of 26 or greater will cause the clock group to operate in extended mode.

Programming CLKoutX\_Y\_DIV can require special attention.



#### Table 6. CLKoutX Y DIV, 11 bits

| R0-R5[15:5]  | Divide Value | Power Mode    |
|--------------|--------------|---------------|
| 0 (0x00)     | Reserved     |               |
| 1 (0x01)     | 1            |               |
| 2 (0x02)     | 2 (1)        |               |
| 3 (0x03)     | 3            |               |
| 4 (0x04)     | 4 (1)        | Name of Marks |
| 5 (0x05)     | 5 (1)        | Normal Mode   |
| 6 (0x06)     | 6            |               |
|              |              |               |
| 24 (0x18)    | 24           |               |
| 25 (0x19)    | 25           |               |
| 26 (0x1A)    | 26           |               |
| 27 (0x1B)    | 27           |               |
|              |              | Extended Mode |
| 1044 (0x414) | 1044         | _             |
| 1045 (0x415) | 1045         | _             |

<sup>(1)</sup> After programming PLL\_N value, a SYNC must occur on channels using this divide value. Programming PLL\_N does generate a SYNC event automatically which satisfies this requirement, but NO\_SYNC\_CLKoutX\_Y must be set to 0 for these clock groups.

# **REGISTERS R6 TO R8**

# CLKoutX\_TYPE

The clock output types of the LMK03806 are individually programmable. The CLKoutX\_TYPE registers set the output type of an individual clock output to LVDS, LVPECL, LVCMOS, or powers down the output buffer. Note that LVPECL supports four different amplitude levels and LVCMOS supports single LVCMOS outputs, inverted, and normal polarity of each output pin for maximum flexibility.

The programming addresses table shows at what register and address the specified clock output CLKoutX\_TYPE register is located.

The CLKoutX\_TYPE table shows the programming definition for these registers.

Table 7. CLKoutX\_TYPE Programming Addresses

| CLKoutX  | Programming Address |
|----------|---------------------|
| CLKout0  | R6[19:16]           |
| CLKout1  | R6[23:20]           |
| CLKout2  | R6[27:24]           |
| CLKout3  | R6[31:28]           |
| CLKout4  | R7[19:16]           |
| CLKout5  | R7[23:20]           |
| CLKout6  | R7[27:24]           |
| CLKout7  | R7[31:28]           |
| CLKout8  | R8[19:16]           |
| CLKout9  | R8[23:20]           |
| CLKout10 | R8[27:24]           |
| CLKout11 | R8[31:28]           |

Table 8. CLKoutX TYPE, 4 bits

| R6-R8[31:28, 27:24, 23:20] | Definition |
|----------------------------|------------|
| 0 (0x00)                   | Power down |
| 1 (0x01)                   | LVDS       |



### Table 8. CLKoutX\_TYPE, 4 bits (continued)

| R6-R8[31:28, 27:24, 23:20] | Definition         |
|----------------------------|--------------------|
| 2 (0x02)                   | LVPECL (700 mVpp)  |
| 3 (0x03)                   | LVPECL (1200 mVpp) |
| 4 (0x04)                   | LVPECL (1600 mVpp) |
| 5 (0x05)                   | LVPECL (2000 mVpp) |
| 6 (0x06)                   | LVCMOS (Norm/Inv)  |
| 7 (0x07)                   | LVCMOS (Inv/Norm)  |
| 8 (0x08) <sup>(1)</sup>    | LVCMOS (Norm/Norm) |
| 9 (0x09) <sup>(1)</sup>    | LVCMOS (Inv/Inv)   |
| 10 (0x0A) <sup>(1)</sup>   | LVCMOS (Low/Norm)  |
| 11 (0x0A) <sup>(1)</sup>   | LVCMOS (Low/Inv)   |
| 12 (0x0C) <sup>(1)</sup>   | LVCMOS (Norm/Low)  |
| 13 (0x0D) <sup>(1)</sup>   | LVCMOS (Inv/Low)   |
| 14 (0x0E) <sup>(2)</sup>   | LVCMOS (Low/Low)   |

<sup>(1)</sup> It is recommended to use one of the complementary LVCMOS modes. Best noise performance is achieved using LVCMOS (Norm/Inv) or LVCMOS (Inv/Norm) due to the differential switching of the outputs. The next best performance is achieved using an LVCMOS mode with only one output on. Finally, LVCMOS (Norm/Norm) or LVCMOS (Inv/Inv) have the create the most switching noise.

### **REGISTER R9**

Register 9 contains no user programmable bits, but must be programmed as described in the register map.

#### **REGISTER R10**

### OSCout1 TYPE, LVPECL Output Amplitude Control

The OSCout1 clock output can only be used as an LVPECL output type. OSCout1\_TYPE sets the LVPECL output amplitude of the OSCout1 clock output.

Table 9. OSCout1\_TYPE, 2 bits

| R10[31:30] | Output Format      |
|------------|--------------------|
| 0 (0x00)   | LVPECL (700 mVpp)  |
| 1 (0x01)   | LVPECL (1200 mVpp) |
| 2 (0x02)   | LVPECL (1600 mVpp) |
| 3 (0x03)   | LVPECL (2000 mVpp) |

# OSCout0\_TYPE

The OSCout0 clock output has a programmable output type. The OSCout0\_TYPE register sets the output type to LVDS, LVPECL, LVCMOS, or powers down the output buffer. Note that LVPECL supports four different amplitude levels and LVCMOS supports dual and single LVCMOS outputs with inverted, and normal polarity of each output pin for maximum flexibility.

To turn on the output, the OSCout0\_TYPE must be set to a non-power down setting and enabled with EN\_OSCoutX, OSCout Output Enable.

Table 10. OSCout0\_TYPE, 4 bits

| R10[27:24] | Definition         |
|------------|--------------------|
| 0 (0x00)   | Powerdown          |
| 1 (0x01)   | LVDS               |
| 2 (0x02)   | LVPECL (700 mVpp)  |
| 3 (0x03)   | LVPECL (1200 mVpp) |

<sup>(2)</sup> It is recommended to use one of the complementary LVCMOS modes. Best noise performance is achieved using LVCMOS (Norm/Inv) or LVCMOS (Inv/Norm) due to the differential switching of the outputs. The next best performance is achieved using an LVCMOS mode with only one output on. Finally, LVCMOS (Norm/Norm) or LVCMOS (Inv/Inv) have the create the most switching noise.



### Table 10. OSCout0\_TYPE, 4 bits (continued)

| R10[27:24]               | Definition         |
|--------------------------|--------------------|
| 4 (0x04)                 | LVPECL (1600 mVpp) |
| 5 (0x05)                 | LVPECL (2000 mVpp) |
| 6 (0x06)                 | LVCMOS (Norm/Inv)  |
| 7 (0x07)                 | LVCMOS (Inv/Norm)  |
| 8 (0x08) <sup>(1)</sup>  | LVCMOS (Norm/Norm) |
| 9 (0x09) (1)             | LVCMOS (Inv/Inv)   |
| 10 (0x0A) <sup>(1)</sup> | LVCMOS (Low/Norm)  |
| 11 (0x0B) <sup>(1)</sup> | LVCMOS (Low/Inv)   |
| 12 (0x0C) <sup>(1)</sup> | LVCMOS (Norm/Low)  |
| 13 (0x0D) <sup>(1)</sup> | LVCMOS (Inv/Low)   |
| 14 (0x0E) <sup>(1)</sup> | LVCMOS (Low/Low)   |

<sup>(1)</sup> It is recommended to use one of the complementary LVCMOS modes. Best noise performance is achieved using LVCMOS (Norm/Inv) or LVCMOS (Inv/Norm) due to the differential switching of the outputs. The next best performance is achieved using an LVCMOS mode with only one output on. Finally, LVCMOS (Norm/Norm) or LVCMOS (Inv/Inv) have the create the most switching noise.

# EN\_OSCoutX, OSCout Output Enable

EN\_OSCoutX is used to enable an oscillator buffered output.

## Table 11. EN\_OSCout1

| R10[23] | Output State     |
|---------|------------------|
| 0       | OSCout1 Disabled |
| 1       | OSCout1 Enabled  |

### Table 12. EN\_OSCout0

| R10[22] | Output State     |
|---------|------------------|
| 0       | OSCout0 Disabled |
| 1       | OSCout0 Enabled  |

OSCout0 note: In addition to enabling the output with EN\_OSCout0. The OSCout0\_TYPE must be programmed to a non-power down value for the output buffer to power up.

## OSCoutX\_MUX, Clock Output Mux

Sets OSCoutX buffer to output a divided or bypassed OSCin signal. .

### Table 13. OSCout1 MUX

| R10[21] | Mux Output     |
|---------|----------------|
| 0       | Bypass divider |
| 1       | Divided        |

# Table 14. OSCout0\_MUX

| R10[20] | Mux Output     |
|---------|----------------|
| 0       | Bypass divider |
| 1       | Divided        |



### OSCout\_DIV, Oscillator Output Divide

The OSCout divider can be programmed from 2 to 8. Divide by 1 is achieved by bypassing the divider with OSCoutX\_MUX, Clock Output Mux.

Table 15. OSCout DIV, 3 bits

| R10[18:16] | Divide |
|------------|--------|
| 0 (0x00)   | 8      |
| 1 (0x01)   | 2      |
| 2 (0x02)   | 2      |
| 3 (0x03)   | 3      |
| 4 (0x04)   | 4      |
| 5 (0x05)   | 5      |
| 6 (0x06)   | 6      |
| 7 (0x07)   | 7      |

#### **REGISTER R11**

### NO SYNC CLKoutX Y

The NO\_SYNC\_CLKoutX\_Y bits prevent individual clock groups from becoming synchronized during a SYNC event. A reason to prevent individual clock groups from becoming synchronized is that during synchronization, the clock output is in a fixed low state or can have a glitch pulse.

By disabling SYNC on a clock group, it will continue to operate normally during a SYNC event.

Setting the NO\_SYNC\_CLKoutX\_Y bit has no effect on clocks already synchronized together.

Table 16. NO\_SYNC\_CLKoutX\_Y Programming Addresses

| NO_SYNC_CLKoutX_Y | Programming Address |
|-------------------|---------------------|
| CLKout0 and 1     | R11:20              |
| CLKout2 and 3     | R11:21              |
| CLKout4 and 5     | R11:22              |
| CLKout6 and 7     | R11:23              |
| CLKout8 and 9     | R11:24              |
| CLKout10 and 11   | R11:25              |

## Table 17. NO\_SYNC\_CLKoutX\_Y

| R11[25, 24, 23, 22, 21, 20] | Definition                     |
|-----------------------------|--------------------------------|
| 0                           | CLKoutX_Y will synchronize     |
| 1                           | CLKoutX Y will not synchronize |

### SYNC\_POL\_INV

Sets the polarity of the SYNC pin when input. When SYNC is asserted the clock outputs will transition to a low state.

Table 18. SYNC\_POL\_INV

| R11[16] | Polarity            |
|---------|---------------------|
| 0       | SYNC is active high |
| 1       | SYNC is active low  |



## SYNC TYPE

Sets the IO type of the SYNC pin.

## Table 19. SYNC\_TYPE, 2 bits

| R11[13:12] | Polarity                    |
|------------|-----------------------------|
| 0 (0x00)   | Input                       |
| 1 (0x01)   | Input /w pull-up resistor   |
| 2 (0x02)   | Input /w pull-down resistor |

## EN\_PLL\_XTAL

If an external crystal is being used to implement a discrete VCXO, the internal feedback amplifier must be enabled with this bit in order to complete the oscillator circuit.

## Table 20. EN\_PLL\_XTAL

| R11[5] | Oscillator Amplifier State |
|--------|----------------------------|
| 0      | Disabled                   |
| 1      | Enabled                    |

### **REGISTER R12**

### LD MUX

LD\_MUX sets the output value of the Ftest/LD pin.

All the outputs logic is active high when LD\_TYPE = 3 (Output). All the outputs logic is active low when LD\_TYPE = 4 (Output Inverted). For example, when LD\_MUX = 0 (Logic Low) and LD\_TYPE = 3 (Output) then Ftest/LD pin outputs a logic low. When LD\_MUX = 0 (Logic Low) and LD\_TYPE = 4 (Output Inverted) then Ftest/LD pin outputs a logic high.

Table 21. LD MUX, 5 bits

| R12[31:27] | Divide                 |
|------------|------------------------|
| 0 (0x00)   | Logic Low              |
| 1 (0x01)   | Reserved               |
| 2 (0x02)   | PLL DLD                |
| 3 (0x03)   | Reserved               |
|            |                        |
| 12 (0x0C)  | Reserved               |
| 13 (0x0D)  | PLL N                  |
| 14 (0x0E)  | PLL N/2                |
| 15 (0x0F)  | Reserved               |
| 16 (0x10)  | Reserved               |
| 17 (0x11)  | PLL R (1)              |
| 18 (0x12)  | PLL R/2 <sup>(1)</sup> |

<sup>(1)</sup> Only valid when LD\_MUX is not set to 2 (PLL\_DLD).

# LD\_TYPE

Sets the IO type of the LD pin.

Table 22. LD\_TYPE, 3 bits

| R12[26:24] | Polarity |
|------------|----------|
| 0 (0x00)   | Reserved |
| 1 (0x01)   | Reserved |



# Table 22. LD\_TYPE, 3 bits (continued)

| R12[26:24] | Polarity                    |
|------------|-----------------------------|
| 2 (0x02)   | Reserved                    |
| 3 (0x03)   | Output (push-pull)          |
| 4 (0x04)   | Output inverted (push-pull) |
| 5 (0x05)   | Output (open source)        |
| 6 (0x06)   | Output (open drain)         |

## SYNC\_PLL\_DLD

By setting SYNC\_PLL\_DLD a SYNC mode will be engaged (asserted SYNC) until the PLL locks.

# Table 23. SYNC\_PLL\_DLD

| R12[23] | Sync Mode Forced |
|---------|------------------|
| 0       | No               |
| 1       | Yes              |

### **REGISTER R13**

# READBACK\_TYPE

Sets the IO format of the readback pin. The open drain output type can be used to interface the LMK03806 with low voltage IO rails.

# Table 24. READBACK\_TYPE, 3 bits

| R13[26:24] | Polarity                    |
|------------|-----------------------------|
| 0 (0x00)   | Reserved                    |
| 1 (0x01)   | Reserved                    |
| 2 (0x02)   | Reserved                    |
| 3 (0x03)   | Output (push-pull)          |
| 4 (0x04)   | Output inverted (push-pull) |
| 5 (0x05)   | Output (open source)        |
| 6 (0x06)   | Output (open drain)         |

#### GPout0

Sets the output state of the GPout0 pin.

## Table 25. GPout0, 3 bits

| R13[18:16] | Output State   |
|------------|----------------|
| 0 (0x00)   | Reserved       |
| 1 (0x01)   | Reserved       |
| 2 (0x02)   | Weak pull-down |
| 3 (0x03)   | Low (0 V)      |
| 4 (0x04)   | High (3.3 V)   |

### **REGISTER 14**

# **GPout1**

Sets the output state of the GPout1 pin.



### Table 26. GPout1, 3 bits

| R14[26:24] | Output State   |
|------------|----------------|
| 0 (0x00)   | Reserved       |
| 1 (0x01)   | Reserved       |
| 2 (0x02)   | Weak pull-down |
| 3 (0x03)   | Low (0 V)      |
| 4 (0x04)   | High (3.3 V)   |

### **REGISTER 16**

Register 16 contains no user programmable bits, but must be programmed as described in the register map.

## **REGISTER 24**

# PLL\_C4\_LF, PLL Integrated Loop Filter Component

Internal loop filter components are available for the PLL, enabling either 3rd or 4th order loop filters without requiring external components.

Internal loop filter capacitor C4 can be set according to the following table.

Table 27. PLL C4 LF, 4 bits

| R24[31:28] | Loop Filter Capacitance (pF) |
|------------|------------------------------|
| 0 (0x00)   | 10 pF                        |
| 1 (0x01)   | 15 pF                        |
| 2 (0x02)   | 29 pF                        |
| 3 (0x03)   | 34 pF                        |
| 4 (0x04)   | 47 pF                        |
| 5 (0x05)   | 52 pF                        |
| 6 (0x06)   | 66 pF                        |
| 7 (0x07)   | 71 pF                        |
| 8 (0x08)   | 103 pF                       |
| 9 (0x09)   | 108 pF                       |
| 10 (0x0A)  | 122 pF                       |
| 11 (0x0B)  | 126 pF                       |
| 12 (0x0C)  | 141 pF                       |
| 13 (0x0D)  | 146 pF                       |
| 14 (0x0E)  | Reserved                     |
| 15 (0x0F)  | Reserved                     |
|            |                              |

# PLL\_C3\_LF, PLL Integrated Loop Filter Component

Internal loop filter components are available for the PLL, enabling either 3rd or 4th order loop filters without requiring external components.

Internal loop filter capacitor C3 can be set according to the following table.

Table 28. PLL\_C3\_LF, 4 bits

| R24[27:24] | Loop Filter Capacitance (pF) |
|------------|------------------------------|
| 0 (0x00)   | 10 pF                        |
| 1 (0x01)   | 11 pF                        |
| 2 (0x02)   | 15 pF                        |
| 3 (0x03)   | 16 pF                        |
| 4 (0x04)   | 19 pF                        |



### Table 28. PLL\_C3\_LF, 4 bits (continued)

| R24[27:24] | Loop Filter Capacitance (pF) |
|------------|------------------------------|
| 5 (0x05)   | 20 pF                        |
| 6 (0x06)   | 24 pF                        |
| 7 (0x07)   | 25 pF                        |
| 8 (0x08)   | 29 pF                        |
| 9 (0x09)   | 30 pF                        |
| 10 (0x0A)  | 33 pF                        |
| 11 (0x0B)  | 34 pF                        |
| 12 (0x0C)  | 38 pF                        |
| 13 (0x0D)  | 39 pF                        |
| 14 (0x0E)  | Reserved                     |
| 15 (0x0F)  | Reserved                     |

# PLL\_R4\_LF, PLL Integrated Loop Filter Component

Internal loop filter components are available for the PLL, enabling either 3rd or 4th order loop filters without requiring external components.

Internal loop filter resistor R4 can be set according to the following table.

Table 29. PLL\_R4\_LF, 3 bits

| ·          |  |
|------------|--|
| Resistance |  |
| 200 Ω      |  |
| 1 kΩ       |  |
| 2 kΩ       |  |
| 4 kΩ       |  |
| 16 kΩ      |  |
| Reserved   |  |
| Reserved   |  |
| Reserved   |  |
|            |  |

## PLL\_R3\_LF, PLL Integrated Loop Filter Component

Internal loop filter components are available for the PLL, enabling either 3rd or 4th order loop filters without requiring external components.

Internal loop filter resistor R3 can be set according to the following table.

Table 30. PLL\_R3\_LF, 3 bits

| R24[18:16] | Resistance |
|------------|------------|
| 0 (0x00)   | 200 Ω      |
| 1 (0x01)   | 1 kΩ       |
| 2 (0x02)   | 2 kΩ       |
| 3 (0x03)   | 4 kΩ       |
| 4 (0x04)   | 16 kΩ      |
| 5 (0x05)   | Reserved   |
| 6 (0x06)   | Reserved   |
| 7 (0x07)   | Reserved   |



#### **REGISTER 26**

### EN\_PLL\_REF\_2X, PLL Reference Frequency Doubler

Enabling the PLL reference frequency doubler allows for higher phase detector frequencies on the PLL than would normally be allowed with the given VCXO or Crystal frequency.

Higher phase detector frequencies reduces the PLL N values which makes the design of wider loop bandwidth filters possible.

Table 31. EN\_PLL\_REF\_2X

| R26[29] | Description                      |
|---------|----------------------------------|
| 0       | Reference frequency normal       |
| 1       | Reference frequency doubled (2x) |

## PLL\_CP\_GAIN, PLL Charge Pump Current

This bit programs the PLL charge pump output current level.

Table 32. PLL\_CP\_GAIN, 2 bits

| R26[27:26] | Charge Pump Current (μA) |
|------------|--------------------------|
| 0 (0x00)   | 100                      |
| 1 (0x01)   | 400                      |
| 2 (0x02)   | 1600                     |
| 3 (0x03)   | 3200                     |

# PLL\_DLD\_CNT

The reference and feedback of the PLL must be within the window of acceptable phase error for **PLL\_DLD\_CNT** cycles before PLL digital lock detect is asserted.

Table 33. PLL\_DLD\_CNT, 14 bits

| <u> </u> |  |
|----------|--|
| Divide   |  |
| Reserved |  |
| 1        |  |
| 2        |  |
| 3        |  |
|          |  |
| 16,382   |  |
| 16,383   |  |
|          |  |

### **REGISTER 28**

### PLL R, PLL R Divider

The reference path into the PLL phase detector includes the PLL R divider.

The valid values for PLL\_R are shown in the table below.

Table 34. PLL R, 12 bits

| R28[31:20] | Divide    |
|------------|-----------|
| 0 (0x00)   | Not Valid |
| 1 (0x01)   | 1         |
| 2 (0x02)   | 2         |
| 3 (0x03)   | 3         |
|            |           |



## Table 34. PLL\_R, 12 bits (continued)

| R28[31:20]    | Divide |
|---------------|--------|
| 4,094 (0xFFE) | 4,094  |
| 4,095 (0xFFF) | 4,095  |

### **REGISTER 29**

# OSCin\_FREQ, PLL Oscillator Input Frequency Register

The frequency of the PLL reference input to the PLL Phase Detector (OSCin/OSCin\* port) must be programmed in order to support proper operation of the frequency calibration routine which locks the internal VCO to the target frequency.

Table 35. OSCin\_FREQ, 3 bits

| R29[26:24] | OSCin Frequency     |
|------------|---------------------|
| 0 (0x00)   | 0 to 63 MHz         |
| 1 (0x01)   | >63 MHz to 127 MHz  |
| 2 (0x02)   | >127 MHz to 255 MHz |
| 3 (0x03)   | Reserved            |
| 4 (0x04)   | >255 MHz to 500 MHz |

## PLL\_N\_CAL, PLL N Calibration Divider

During the frequency calibration routine, the PLL uses the divide value of the PLL\_N\_CAL register instead of the divide value of the PLL\_N register to lock the VCO to the target frequency.

Table 36. PLL N CAL, 18 bits

| R29[22:5]         | Divide    |
|-------------------|-----------|
| 0 (0x00)          | Not Valid |
| 1 (0x01)          | 1         |
| 2 (0x02)          | 2         |
|                   |           |
| 262,143 (0x3FFFF) | 262,143   |

# **REGISTER 30**

Programming Register 30 triggers the frequency calibration routine. This calibration routine will also generate a SYNC event.

## PLL\_P, PLL N Prescaler Divider

The PLL N Prescaler divides the output of the VCO and is connected to the PLL N divider.

Table 37. PLL\_P, 3 bits

| R30[26:24] | Divide Value |
|------------|--------------|
| 0 (0x00)   | 8            |
| 1 (0x01)   | 2            |
| 2 (0x02)   | 2            |
| 3 (0x03)   | 3            |
| 4 (0x04)   | 4            |
| 5 (0x05)   | 5            |
| 6 (0x06)   | 6            |
| 7 (0x07)   | 7            |



## PLL\_N, PLL N Divider

The feeback path into the PLL phase detector includes the PLL N divider.

Each time register 30 is updated via the MICROWIRE interface, a frequency calibration routine runs to lock the VCO to the target frequency. During this calibration PLL\_N is substituted with PLL\_N\_CAL.

The valid values for PLL\_N are shown in the table below.

Table 38. PLL\_N, 18 bits

| R30[22:5]         | Divide    |  |  |  |  |
|-------------------|-----------|--|--|--|--|
| 0 (0x00)          | Not Valid |  |  |  |  |
| 1 (0x01)          | 1         |  |  |  |  |
| 2 (0x02)          | 2         |  |  |  |  |
|                   |           |  |  |  |  |
| 262,143 (0x3FFFF) | 262,143   |  |  |  |  |

## **REGISTER 31**

## $READBACK\_ADDR$

Table 39. READBACK\_ADDR

| R31[20:16] | State    |  |  |  |  |  |
|------------|----------|--|--|--|--|--|
| 0          | R0       |  |  |  |  |  |
| 1          | R1       |  |  |  |  |  |
| 2          | R2       |  |  |  |  |  |
| 3          | R3       |  |  |  |  |  |
| 4          | R4       |  |  |  |  |  |
| 5          | R5       |  |  |  |  |  |
| 6          | R6       |  |  |  |  |  |
| 7          | R7       |  |  |  |  |  |
| 8          | R8       |  |  |  |  |  |
| 9          | R9       |  |  |  |  |  |
| 10         | R10      |  |  |  |  |  |
| 11         | R11      |  |  |  |  |  |
| 12         | R12      |  |  |  |  |  |
| 13         | R13      |  |  |  |  |  |
| 14         | R14      |  |  |  |  |  |
| 15         | Reserved |  |  |  |  |  |
| 16         | R16      |  |  |  |  |  |
| 17         | Reserved |  |  |  |  |  |
|            |          |  |  |  |  |  |
| 23         | Reserved |  |  |  |  |  |
| 24         | R24      |  |  |  |  |  |
| 25         | Reserved |  |  |  |  |  |
| 26         | R26      |  |  |  |  |  |
| 27         | Reserved |  |  |  |  |  |
| 28         | R28      |  |  |  |  |  |
| 29         | R29      |  |  |  |  |  |
| 30         | R30      |  |  |  |  |  |



#### uWire LOCK

Setting uWire\_LOCK will prevent any changes to uWire registers R0 to R30. Only by clearing the uWire\_LOCK bit in R31 can the uWire registers be unlocked and written to once more.

It is not necessary to lock the registers to perform a readback operation.

#### Table 40. uWire LOCK

| R31[5] | State                           |  |  |  |  |
|--------|---------------------------------|--|--|--|--|
| 0      | Registers unlocked              |  |  |  |  |
| 1      | Registers locked, Write-protect |  |  |  |  |

### APPLICATION INFORMATION

### **Crystal Interface**

The LMK03806 has an integrated crystal oscillator circuit on that supports a fundamental mode, AT-cut crystal. The crystal interface is shown in Figure 11.



Figure 11. Crystal Interface

The load capacitance ( $C_L$ ) is specific to the crystal, but usually on the order of 18 - 20 pF. While  $C_L$  is specified for the crystal, the OSCin input capacitance ( $C_{IN}$  = 6 pF typical) of the device and PCB stray capacitance ( $C_{STRAY}$  ~ 1~3 pF) can affect the discrete load capacitor values,  $C_1$  and  $C_2$ .

For the parallel resonant circuit, the discrete capacitor values can be calculated as follows:

$$C_{L} = (C_{1} * C_{2}) / (C_{1} + C_{2}) + C_{IN} + C_{STRAY}$$
(1)

Typically,  $C_1 = C_2$  for optimum symmetry, so Equation 1 can be rewritten in terms of  $C_1$  only:

$$C_{L} = C_{1}^{2} / (2 * C_{1}) + C_{IN} + C_{STRAY}$$
 (2)

Finally, solve for C<sub>1</sub>:

$$C_1 = (C_L - C_{IN} - C_{STRAY})^2$$
 (3)

Electrical Characteristics provides crystal interface specifications with conditions that ensure start-up of the crystal, but it does not specify crystal power dissipation. The designer will need to ensure the crystal power dissipation does not exceed the maximum drive level specified by the crystal manufacturer. Overdriving the crystal can cause premature aging, frequency shift, and eventual failure. Drive level should be held at a sufficient level necessary to start-up and maintain steady-state operation.

The power dissipated in the crystal, PXTAL, can be computed by:

$$P_{XTAL} = I_{RMS}^{2} * R_{ESR}^{*} (1 + C_0/C_L)^2$$
(4)

Where:

- I<sub>RMS</sub> is the RMS current through the crystal.
- R<sub>FSR</sub> is the max. equivalent series resistance specified for the crystal
- C<sub>L</sub> is the load capacitance specified for the crystal
- C<sub>0</sub> is the min. shunt capacitance specified for the crystal

I<sub>RMS</sub> can be measured using a current probe (e.g. Tektronix CT-6 or equivalent) placed on the leg of the crystal connected to OSCin\* with the oscillation circuit active.

Submit Documentation Feedback

Copyright © 2011–2012, Texas Instruments Incorporated



As shown in Figure 11, an external resistor,  $R_{LIM}$ , can be used to limit the crystal drive level, if necessary. If the power dissipated in the selected crystal is higher than the drive level specified for the crystal with  $R_{LIM}$  shorted, then a larger resistor value is mandatory to avoid overdriving the crystal. However, if the power dissipated in the crystal is less than the drive level with  $R_{LIM}$  shorted, then a zero value for  $R_{LIM}$  can be used. As a starting point, a suggested value for  $R_{LIM}$  is 1.5 k $\Omega$ .

#### **External Reference Interface**

The LMK03806 has an the ability to be driven by an external reference. Typical external reference interfaces are shown in Figure 12 and Figure 13.

In applications where the external reference amplitude is less than the  $V_{OSCin}$  specification of 2.4  $V_{pp}$  Figure 12 is an appropriate method of interfacing the reference to the LMK03806.

In applications where the external reference amplitude is greater than the  $V_{OSCin}$  specification of 2.4  $V_{pp}$  Figure 13 is an appropriate method of interfacing the reference to the LMK03806.

In both cases C1 and C2 should be present a low impedance at the reference frequency. A typical value for C1 and C2 is 0.1  $\mu$ F.



Figure 12. LVCMOS External Reference Interface



Figure 13. 3.3 V<sub>pp</sub> External Reference Interface

Using an external reference, such as a crystal oscillator (XO), may provide better phase noise than a crystal at offsets below the loop bandwidth. If the jitter integration bandwidth for the application of interest is above the loop filter bandwidth, the added phase noise of a crystal will not be a significant jitter contributor and may be a more cost effective solution than an XO. Also, operating at higher reference frequencies allows higher phase detector frequencies, which also improves in band PLL phase noise performance.

#### DIGITAL LOCK DETECT

The digital lock detect circuit is used to determine the lock status of the PLL. The flowchart in Figure 14 shows the general way this circuit works.

| Event      | PLL | Window size (ε) | Lock count  |
|------------|-----|-----------------|-------------|
| PLL Locked | PLL | 3.7 ns          | PLL_DLD_CNT |



For a digital lock detect event to occur there must be a number of PLL phase detector cycles during which the time/phase error of the PLL\_R reference and PLL\_N feedback signal edges are within the 3.7 ns window size of the LMK03806. "Lock count" is the term which is used to specify how many PLL phase detector cycles have been within the window size of 3.7 ns at any given time. Since there must be a specified number phase detector events before a lock event occurs, a minimum digital lock event time can be calculated as "lock count" / fpD.



Figure 14. Digital Lock Detect Flow Diagram

A user specified ppm accuracy for lock detect is programmable using a lock count register. By using Equation 5, values for a "lock count" and "window size" can be chosen to set the frequency accuracy required by the system in ppm before the digital lock detect event occurs. Units of PD are Hertz:

$$ppm = \frac{2e6 \times 3.7 \text{ ns} \times f_{PD}}{PLL\_DLD\_CNT}$$
(5)

The effect of the "lock count" value is that it shortens the effective lock window size by dividing the "window size" by "lock count".

If at any time the PLL\_R reference and PLL\_N feedback signals are outside the time window set by "window size", then the "lock count" value is reset to 0.

For example, to calculate the minimum PLL digital lock time given a PLL phase detector frequency of 40 MHz and PLL\_DLD\_CNT = 10,000. Then the minimum lock time of PLL will be 10,000 / 40 MHz =  $250 \mu s$ .

Submit Documentation Feedback



#### POWER SUPPLY

### **Current Consumption / Power Dissipation Calculations**

From Table 41 the current consumption can be calculated for any configuration.

For example, the current for the entire device with 1 LVDS (CLKout0) and 1 LVPECL 1.6 Vpp /w 240 ohm emitter resistors (CLKout1) output active with a clock output divide = 1, and no other features enabled can be calculated by adding up the following blocks: core current, base clock distribution, clock output group, clock divider, one LVDS output buffer current, and one LVPECL output buffer current. There will also be one LVPECL output drawing emitter current, which means some of the power from the current draw of the device is dissipated in the external emitter resistors which doesn't add to the thermal power dissipation budget for the device. In addition to emitter resistor power, power dissipated in the load for LVDS/LVPECL do not contribute to the thermal power dissipation budget for the device.

For total current consumption of the device, add up the significant functional blocks. In this example, 212.9 mA =

- 122 mA (core current)
- 17.3 mA (base clock distribution)
- 2.8 mA (CLKout group for 2 outputs)
- 25.5 mA (CLKout0 & 1 divider)
- 14.3 mA (LVDS buffer)
- 31 mA (LVPECL 1.6 Vpp buffer /w 240 ohm emitter resistors)

Once total current consumption has been calculated, power dissipated by the device can be calculated. The power dissipation of the device is equation to the total current entering the device multiplied by the voltage at the device minus the power dissipated in any emitter resistors connected to any of the LVPECL outputs or any other external load power dissipation. Continuing the above example which has 212.9 mA total Icc and one output with 240 ohm emitter resistors and one LVDS output. Total IC power = 666 mW = 3.3 V \* 212.9 mA - 35 mW - 1.5 mW.

Table 41. Typical Current Consumption for Selected Functional Blocks  $(T_A = 25 \text{ °C}, V_{CC} = 3.3 \text{ V})$ 

| Block                      | Condition                                                                | Typical<br>I <sub>CC</sub><br>(mA) | Power<br>dissipated in<br>device<br>(mW) <sup>(1)</sup> | Power<br>dissipated<br>externally<br>(mW) <sup>(2)</sup> |
|----------------------------|--------------------------------------------------------------------------|------------------------------------|---------------------------------------------------------|----------------------------------------------------------|
|                            | Core and Functional Blocks                                               | •                                  |                                                         |                                                          |
| Core                       | Internal VCO Locked                                                      | 122                                | 403                                                     | -                                                        |
| Base Clock<br>Distribution | At least 1 CLKoutX_Y_PD = 0                                              | 17.3                               | 57.1                                                    | -                                                        |
| CLKout Group               | Each CLKout group (CLKout0/1 & 10/11, CLKout2/3 & 4/5, CLKout 6/7 & 8/9) | 2.8                                | 9.2                                                     | -                                                        |
| 0 5                        | Divide < 25                                                              | 25.5                               | 84.1                                                    | -                                                        |
| Clock Divider              | Divide >= 25                                                             | 29.6                               | 97.7                                                    | -                                                        |
| SYNC Asserted              | While SYNC is asserted, this extra current is drawn                      | 1.7                                | 5.6                                                     | -                                                        |
| Crystal Mode               | Crystal Oscillator Buffer                                                | 1.8                                | 5.9                                                     | -                                                        |
| OSCin Doubler              | EN_OSCin_2X = 1                                                          | 2.8                                | 9.2                                                     | -                                                        |
|                            | Clock Output Buffers                                                     | 1                                  |                                                         |                                                          |
| LVDS                       | 100 ohm differential termination                                         | 14.3                               | 45.7                                                    | 1.5                                                      |

<sup>(1)</sup> Assuming  $\theta_{JA}$  = 15 °C/W, the total power dissipated on chip must be less than (125 °C - 85 °C) / 16 °C/W = 2.5 W to guarantee a junction temperature is less than 125 °C.

<sup>2)</sup> Worst case power dissipation can be estimated by multiplying typical power dissipation with a factor of 1.15.



Table 41. Typical Current Consumption for Selected Functional Blocks  $(T_A = 25 \, ^{\circ}\text{C}, \, V_{CC} = 3.3 \, \text{V})$  (continued)

| Block      | Condition                            |                          | Typical<br>I <sub>CC</sub><br>(mA) | Power<br>dissipated in<br>device<br>(mW) <sup>(1)</sup> | Power<br>dissipated<br>externally<br>(mW) <sup>(2)</sup> |
|------------|--------------------------------------|--------------------------|------------------------------------|---------------------------------------------------------|----------------------------------------------------------|
|            | LVPECL 2.0 Vpp, AC coupled using 2   | 40 ohm emitter resistors | 32                                 | 70.6                                                    | 35                                                       |
|            | LVPECL 1.6 Vpp, AC coupled using 2   | 31                       | 67.3                               | 35                                                      |                                                          |
| LVPECL (3) | LVPECL 1.6 Vpp, AC coupled using 1   | 46                       | 91.8                               | 60                                                      |                                                          |
|            | LVPECL 1.2 Vpp, AC coupled using 2   | 30                       | 59                                 | 40                                                      |                                                          |
|            | LVPECL 0.7 Vpp, AC coupled using 2   | 29                       | 55.7                               | 40                                                      |                                                          |
|            | LVCMOS Pair (CLKoutX_Y_TYPE          | 3 MHz                    | 24                                 | 79.2                                                    | -                                                        |
|            | = 6 to 10)<br>C <sub>1</sub> = 5 pF  | 30 MHz                   | 26.5                               | 87.5                                                    | -                                                        |
| LVCMOC     | ο <u>Γ</u> = 3 βι                    | 150 MHz                  | 36.5                               | 120.5                                                   | -                                                        |
| LVCMOS     | LVCMOS Single (CLKoutX_Y_TYPE        | 3 MHz                    | 15                                 | 49.5                                                    | -                                                        |
|            | = 11 to 13)<br>C <sub>1</sub> = 5 pF | 30 MHz                   | 16                                 | 52.8                                                    | -                                                        |
|            | Ο <sub>L</sub> – 3 βι                | 150 MHz                  | 21.5                               | 71                                                      | -                                                        |

<sup>(3)</sup> Power is dissipated externally in LVPECL emitter resistors. The externally dissipated power is calculated as twice the DC voltage level of one LVPECL clock output pin squared over the emitter resistance. That is to say power dissipated in emitter resistors = 2 \* Vem<sup>2</sup> / Rem

#### THERMAL MANAGEMENT

Power consumption of the LMK03806 can be high enough to require attention to thermal management. For reliability and performance reasons the die temperature should be limited to a maximum of 125 °C. That is, as an estimate,  $T_A$  (ambient temperature) plus device power consumption times  $\theta_{JA}$  should not exceed 125 °C.

The package of the device has an exposed pad that provides the primary heat removal path as well as excellent electrical grounding to a printed circuit board. To maximize the removal of heat from the package a thermal land pattern including multiple vias to a ground plane must be incorporated on the PCB within the footprint of the package. The exposed pad must be soldered down to ensure adequate heat conduction out of the package.

A recommended land and via pattern is shown in Figure 15. More information on soldering WQFN packages and gerber footprints can be obtained: http://www.national.com/analog/packaging/.

A recommended footprint including recommended solder mask and solder paste layers can be found at: http://www.national.com/analog/packaging/gerber for the NKD0064A package.



Figure 15. Recommended Land and Via Pattern

www.ti.com

To minimize junction temperature it is recommended that a simple heat sink be built into the PCB (if the ground plane layer is not exposed). This is done by including a copper area of about 2 square inches on the opposite side of the PCB from the device. This copper area may be plated or solder coated to prevent corrosion but should not have conformal coating (if possible), which could provide thermal insulation. The vias shown in Figure 15 should connect these top and bottom copper layers and to the ground layer. These vias act as "heat pipes" to carry the thermal energy away from the device side of the board to where it can be more effectively dissipated.



## PACKAGE OPTION ADDENDUM

11-Apr-2013

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| LMK03806BISQ/NOPB  | ACTIVE | WQFN         | NKD                | 64   | 1000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-3-260C-168 HR | -40 to 85    | K03806BISQ        | Samples |
| LMK03806BISQE/NOPB | ACTIVE | WQFN         | NKD                | 64   | 250            | Green (RoHS<br>& no Sb/Br) | SN               | Level-3-260C-168 HR | -40 to 85    | K03806BISQ        | Samples |
| LMK03806BISQX/NOPB | ACTIVE | WQFN         | NKD                | 64   | 2000           | Green (RoHS<br>& no Sb/Br) | SN               | Level-3-260C-168 HR | -40 to 85    | K03806BISQ        | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, Tl Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Mar-2013

# TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMK03806BISQ/NOPB  | WQFN            | NKD                | 64 | 1000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |
| LMK03806BISQE/NOPB | WQFN            | NKD                | 64 | 250  | 178.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |
| LMK03806BISQX/NOPB | WQFN            | NKD                | 64 | 2000 | 330.0                    | 16.4                     | 9.3        | 9.3        | 1.3        | 12.0       | 16.0      | Q1               |

www.ti.com 26-Mar-2013



\*All dimensions are nominal

| 7 III GITTIOTIOTOTIO GITO TIOTITIGI |              |                 |      |      |             |            |             |
|-------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMK03806BISQ/NOPB                   | WQFN         | NKD             | 64   | 1000 | 367.0       | 367.0      | 38.0        |
| LMK03806BISQE/NOPB                  | WQFN         | NKD             | 64   | 250  | 213.0       | 191.0      | 55.0        |
| LMK03806BISQX/NOPB                  | WQFN         | NKD             | 64   | 2000 | 367.0       | 367.0      | 38.0        |



WQFN



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



WQFN



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271).



WQFN



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>