

## LMH6550 Differential, High Speed Op Amp

Check for Samples: LMH6550

#### **FEATURES**

- 400 MHz -3 dB Bandwidth ( $V_{OUT} = 0.5 V_{PP}$ )
- 90 MHz 0.1 dB Bandwidth
- 3000 V/µs Slew Rate
- 8 ns Settling Time to 0.1%
- -92/-103 dB HD2/HD3 @ 5 MHz
- 10 ns Shutdown/Enable

#### **APPLICATIONS**

- Differential AD Driver
- Video Over Twisted Pair
- Differential Line Driver
- Single End to Differential Converter
- High Speed Differential Signaling
- IF/RF Amplifier
- SAW Filter Buffer/Driver

## DESCRIPTION

The LMH™6550 is a high performance voltage feedback differential amplifier. The LMH6550 has the high speed and low distortion necessary for driving high performance ADCs as well as the current handling capability to drive signals over balanced transmission lines like CAT 5 data cables. The LMH6550 can handle a wide range of video and data formats.

With external gain set resistors, the LMH6550 can be used at any desired gain. Gain flexibility coupled with high speed makes the LMH6550 suitable for use as an IF amplifier in high performance communications equipment.

The LMH6550 is available in the space saving SOIC and VSSOP packages.

## **Typical Application**



For 
$$R_M \ll R_G$$
:

DesignTarget:

$$A_{v} = \frac{V_{O}}{V_{I}} \cong \frac{R_{F}}{R_{G}}$$

$$R_{IN} \cong \frac{2R_{G}(1+A_{v})}{2+A_{v}}$$

1) Set 
$$R_T = \frac{1}{\frac{1}{R_S} - \frac{1}{R_{IN}}}$$

2) Set 
$$R_M = R_T || R_S$$

Figure 1. Single Ended to Differential ADC Driver

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

LMH is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



### **Connection Diagram**



Figure 2. 8-Pin SOIC & VSSOP - Top View See Package Number D0008A & DGK0008A



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings (1)(2)

| Absolute maximum Natings                      |                 |
|-----------------------------------------------|-----------------|
| ESD Tolerance (3)                             |                 |
| Human Body Model                              | 2000V           |
| Machine Model                                 | 200V            |
| Supply Voltage                                | 13.2V           |
| Common Mode Input Voltage                     | ±V <sub>S</sub> |
| Maximum Input Current (pins 1, 2, 7, 8)       | 30 mA           |
| Maximum Output Current (pins 4, 5)            | (4)             |
| Maximum Junction Temperature                  | 150°C           |
| Soldering Information:                        |                 |
| See Product Folder at www.ti.com and SNOA549C |                 |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) Human body model: 1.5 k $\Omega$  in series with 100 pF. Machine model: 0 $\Omega$  in series with 200pF.
- (4) The maximum output current (I<sub>OUT</sub>) is determined by device power dissipation limitations.

## Operating Ratings (1)

| Operating Temperature Range                                  | −40°C to +85°C  |
|--------------------------------------------------------------|-----------------|
| Storage Temperature Range                                    | −65°C to +150°C |
| Total Supply Voltage                                         | 4.5V to 12V     |
| Package Thermal Resistance (θ <sub>JA</sub> ) <sup>(2)</sup> |                 |
| 8-Pin SOIC                                                   | 150°C/W         |
| 8-Pin VSSOP                                                  | 235°C/W         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.
- (2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_{D} = (T_{J(MAX)} T_A)/\theta_{JA}$ . All numbers apply for package soldered directly into a 2 layer PC board with zero air flow.



## ±5V Electrical Characteristics (1)

Single ended in differential out,  $T_A$  = 25°C,  $V_S$  = ±5V,  $V_{CM}$  = 0V,  $R_F$  =  $R_G$  = 365 $\Omega$ ,  $R_L$  = 500 $\Omega$ ; Unless specified. **Boldface** limits apply at the temperature extremes.

| Symbol                 | Parameter                                         | Conditions                                                  | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max (2)         | Units  |
|------------------------|---------------------------------------------------|-------------------------------------------------------------|--------------------|--------------------|-----------------|--------|
| AC Perfor              | rmance (Differential)                             |                                                             |                    |                    | •               |        |
| SSBW                   | Small Signal -3 dB Bandwidth                      | $V_{OUT} = 0.5 V_{PP}$                                      |                    | 400                |                 | MHz    |
| LSBW                   | Large Signal -3 dB Bandwidth                      | V <sub>OUT</sub> = 2 V <sub>PP</sub>                        |                    | 380                |                 | MHz    |
|                        | Large Signal -3 dB Bandwidth                      | V <sub>OUT</sub> = 4 V <sub>PP</sub>                        |                    | 320                |                 | MHz    |
|                        | 0.1 dB Bandwidth                                  | $V_{OUT} = 0.5 V_{PP}$                                      |                    | 90                 |                 | MHz    |
|                        | Slew Rate                                         | 4V Step (4)                                                 | 2000               | 3000               |                 | V/µs   |
|                        | Rise/Fall Time                                    | 2V Step                                                     |                    | 1                  |                 | ns     |
|                        | Settling Time                                     | 2V Step, 0.1%                                               |                    | 8                  |                 | ns     |
| V <sub>CM</sub> Pin A  | C Performance (Common Mode Feedl                  | pack Amplifier)                                             |                    |                    | •               |        |
|                        | Common Mode Small Signal Bandwidth                | V <sub>CM</sub> Bypass Capacitor Removed                    |                    | 210                |                 | MHz    |
|                        | Slew Rate                                         | V <sub>CM</sub> Bypass Capacitor Removed                    |                    | 200                |                 | V/µs   |
| Distortion             | and Noise Response                                | 1                                                           | II.                | I.                 | I.              | I.     |
| HD2                    | 2 <sup>nd</sup> Harmonic Distortion               | $V_{O} = 2 V_{PP}, f = 5 MHz, R_{L} = 800\Omega$            |                    | -92                |                 |        |
|                        |                                                   | $V_{O} = 2 V_{PP}, f = 20 MHz, R_{L} = 800\Omega$           |                    | -78                |                 | dBc    |
|                        |                                                   | $V_{O} = 2 V_{PP}, f = 70 MHz, R_{L} = 800\Omega$           |                    | -59                |                 |        |
| HD3                    | 3 <sup>rd</sup> Harmonic Distortion               | $V_{O} = 2 V_{PP}, f = 5 MHz, R_{L} = 800\Omega$            |                    | -103               |                 |        |
|                        |                                                   | $V_{O} = 2 V_{PP}, f = 20 MHz, R_{L} = 800\Omega$           |                    | -88                |                 | dBc    |
|                        |                                                   | $V_{O} = 2 V_{PP}, f = 70 MHz, R_{L} = 800\Omega$           |                    | -50                |                 |        |
| e <sub>n</sub>         | Input Referred Voltage Noise                      | f ≥ 1 MHz                                                   |                    | 6.0                |                 | nV/√Hz |
| i <sub>n</sub>         | Input Referred Noise Current                      | f ≥ 1 MHz                                                   |                    | 1.5                |                 | pA/√Hz |
| Input Cha              | racteristics (Differential)                       |                                                             |                    |                    |                 |        |
| V <sub>OSD</sub>       | Input Offset Voltage                              | Differential Mode, V <sub>ID</sub> = 0, V <sub>CM</sub> = 0 |                    | 1                  | ±4<br><b>±6</b> | mV     |
|                        | Input Offset Voltage Average<br>Temperature Drift | (5)                                                         |                    | 1.6                |                 | μV/°C  |
| I <sub>BI</sub>        | Input Bias Current                                | (6)                                                         | 0                  | -8                 | -16             | μA     |
|                        | Input Bias Current Average<br>Temperature Drift   | (5)                                                         |                    | 9.6                |                 | nA/°C  |
|                        | Input Bias Difference                             | Difference in Bias Currents Between the Two Inputs          |                    | 0.3                |                 | μΑ     |
| CMRR                   | Common Mode Rejection Ratio                       | DC, V <sub>CM</sub> = 0V, V <sub>ID</sub> = 0V              | 72                 | 82                 |                 | dBc    |
| R <sub>IN</sub>        | Input Resistance                                  | Differential                                                |                    | 5                  |                 | ΜΩ     |
| C <sub>IN</sub>        | Input Capacitance                                 | Differential                                                |                    | 1                  |                 | pF     |
| CMVR                   | Input Common Mode Voltage Range                   | CMRR > 53 dB                                                | +3.1<br>-4.6       | +3.2<br>-4.7       |                 | V      |
| V <sub>CM</sub> Pin Ir | nput Characteristics (Common Mode F               | eedback Amplifier)                                          |                    |                    |                 |        |
| V <sub>OSC</sub>       | Input Offset Voltage                              | Common Mode, V <sub>ID</sub> = 0                            |                    | 1                  | ±5<br><b>±8</b> | mV     |
|                        | Input Offset Voltage Average<br>Temperature Drift | (5)                                                         |                    | 25                 |                 | μV/°C  |
|                        | Input Bias Current                                | (6)                                                         |                    | -2                 |                 | μA     |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.

<sup>(2)</sup> Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods.

<sup>(3)</sup> Typical numbers are the most likely parametric norm.

<sup>(4)</sup> Slew Rate is the average of the rising and falling edges.

<sup>(5)</sup> Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.

<sup>6)</sup> Negative input current implies current flowing out of the device.



## ±5V Electrical Characteristics (1) (continued)

Single ended in differential out,  $T_A$  = 25°C,  $V_S$  = ±5V,  $V_{CM}$  = 0V,  $R_F$  =  $R_G$  = 365 $\Omega$ ,  $R_L$  = 500 $\Omega$ ; Unless specified. **Boldface** limits apply at the temperature extremes.

| Symbol                | Parameter                           | Conditions                                                                                                       | Min <sup>(2)</sup>  | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units |
|-----------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------|--------------------|--------------------|-------|
|                       | V <sub>CM</sub> CMRR                | $V_{ID}$ = 0V, 1V Step on $V_{CM}$ Pin, Measure $V_{OD}$                                                         | 70                  | 75                 |                    | dB    |
|                       | Input Resistance                    |                                                                                                                  |                     | 25                 |                    | kΩ    |
|                       | Common Mode Gain                    | $\Delta V_{O,CM}/\Delta V_{CM}$                                                                                  | 0.995               | 0.997              | 1.005              | V/V   |
| Output Per            | formance                            |                                                                                                                  |                     |                    |                    |       |
|                       | Output Voltage Swing                | Peak to Peak, Differential                                                                                       | 7.38<br><b>7.18</b> | 7.8                |                    | V     |
|                       | Output Common Mode Voltage<br>Range | V <sub>ID</sub> = 0 V,                                                                                           | ±3.69               | ±3.8               |                    | V     |
| l <sub>out</sub>      | Linear Output Current               | V <sub>OUT</sub> = 0V                                                                                            | ±63                 | ±75                |                    | mA    |
| Short Circuit Current |                                     | Output Shorted to Ground V <sub>IN</sub> = 3V Single Ended <sup>(7)</sup>                                        |                     | ±200               |                    | mA    |
|                       | Output Balance Error                | $\Delta V_{OUT}$ Common Mode / $\Delta V_{OUT}$<br>Differential, $V_{OUT}$ = 1 $V_{PP}$ Differential, f = 10 MHz |                     | -68                |                    | dB    |
| Miscellane            | ous Performance                     | 1                                                                                                                |                     |                    | •                  |       |
|                       | Enable Voltage Threshold            | Pin 7                                                                                                            | 2.0                 |                    |                    | V     |
|                       | Disable Voltage Threshold           | Pin 7                                                                                                            |                     |                    | 1.5                | V     |
|                       | Enable Pin Current                  | V <sub>EN</sub> =0V <sup>(8)</sup>                                                                               |                     | -250               |                    | μΑ    |
|                       |                                     | V <sub>EN</sub> =4V <sup>(8)</sup>                                                                               |                     | 55                 |                    |       |
|                       | Enable/Disable Time                 |                                                                                                                  |                     | 10                 |                    | ns    |
| A <sub>VOL</sub>      | Open Loop Gain                      | Differential                                                                                                     |                     | 70                 |                    | dB    |
| PSRR                  | Power Supply Rejection Ratio        | DC, $\Delta V_S = \pm 1V$                                                                                        | 74                  | 90                 |                    | dB    |
|                       | Supply Current                      | R <sub>L</sub> = ∞                                                                                               | 18                  | 20                 | 24<br><b>27</b>    | mA    |
|                       | Disabled Supply Current             |                                                                                                                  |                     | 1                  | 1.2                | mA    |

- The maximum output current ( $I_{OUT}$ ) is determined by device power dissipation limitations. Negative input current implies current flowing out of the device.

## 5V Electrical Characteristics (1)

Single ended in differential out,  $T_A$  = 25°C,  $A_V$  = +1,  $V_S$  = 5V,  $V_{CM}$  = 2.5V,  $R_F$  =  $R_G$  = 365 $\Omega$ ,  $R_L$  = 500 $\Omega$ ; Unless specified. Boldface limits apply at the temperature extremes.

| Symbol                | Parameter                          | Conditions                                 | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units |
|-----------------------|------------------------------------|--------------------------------------------|--------------------|--------------------|--------------------|-------|
| SSBW                  | Small Signal -3 dB Bandwidth       | $R_L = 500\Omega$ , $V_{OUT} = 0.5 V_{PP}$ |                    | 350                |                    | MHz   |
| LSBW                  | Large Signal -3 dB Bandwidth       | $R_L = 500\Omega$ , $V_{OUT} = 2 V_{PP}$   |                    | 330                |                    | MHz   |
|                       | 0.1 dB Bandwidth                   |                                            |                    | 60                 |                    | MHz   |
|                       | Slew Rate                          | 2V Step (4)                                |                    | 1500               |                    | V/µs  |
|                       | Rise/Fall Time, 10% to 90%         | 1V Step                                    |                    | 1                  |                    | ns    |
|                       | Settling Time                      | 1V Step, 0.05%                             |                    | 12                 |                    | ns    |
| V <sub>CM</sub> Pin A | Performance (Common Mode Fed       | edback Amplifier)                          |                    |                    |                    |       |
|                       | Common Mode Small Signal Bandwidth |                                            |                    | 185                |                    | MHz   |
|                       | Slew Rate                          |                                            |                    | 180                |                    | V/µs  |

Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ .

Product Folder Links: LMH6550

- Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlation using Statistical Quality Control (SQC) methods.
- Typical numbers are the most likely parametric norm.
- Slew Rate is the average of the rising and falling edges. (4)



## 5V Electrical Characteristics (1) (continued)

Single ended in differential out,  $T_A$  = 25°C,  $A_V$  = +1,  $V_S$  = 5V,  $V_{CM}$  = 2.5V,  $R_F$  =  $R_G$  = 365 $\Omega$ ,  $R_L$  = 500 $\Omega$ ; Unless specified. **Boldface** limits apply at the temperature extremes.

| Symbol                 | Parameter                                         | Conditions                                                                                                    | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units  |
|------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------|
| Distortion             | and Noise Response                                |                                                                                                               |                    |                    |                    | •      |
| HD2                    | 2 <sup>nd</sup> Harmonic Distortion               | $V_{O} = 2 V_{PP}, f = 5 MHz, R_{L} = 800\Omega$                                                              |                    | -89                |                    |        |
|                        |                                                   | $V_{O} = 2 V_{PP}, f = 20 MHz, R_{L} = 800\Omega$                                                             |                    | -88                |                    | dBc    |
| HD3                    | 3 <sup>rd</sup> Harmonic Distortion               | $V_{O} = 2 V_{PP}, f = 5 MHz, R_{L} = 800\Omega$                                                              |                    | -85                |                    |        |
|                        |                                                   | $V_{O} = 2 V_{PP}, f = 20 MHz, R_{L} = 800\Omega$                                                             |                    | -70                |                    | dBc    |
| e <sub>n</sub>         | Input Referred Noise Voltage                      | f ≥ 1 MHz                                                                                                     |                    | 6.0                |                    | nV/√Hz |
| i <sub>n</sub>         | Input Referred Noise Current                      | f ≥ 1 MHz                                                                                                     |                    | 1.5                |                    | pA/√Hz |
|                        | racteristics (Differential)                       |                                                                                                               |                    |                    |                    |        |
| V <sub>OSD</sub>       | Input Offset Voltage                              | Differential Mode, $V_{ID} = 0$ , $V_{CM} = 0$                                                                |                    | 1                  | ±4<br><b>±6</b>    | mV     |
|                        | Input Offset Voltage Average<br>Temperature Drift | (5)                                                                                                           |                    | 1.6                |                    | μV/°C  |
| I <sub>BIAS</sub>      | Input Bias Current                                | (6)                                                                                                           | 0                  | -8                 | -16                | μA     |
|                        | Input Bias Current Average<br>Temperature Drift   | (5)                                                                                                           |                    | 9.5                |                    | nA/°C  |
|                        | Input Bias Current Difference                     | Difference in Bias Currents Between the Two Inputs                                                            |                    | 0.3                |                    | μΑ     |
| CMRR                   | Common-Mode Rejection Ratio                       | DC, $V_{ID} = 0V$                                                                                             | 70                 | 80                 |                    | dBc    |
|                        | Input Resistance                                  | Differential                                                                                                  |                    | 5                  |                    | ΜΩ     |
|                        | Input Capacitance                                 | Differential                                                                                                  |                    | 1                  |                    | pF     |
| V <sub>ICM</sub>       | Input Common Mode Range                           | CMRR > 53 dB                                                                                                  | +3.1<br>+0.4       | +3.2<br>+0.3       |                    |        |
| V <sub>CM</sub> Pin In | put Characteristics (Common Mod                   | e Feedback Amplifier)                                                                                         |                    |                    | •                  |        |
|                        | Input Offset Voltage                              | Common Mode, V <sub>ID</sub> = 0                                                                              |                    | 1                  | ±5<br>±8           | mV     |
|                        | Input Offset Voltage Average<br>Temperature Drift |                                                                                                               |                    | 18.6               |                    | μV/°C  |
|                        | Input Bias Current                                |                                                                                                               |                    | 3                  |                    | μA     |
|                        | V <sub>CM</sub> CMRR                              | $V_{ID} = 0$ ,<br>1V Step on $V_{CM}$ Pin, Measure $V_{OD}$                                                   | 70                 | 75                 |                    | dB     |
|                        | Input Resistance                                  | V <sub>CM</sub> Pin to Ground                                                                                 |                    | 25                 |                    | kΩ     |
|                        | Common Mode Gain                                  | $\Delta V_{O,CM}/\Delta V_{CM}$                                                                               |                    | 0.991              |                    | V/V    |
| Output Pe              | rformance                                         |                                                                                                               |                    |                    | •                  |        |
| V <sub>OUT</sub>       | Output Voltage Swing                              | Peak to Peak, Differential,<br>V <sub>S</sub> = ±2.5V, V <sub>CM</sub> = 0V                                   | 2.4                | 2.8                |                    | V      |
| I <sub>OUT</sub>       | Linear Output Current                             | V <sub>OUT</sub> = 0V Differential                                                                            | ±54                | ±70                |                    | mA     |
| I <sub>SC</sub>        | Output Short Circuit Current                      | Output Shorted to Ground<br>V <sub>IN</sub> = 3V Single Ended <sup>(7)</sup>                                  | 250                |                    |                    | mA     |
| CMVR                   | Common Mode Voltage Range                         | $V_{ID} = 0$ , $V_{CM}$ Pin = 1.2V and 3.8V                                                                   |                    | 3.8<br>1.2         |                    | V      |
|                        | Output Balance Error                              | $\Delta V_{OUT}$ Common Mode / $\Delta V_{OUT}$ DIfferential, $V_{OUT}$ = 1 $V_{PP}$ Differential, f = 10 MHz |                    | <b>-</b> 65        |                    | dB     |
| Miscellane             | ous Performance                                   |                                                                                                               |                    |                    |                    |        |
|                        | Enable Voltage Threshold                          | Pin 7                                                                                                         | 2.0                |                    |                    | V      |
|                        | Disable Voltage Threshold                         | Pin 7                                                                                                         |                    |                    | 1.5                | V      |

<sup>(5)</sup> Drift determined by dividing the change in parameter at temperature extremes by the total temperature change.

<sup>(6)</sup> Negative input current implies current flowing out of the device.

<sup>(7)</sup> The maximum output current (I<sub>OUT</sub>) is determined by device power dissipation limitations.



## 5V Electrical Characteristics (1) (continued)

Single ended in differential out,  $T_A$  = 25°C,  $A_V$  = +1,  $V_S$  = 5V,  $V_{CM}$  = 2.5V,  $R_F$  =  $R_G$  = 365 $\Omega$ ,  $R_L$  = 500 $\Omega$ ; Unless specified. **Boldface** limits apply at the temperature extremes.

| Symbol          | Parameter                    | Conditions                         | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max (2)             | Units |
|-----------------|------------------------------|------------------------------------|--------------------|--------------------|---------------------|-------|
|                 | Enable Pin Current           | V <sub>EN</sub> =0V <sup>(8)</sup> |                    | -250               |                     | μΑ    |
|                 |                              | V <sub>EN</sub> =4V <sup>(8)</sup> |                    | 55                 |                     |       |
|                 | Enable/Disable Time          |                                    |                    | 10                 |                     | ns    |
|                 | Open Loop Gain               | DC, Differential                   |                    | 70                 |                     | dB    |
| PSRR            | Power Supply Rejection Ratio | DC, $\Delta V_S = \pm 0.5V$        | 72                 | 77                 |                     | dB    |
| I <sub>S</sub>  | Supply Current               | R <sub>L</sub> = ∞                 | 16.5               | 19                 | 23.5<br><b>26.5</b> | mA    |
| I <sub>SD</sub> | Disabled Supply Current      |                                    |                    | 1                  | 1.2                 | mA    |

<sup>(8)</sup> Negative input current implies current flowing out of the device.



### **Typical Performance Characteristics**

(T<sub>A</sub> = 25°C, V<sub>S</sub> =  $\pm$ 5V, R<sub>L</sub> = 500 $\Omega$ , R<sub>F</sub> = R<sub>G</sub> = 365 $\Omega$ ; Unless Specified).



Figure 3.



Frequency Response vs.
Capacitive Load



Figure 7.



Figure 4.



Figure 6.



Figure 8.



## **Typical Performance Characteristics (continued)**

(T<sub>A</sub> = 25°C, V<sub>S</sub> =  $\pm$ 5V, R<sub>L</sub> = 500 $\Omega$ , R<sub>F</sub> = R<sub>G</sub> = 365 $\Omega$ ; Unless Specified).



Figure 9.

#### 2 V<sub>PP</sub> Pulse Response Single Ended Input



Figure 11.

#### **Output Common Mode Pulse Response**







Figure 12.



Figure 14.



## **Typical Performance Characteristics (continued)**

(T<sub>A</sub> = 25°C, V<sub>S</sub> =  $\pm$ 5V, R<sub>L</sub> = 500 $\Omega$ , R<sub>F</sub> = R<sub>G</sub> = 365 $\Omega$ ; Unless Specified).



Figure 15.



Figure 17.





Figure 16.



Figure 18.



Figure 20.

Copyright © 2004–2013, Texas Instruments Incorporated



## **Typical Performance Characteristics (continued)**

(T<sub>A</sub> = 25°C, V<sub>S</sub> =  $\pm$ 5V, R<sub>L</sub> = 500 $\Omega$ , R<sub>F</sub> = R<sub>G</sub> = 365 $\Omega$ ; Unless Specified).



Figure 21.



Figure 23.



Figure 22.

#### **3rd Order Intermodulation Products**



Figure 24.



#### APPLICATION SECTION

The LMH6550 is a fully differential amplifier designed to provide low distortion amplification to wide bandwidth differential signals. The LMH6550, though fully integrated for ultimate balance and distortion performance, functionally provides three channels. Two of these channels are the  $V^+$  and  $V^-$  signal path channels, which function similarly to inverting mode operational amplifiers and are the primary signal paths. The third channel is the common mode feedback circuit. This is the circuit that sets the output common mode as well as driving the  $V^+$  and  $V^-$  outputs to be equal magnitude and opposite phase, even when only one of the two input channels is driven. The common mode feedback circuit allows single ended to differential operation.

The LMH6550 is a voltage feedback amplifier with gain set by external resistors. Output common mode voltage is set by the  $V_{CM}$  pin. This pin should be driven by a low impedance reference and should be bypassed to ground with a 0.1  $\mu$ F ceramic capacitor. Any signal coupling into the  $V_{CM}$  will be passed along to the output and will reduce the dynamic range of the amplifier.

The LMH6550 is equipped with a ENABLE pin to reduce power consumption when not in use. The ENABLE pin floats to logic high. If this pin is not used it can be left floating. The amplifier output stage goes into a high impedance state when the amplifier is disabled. The feedback and gain set resistors will then set the impedance of the circuit. For this reason input to output isolation will be poor in the disabled state.

### **FULLY DIFFERENTIAL OPERATION**

The LMH6550 will perform best when used with split supplies and in a fully differential configuration. See Figure 25 and Figure 26 for recommend circuits.



Figure 25. Typical Application

The circuit shown in Figure 25 is a typical fully differential application as might be used to drive an ADC. In this circuit closed loop gain,  $(A_V) = V_{OUT}/V_{IN} = R_F/R_G$ . For all the applications in this data sheet  $V_{IN}$  is presumed to be the voltage presented to the circuit by the signal source. For differential signals this will be the difference of the signals on each input (which will be double the magnitude of each individual signal), while in single ended inputs it will just be the driven input signal.

The resistors  $R_O$  help keep the amplifier stable when presented with a load  $C_L$  as is typical in an analog to digital converter (ADC). When fed with a differential signal, the LMH6550 provides excellent distortion, balance and common mode rejection provided the resistors  $R_F$ ,  $R_G$  and  $R_O$  are well matched and strict symmetry is observed in board layout. With a DC CMRR of over 80 dB, the DC and low frequency CMRR of most circuits will be dominated by the external resistors and board trace resistance. At higher frequencies board layout symmetry becomes a factor as well. Precision resistors of at least 0.1% accuracy are recommended and careful board layout will also be required.





Figure 26. Fully Differential Cable Driver

With up to 15  $V_{PP}$  differential output voltage swing and 80 mA of linear drive current the LMH6550 makes an excellent cable driver as shown in Figure 26. The LMH6550 is also suitable for driving differential cables from a single ended source.

The LMH6550 requires supply bypassing capacitors as shown in Figure 27 and Figure 28. The 0.01  $\mu$ F and 0.1  $\mu$ F capacitors should be leadless SMT ceramic capacitors and should be no more than 3 mm from the supply pins. The SMT capacitors should be connected directly to a ground plane. Thin traces or small vias will reduce the effectiveness of bypass capacitors. Also shown in both figures is a capacitor from the  $V_{CM}$  pin to ground. The  $V_{CM}$  pin is a high impedance input to a buffer which sets the output common mode voltage. Any noise on this input is transferred directly to the output. Output common mode noise will result in loss of dynamic range, degraded CMRR, degraded Balance and higher distortion. The  $V_{CM}$  pin should be bypassed even if the pin in not used. There is an internal resistive divider on chip to set the output common mode voltage to the mid point of the supply pins. The impedance looking into this pin is approximately 25 k $\Omega$ . If a different output common mode voltage is desired drive this pin with a clean, accurate voltage reference.





Figure 27. Split Supply Bypassing Capacitors

Figure 28. Single Supply Bypassing Capacitors



#### SINGLE ENDED INPUT TO DIFFERENTIAL OUTPUT

The LMH6550 provides excellent performance as an active balun transformer. Figure 29 shows a typical application where an LMH6550 is used to produce a differential signal from a single ended source.

In single ended input operation the output common mode voltage is set by the  $V_{CM}$  pin as in fully differential mode. Also, in this mode the common mode feedback circuit must recreate the signal that is not present on the unused differential input pin. Figure 23 is the measurement of the effectiveness of this process. The common mode feedback circuit is responsible for ensuring balanced output with a single ended input. Balance error is defined as the amount of input signal that couples into the output common mode. It is measured as a the undesired output common mode swing divided by the signal on the input. Balance error can be caused by either a channel to channel gain error, or phase error. Either condition will produce a common mode shift. Figure 23 measures the balance error with a single ended input as that is the most demanding mode of operation for the amplifier.

Supply and V<sub>CM</sub> pin bypassing are also critical in this mode of operation. See the above section on for bypassing recommendations and also see Figure 27 and Figure 28 for recommended supply bypassing configurations.



Figure 29. Single Ended In to Differential Out

#### SINGLE SUPPLY OPERATION

The input stage of the LMH6550 has a built in offset of 0.7V towards the lower supply to accommodate single supply operation with single ended inputs. As shown in Figure 29, the input common mode voltage is less than the output common voltage. It is set by current flowing through the feedback network from the device output. The input common mode range of 0.4V to 3.2V places constraints on gain settings. Possible solutions to this limitation include AC coupling the input signal, using split power supplies and limiting stage gain. AC coupling with single supply is shown in Figure 30.

In Figure 29 closed loop gain =  $V_O$  /  $V_I \cong R_F$  /  $R_G$ , where  $V_I = V_S$  / 2, as long as  $R_M << R_G$ . Note that in single ended to differential operation  $V_I$  is measured single ended while  $V_O$  is measured differentially. This means that gain is really 1/2 or 6 dB less when measured on either of the output pins separately. Additionally, note that the input signal at  $R_T$  (labeled as  $V_I$ ) is 1/2 of  $V_S$  when  $R_T$  is chosen to match  $R_S$  to  $R_{IN}$ .

 $V_{ICM}$  = Input common mode voltage =  $(V_{11}+V_{12})/2$ .





Figure 30. AC Coupled for Single Supply Operation

#### DRIVING ANALOG TO DIGITAL CONVERTERS

Analog to digital converters (ADC) present challenging load conditions. They typically have high impedance inputs with large and often variable capacitive components. As well, there are usually current spikes associated with switched capacitor or sample and hold circuits. Figure 31 shows a typical circuit for driving an ADC. The two  $56\Omega$  resistors serve to isolate the capacitive loading of the ADC from the amplifier and ensure stability. In addition, the resistors form part of a low pass filter which helps to provide anti alias and noise reduction functions. The two 39 pF capacitors help to smooth the current spikes associated with the internal switching circuits of the ADC and also are a key component in the low pass filtering of the ADC input. In the circuit of Figure 31 the cutoff frequency of the filter is  $1/(2*\pi*56\Omega*(39 \text{ pF} + 14 \text{ pF})) = 53 \text{ MHz}$  (which is slightly less than the sampling frequency). Note that the ADC input capacitance must be factored into the frequency response of the input filter, and that being a differential input the effective input capacitance is double. Also as shown in Figure 31 the input capacitance to many ADCs is variable based on the clock cycle. See the data sheet for your particular ADC for details.



Figure 31. Driving an ADC



The amplifier and ADC should be located as closely together as possible. Both devices require that the filter components be in close proximity to them. The amplifier needs to have minimal parasitic loading on the output traces and the ADC is sensitive to high frequency noise that may couple in on its input lines. Some high performance ADCs have an input stage that has a bandwidth of several times its sample rate. The sampling process results in all input signals presented to the input stage mixing down into the Nyquist range (DC to Fs/2). See AN-236 for more details on the subsampling process and the requirements this imposes on the filtering necessary in your system.

#### **USING TRANSFORMERS**

Transformers are useful for impedance transformation as well as for single to differential, and differential to single ended conversion. A transformer can be used to step up the output voltage of the amplifier to drive very high impedance loads as shown in Figure 32. Figure 34 shows the opposite case where the output voltage is stepped down to drive a low impedance load.

Transformers have limitations that must be considered before choosing to use one. Compared to a differential amplifier, the most serious limitations of a transformer are the inability to pass DC and balance error (which causes distortion and gain errors). For most applications the LMH6550 will have adequate output swing and drive current and a transformer will not be desirable. Transformers are used primarily to interface differential circuits to  $50\Omega$  single ended test equipment to simplify diagnostic testing.



Figure 32. Transformer Out High Impedance Load

$$V_{L} = \frac{V_{IN} * A_{V} * N}{\left(\frac{2 R_{OUT} * N^{2}}{R_{L}} + 1\right)}$$

WHERE  $V_{IN} = DIFFERENTIAL INPUT VOLTAGE$ 

 $N = TRANSFORMER TURNS RATIO = \frac{SECONDARY}{PRIMARY}$ 

A<sub>V</sub> = CLOSED LOOP AMPLIFIER GAIN

R<sub>OUT</sub> = SERIES OUTPUT MATCHING RESISTOR

R<sub>I</sub> = LOAD RESISTOR

V<sub>L</sub> = VOLTAGE ACROSS LOAD RESISTOR

Figure 33. Calculating Transformer Circuit Net Gain





Figure 34. Transformer Out Low Impedance Load



Figure 35. Driving 50Ω Test Equipment

C<sub>1</sub> IS NOT REQUIRED IF V<sub>CM</sub> = GROUND

### **CAPACITIVE DRIVE**

As noted in DRIVING ANALOG TO DIGITAL CONVERTERS, capacitive loads should be isolated from the amplifier output with small valued resistors. This is particularly the case when the load has a resistive component that is  $500\Omega$  or higher. A typical ADC has capacitive components of around 10 pF and the resistive component could be  $1000\Omega$  or higher. If driving a transmission line, such as  $50\Omega$  coaxial or  $100\Omega$  twisted pair, using matching resistors will be sufficient to isolate any subsequent capacitance. For other applications see Figure 8 and Figure 9 in Typical Performance Characteristics.

#### **POWER DISSIPATION**

The LMH6550 is optimized for maximum speed and performance in the small form factor of the standard SOIC package, and is essentially a dual channel amplifier. To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of utmost importance to make sure that the  $T_{JMAX}$  of 150°C is never exceeded due to the overall power dissipation.

Follow these steps to determine the Maximum power dissipation for the LMH6550:



- 1. Calculate the quiescent (no-load) power:  $P_{AMP} = I_{CC}^*$  ( $V_S$ ), where  $V_S = V^+ V^-$ . (Be sure to include any current through the feedback network if  $V_{OCM}$  is not mid rail.)
- 2. Calculate the RMS power dissipated in each of the output stages:  $P_D$  (rms) = rms (( $V_S V^+_{OUT}$ ) \*  $I^+_{OUT}$ ) + rms (( $V_S V^-_{OUT}$ ) \*  $I^-_{OUT}$ ), where  $V_{OUT}$  and  $I_{OUT}$  are the voltage and the current measured at the output pins of the differential amplifier as if they were single ended amplifiers and  $V_S$  is the total supply voltage.
- 3. Calculate the total RMS power:  $P_T = P_{AMP} + P_D$ .

The maximum power that the LMH6550 package can dissipate at a given temperature can be derived with the following equation:

$$P_{MAX} = (150^{\circ} - T_{AMB})/\theta_{JA}$$

#### where

- T<sub>AMB</sub> = Ambient temperature (°C)
- $\theta_{JA}$  = Thermal resistance, from junction to ambient, for a given package (°C/W)
- For the SOIC package  $\theta_{JA}$  is 150°C/W
- For the VSSOP package θ<sub>JA</sub> is 235°C/W

(1)

#### **NOTE**

If  $V_{CM}$  is not 0V then there will be quiescent current flowing in the feedback network. This current should be included in the thermal calculations and added into the quiescent power dissipation of the amplifier.

#### **ESD PROTECTION**

The LMH6550 is protected against electrostatic discharge (ESD) on all pins. The LMH6550 will survive 2000V Human Body model and 200V Machine model events. Under normal operation the ESD diodes have no effect on circuit performance. There are occasions, however, when the ESD diodes will be evident. If the LMH6550 is driven by a large signal while the device is powered down the ESD diodes will conduct. The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through the device, hence it is possible to power up a chip with a large signal applied to the input pins. Using the shutdown mode is one way to conserve power and still prevent unexpected operation.

#### **BOARD LAYOUT**

The LMH6550 is a very high performance amplifier. In order to get maximum benefit from the differential circuit architecture board layout and component selection is very critical. The circuit board should have low a inductance ground plane and well bypassed broad supply lines. External components should be leadless surface mount types. The feedback network and output matching resistors should be composed of short traces and precision resistors (0.1%). The output matching resistors should be placed within 3-4 mm of the amplifier as should the supply bypass capacitors. The LMH730154 evaluation board is an example of good layout techniques.

The LMH6550 is sensitive to parasitic capacitances on the amplifier inputs and to a lesser extent on the outputs as well. Ground and power plane metal should be removed from beneath the amplifier and from beneath  $R_{\text{F}}$  and  $R_{\text{G}}$ .

With any differential signal path symmetry is very important. Even small amounts of asymmetry will contribute to distortion and balance errors.

#### **EVALUATION BOARD**

National Semiconductor offers evaluation board(s) to aid in device testing and characterization and as a guide for proper layout. Generally, a good high frequency layout will keep power supply and ground traces away from the inverting input and output pins. Parasitic capacitances on these nodes to ground will cause frequency response peaking and possible circuit oscillations (see Application Note OA-15 for more information).

### SNOSAK0H-DECEMBER 2004-REVISED MARCH 2013



## **REVISION HISTORY**

| Cł | nanges from Revision G (March 2013) to Revision H  | Pa | ge |
|----|----------------------------------------------------|----|----|
| •  | Changed layout of National Data Sheet to TI format |    | 17 |





1-Nov-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|----------------------|---------|
| LMH6550MA        | NRND   | SOIC         | D                  | 8    | 95             | TBD                        | Call TI              | Call TI            | -40 to 85    | LMH65<br>50MA        |         |
| LMH6550MA/NOPB   | ACTIVE | SOIC         | D                  | 8    | 95             | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 85    | LMH65<br>50MA        | Samples |
| LMH6550MAX/NOPB  | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 85    | LMH65<br>50MA        | Samples |
| LMH6550MM/NOPB   | ACTIVE | VSSOP        | DGK                | 8    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 85    | AL1A                 | Samples |
| LMH6550MMX/NOPB  | ACTIVE | VSSOP        | DGK                | 8    | 3500           | Green (RoHS<br>& no Sb/Br) | CU SN                | Level-1-260C-UNLIM | -40 to 85    | AL1A                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

1-Nov-2013

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 23-Sep-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH6550MAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMH6550MM/NOPB  | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMH6550MMX/NOPB | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 23-Sep-2013



\*All dimensions are nominal

| 7 til diritoriororio di o mominar |                     |     |      |      |             |            |             |
|-----------------------------------|---------------------|-----|------|------|-------------|------------|-------------|
| Device                            | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMH6550MAX/NOPB                   | SOIC                | D   | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LMH6550MM/NOPB                    | VSSOP               | DGK | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LMH6550MMX/NOPB                   | VSSOP               | DGK | 8    | 3500 | 367.0       | 367.0      | 35.0        |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>