LM4905

www.ti.com

SNAS182D - FEBRUARY 2003 - REVISED APRIL 2013

# LM4905 Boomer® Audio Power Amplifier Series 1 Watt Audio Power Amplifier

Check for Samples: LM4905

# **FEATURES**

- Available in Space-Saving WSON Package
- Ultra Low Current Shutdown Mode
- BTL Output Can Drive Capacitive Loads
- Improved Pop & Click Circuitry Eliminates Noise During Turn-On and Turn-Off Transitions
- 2.2 5.5V Operation
- No Output Coupling Capacitors, Snubber Networks or Bootstrap Capacitors Required
- Unity-Gain Stable
- External Gain Configuration Capability

## **KEY SPECIFICATIONS**

- Improved PSRR at 217Hz & 1KHz: 62dB
- Power Output at 5.0V, 1% THD, 8Ω: 1.07W (typ)
- Power Output at 3.0V, 1% THD, 8Ω: 390mW (typ)
- Shutdown Current: 0.1µA (typ)

# **APPLICATIONS**

- Mobile Phones
- PDAs
- Portable electronic devices

# DESCRIPTION

The LM4905 is an audio power amplifier primarily designed for demanding applications in mobile phones and other portable communication device applications. It is capable of delivering 1 watt of continuous average power to an  $8\Omega$  BTL load with less than 1% distortion (THD+N) from a  $5V_{DC}$  power supply.

Boomer<sup>®</sup> audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. The LM4905 does not require output coupling capacitors or bootstrap capacitors, and therefore is ideally suited for mobile phone and other low voltage applications where minimal power consumption is a primary requirement.

The LM4905 features a low-power consumption shutdown mode, which is achieved by driving the shutdown pin with logic low. Additionally, the LM4905 features an internal thermal shutdown protection mechanism.

The LM4905 contains advanced pop & click circuitry which eliminates noise which would otherwise occur during turn-on and turn-off transitions.

The LM4905 is unity-gain stable and can be configured by external gain-setting resistors.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Boomer is a registered trademark of Boomer.

All other trademarks are the property of their respective owners.



# **Typical Application**



Figure 1. Typical Audio Amplifier Application Circuit

# **Connection Diagrams**



Figure 2. NGK Package (Top View) See Package Number NGK0008A



Figure 3. NGP Package (Top View) See Package Number NGP0008A



Figure 4. Mini Small Outline (VSSOP) Package (Top View) See Package Number DGK0008A

Copyright © 2003–2013, Texas Instruments Incorporated



SNAS 1820 - FEBRUARY 2003 - REVISED APRIL 20



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)(2)

| Supply Voltage <sup>(3)</sup>     | 6.0V                           |
|-----------------------------------|--------------------------------|
| Storage Temperature               | −65°C to +150°C                |
| Input Voltage                     | -0.3V to V <sub>DD</sub> +0.3V |
| Power Dissipation (4)(5)          | Internally Limited             |
| ESD Susceptibility <sup>(6)</sup> | 2000V                          |
| ESD Susceptibility <sup>(7)</sup> | 200V                           |
| Junction Temperature              | 150°C                          |
| Thermal Resistance                |                                |
| $\theta_{JC}$ (NGP)               | 57°C/W                         |
| θ <sub>JA</sub> (NGP)             | 140°C/W                        |
| θ <sub>JC</sub> (NGK)             | 71°C/W                         |
| θ <sub>JA</sub> (NGK)             | 95°C/W                         |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) If the product is in Shutdown mode and V<sub>DD</sub> exceeds 6V (to a max of 8V V<sub>DD</sub>), then most of the excess current will flow through the ESD protection circuits. If the source impedance limits the current to a max of 10mA, then the device will be protected. If the device is enabled when V<sub>DD</sub> is greater than 5.5V and less than 6.5V, no damage will occur, although operation life will be reduced. Operation above 6.5V with no current limit will result in permanent damage.
- (4) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub>-T<sub>A</sub>)/θ<sub>JA</sub> or the number given in Absolute Maximum Ratings, whichever is lower. For the LM4905, see power derating curves for additional information.
- (5) Maximum power dissipation in the device (P<sub>DMAX</sub>) occurs at an output power level significantly below full output power. P<sub>DMAX</sub> can be calculated using Equation 1 shown in the Application Information section. It may also be obtained from the power dissipation graphs.
- (6) Human body model, 100pF discharged through a  $1.5k\Omega$  resistor.
- (7) Machine Model, 220pF-240pF discharged through all pins.

# **Operating Ratings**

| Temperature Range             |                               |
|-------------------------------|-------------------------------|
| $T_{MIN} \le T_A \le T_{MAX}$ | -40°C ≤ T <sub>A</sub> ≤ 85°C |
| Supply Voltage                | 2.2V ≤ V <sub>DD</sub> ≤ 5.5V |



SNAS182D - FEBRUARY 2003 - REVISED APRIL 2013

# Electrical Characteristics $V_{DD} = 5V^{(1)(2)}$

The following specifications apply for the circuit shown in Figure 1, unless otherwise specified. Limits apply for  $T_A = 25$ °C.

| Symbol            |                                 |                                                                                | LM4                             | LM4905                  |                   |
|-------------------|---------------------------------|--------------------------------------------------------------------------------|---------------------------------|-------------------------|-------------------|
|                   | Parameter                       | Conditions                                                                     | Typical <sup>(3)</sup>          | Limit <sup>(4)(5)</sup> | Units<br>(Limits) |
|                   | Ovices and Bower Supply Current | V <sub>IN</sub> = 0V, I <sub>o</sub> = 0A, No Load                             | 3.4                             | 7                       | mA (max)          |
| I <sub>DD</sub>   | Quiescent Power Supply Current  | $V_{IN} = 0V$ , $I_0 = 0A$ , $8\Omega$ Load                                    | 4                               | 10                      | mA (max)          |
| I <sub>SD</sub>   | Shutdown Current                | $V_{SD} = V_{GND}$                                                             | 0.8                             | 2                       | μA (max)          |
| V <sub>SDIH</sub> | Shutdown Voltage Input High     |                                                                                | 1.5                             |                         | V (min)           |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low      |                                                                                | 1.3                             |                         | V (max)           |
| Vos               | Output Offset Voltage           |                                                                                | 7                               | 50                      | mV (max)          |
| Po                | Output Power                    | THD = 1% (max); f = 1 kHz                                                      | 1.07                            | 0.9                     | W                 |
| T <sub>WU</sub>   | Wake-up time                    |                                                                                | 100                             |                         | mS (max)          |
| THD+N             | Total Harmonic Distortion+Noise | $P_0 = 0.5 \text{ Wrms}; f = 1 \text{kHz}$                                     | 0.2                             |                         | %                 |
| PSRR              | Power Supply Rejection Ratio    | $V_{ripple} = 200 \text{mV} \text{ sine p-p}$ Input terminated with $10\Omega$ | 60 (f = 217Hz)<br>64 (f = 1kHz) | 55                      | dB (min)          |

- (1) All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (3) Typicals are measured at 25°C and represent the parametric norm.
- (4) Limits are ensured to AOQL (Average Outgoing Quality Level).
- (5) Datasheet min/max specification limits are ensured by design, test, or statistical analysis.

STRUMENTS

# SNAS182D - FEBRUARY 2003 - REVISED APRIL 2013

# Electrical Characteristics $V_{DD} = 3V^{(1)(2)}$

The following specifications apply for the circuit shown in Figure 1, unless otherwise specified. Limits apply for  $T_A = 25^{\circ}$ C.

| 0                                     | B                               | 0                                                                      | LM4                             | LM4905                  |          |  |
|---------------------------------------|---------------------------------|------------------------------------------------------------------------|---------------------------------|-------------------------|----------|--|
| Symbol                                | Parameter                       | Conditions                                                             | Typical <sup>(3)</sup>          | Limit <sup>(4)(5)</sup> | (Limits) |  |
|                                       | Quiescent Power Supply Current  | V <sub>IN</sub> = 0V, I <sub>o</sub> = 0A, No Load                     | 2.4                             | 7                       | mA (max) |  |
| IDD                                   |                                 | $V_{IN} = 0V$ , $I_0 = 0A$ , $8\Omega$ Load                            | 3                               | 9                       | mA (max) |  |
| I <sub>SD</sub>                       | Shutdown Current                | $V_{SD} = V_{GND}$                                                     | 0.1                             | 1.0                     | μA (max) |  |
| V <sub>SDIH</sub>                     | Shutdown Voltage Input High     |                                                                        | 1.3                             |                         | V (min)  |  |
| V <sub>SDIL</sub>                     | Shutdown Voltage Input Low      |                                                                        | 1.0                             |                         | V (max)  |  |
| V <sub>OS</sub> Output Offset Voltage |                                 |                                                                        | 7                               | 50                      | mV (max) |  |
| Po                                    | Output Power                    | THD = 1% (max); f = 1 kHz                                              | 390                             |                         | mW       |  |
| T <sub>WU</sub>                       | Wake-up time                    |                                                                        | 75                              |                         | mS (max) |  |
| THD+N                                 | Total Harmonic Distortion+Noise | P <sub>o</sub> = 0.25 Wrms; f = 1kHz                                   | 0.1                             |                         | %        |  |
| PSRR                                  | Power Supply Rejection Ratio    | $V_{ripple} = 200 \text{mV}$ sine p-p Input terminated with $10\Omega$ | 65 (f = 217Hz)<br>70 (f = 1kHz) | 55                      | dB (min) |  |

- (1) All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (3) Typicals are measured at 25°C and represent the parametric norm.
- (4) Limits are ensured to AOQL (Average Outgoing Quality Level).
- (5) Datasheet min/max specification limits are ensured by design, test, or statistical analysis.

SNAS182D - FEBRUARY 2003 - REVISED APRIL 2013

# Electrical Characteristics $V_{DD} = 2.6V^{(1)(2)(3)}$

The following specifications apply for the circuit shown in Figure 1, unless otherwise specified. Limits apply for  $T_A = 25^{\circ}$ C.

| Symbol            |                                 |                                                                | LM4905                          |                         | Units    |  |
|-------------------|---------------------------------|----------------------------------------------------------------|---------------------------------|-------------------------|----------|--|
|                   | Parameter                       | Conditions                                                     | Typical <sup>(4)</sup>          | Limit <sup>(5)(6)</sup> | (Limits) |  |
|                   | Outcoant Bower Supply Current   | V <sub>IN</sub> = 0V, I <sub>o</sub> = 0A, No Load             | 2.0                             |                         | mA (max) |  |
| I <sub>DD</sub>   | Quiescent Power Supply Current  | $V_{IN} = 0V$ , $I_0 = 0A$ , $8\Omega$ Load                    | 3.0                             |                         | mA (max) |  |
| I <sub>SD</sub>   | Shutdown Current                | $V_{SD} = V_{GND}$                                             | 0.01                            | 1.0                     | μA (max) |  |
| V <sub>SDIH</sub> | Shutdown Voltage Input High     |                                                                | 1.2                             |                         | V (min)  |  |
| V <sub>SDIL</sub> | Shutdown Voltage Input Low      |                                                                | 1.0                             |                         | V (max)  |  |
| Vos               | Output Offset Voltage           |                                                                | 5                               | 50                      | mV (max) |  |
| Po                | Output Power                    | THD = 1% (max); f = 1 kHz                                      | 270                             |                         | mW       |  |
| T <sub>WU</sub>   | Wake-up time                    |                                                                | 70                              |                         | mS (max) |  |
| THD+N             | Total Harmonic Distortion+Noise | P <sub>o</sub> = 0.15 Wrms; f = 1kHz                           | 0.1                             |                         | %        |  |
| PSRR              | Power Supply Rejection Ratio    | $V_{ripple}$ = 200mV sine p-p Input terminated with $10\Omega$ | 51 (f = 217Hz)<br>51 (f = 1kHz) |                         | dB (min) |  |

- (1) All voltages are measured with respect to the ground pin, unless otherwise specified.
- (2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (3)  $R_{OUT}$  is measured from the output pin to ground. This value represents the parallel combination of the  $10k\Omega$  output resistors and the two  $20k\Omega$  resistors.
- (4) Typicals are measured at 25°C and represent the parametric norm.
- (5) Limits are ensured to AOQL (Average Outgoing Quality Level).
- (6) Datasheet min/max specification limits are ensured by design, test, or statistical analysis.

# **External Components Description**

(see Figure 1)

| Components           1.         R <sub>i</sub> 2.         C <sub>i</sub> |    | Functional Description                                                                                                                                                                                                                                                                       |  |  |  |  |
|--------------------------------------------------------------------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                                                          |    | Inverting input resistance which sets the closed-loop gain in conjunction with $R_f$ . This resistor also forms a high pass filter with $C_i$ at $f_C = 1/(2\pi R_i C_i)$ .                                                                                                                  |  |  |  |  |
|                                                                          |    | Input coupling capacitor which blocks the DC voltage at the amplifiers input terminals. Also creates a highpass filter with $R_i$ at $f_c = 1/(2\pi \ R_i C_i)$ . Refer to the section, PROPER SELECTION OF EXTERNAL COMPONENTS, for an explanation of how to determine the value of $C_i$ . |  |  |  |  |
| 3. R <sub>f</sub>                                                        |    | Feedback resistance which sets the closed-loop gain in conjunction with R <sub>i</sub> .                                                                                                                                                                                                     |  |  |  |  |
| 4.                                                                       | Cs | Supply bypass capacitor which provides power supply filtering. Refer to the Power Supply Bypassing section for information concerning proper placement and selection of the supply bypass capacitor.                                                                                         |  |  |  |  |
| 5. C <sub>B</sub>                                                        |    | Bypass pin capacitor which provides half-supply filtering. Refer to the section PROPER SELECTION OF EXTERNAL COMPONENTS for information concerning proper placement and selection of C <sub>B</sub> .                                                                                        |  |  |  |  |



## TYPICAL PERFORMANCE CHARACTERISTICS





Figure 7.









Figure 10.



## TYPICAL PERFORMANCE CHARACTERISTICS (continued)

# Power Supply Rejection Ratio (PSRR) vs Frequency at $V_{DD}$ = 5V, $8\Omega$ R<sub>L</sub>



FREQUENCY (Hz)

Input terminated with 10Ω

Figure 11.

# Power Supply Rejection Ratio (PSRR) vs Frequency at V<sub>DD</sub> = 5V, 8Ω R<sub>L</sub>



Input Floating

Figure 12.

# Power Supply Rejection Ratio (PSRR) vs Frequency at $V_{DD}$ = 3V, $8\Omega$ R<sub>L</sub>



Input terminated with  $10\Omega$ 

Figure 13.

# Power Supply Rejection Ratio (PSRR) vs Frequency at $V_{DD}$ = 3V, $8\Omega$ R<sub>L</sub>



Input Floating

Figure 14.

# Power Supply Rejection Ratio (PSRR) vs Frequency at $V_{DD}$ = 2.6V, $8\Omega$ R<sub>L</sub>



Input terminated with  $10\Omega$ 

Figure 15.

# Power Supply Rejection Ratio (PSRR) vs Frequency at $V_{DD} = 2.6V$ , $8\Omega$ R<sub>L</sub>



Input Floating

Figure 16.

Figure



# TYPICAL PERFORMANCE CHARACTERISTICS (continued) oop Frequency Response, 5V Open Loop Frequency Response, 3V









Figure 19.



600 (ME) 500 ΔΕ 200 V<sub>DD</sub> = 5V f = 1 kHz R<sub>L</sub> = 8Ω THD + N < 2%

Power Dissipation vs Output Power, 5V, 8Ω

Figure 21.

OUTPUT POWER (mW) Figure 22.

300 500 700 900 1100

600 800 1000 1200

200 400

**INSTRUMENTS** 

# TYPICAL PERFORMANCE CHARACTERISTICS (continued)



OUTPUT POWER (mW) **Figure 23.** 







0

OUTPUT POWER (mW) **Figure 24.** 

100 150 200 250 300 350











# Frequency Response vs Input Capacitor Size



Frequency (Hz)

Figure 31.

12

SNAS182D - FEBRUARY 2003 - REVISED APRIL 2013

### APPLICATION INFORMATION

## **BRIDGE CONFIGURATION EXPLANATION**

As shown in Figure 1, the LM4905 has two internal operational amplifiers. The first amplifier's gain is externally configurable, while the second amplifier is internally fixed in a unity-gain, inverting configuration. The closed-loop gain of the first amplifier is set by selecting the ratio of  $R_f$  to  $R_i$  while the second amplifier's gain is fixed by the two internal  $20k\Omega$  resistors. Figure 1 shows that the output of amplifier one serves as the input to amplifier two which results in both amplifiers producing signals identical in magnitude, but out of phase by 180°. Consequently, the differential gain for the IC is

$$A_{VD} = 2 * (R_f/R_i)$$
 (1)

By driving the load differentially through outputs Vo1 and Vo2, an amplifier configuration commonly referred to as "bridged mode" is established. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of the load is connected to ground.

A bridge amplifier design has a few distinct advantages over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closed-loop gain without causing excessive clipping, please refer to the Audio Power Amplifier Design section.

A bridge configuration, such as the one used in LM4905, also creates a second advantage over single-ended amplifiers. Since the differential outputs, Vo1 and Vo2, are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, single-ended amplifier configuration. Without an output coupling capacitor, the half-supply bias across the load would result in both increased internal IC power dissipation and also possible loudspeaker damage.

## POWER DISSIPATION

Power dissipation is a major concern when designing a successful amplifier, whether the amplifier is bridged or single-ended. A direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. Since the LM4905 has two operational amplifiers in one package, the maximum internal power dissipation is 4 times that of a single-ended amplifier. The maximum power dissipation for a given application can be derived from the power dissipation graphs or from Equation 1.

$$P_{DMAX} = 4*(V_{DD})^2/(2\pi^2 R_1)$$
 (2)

It is critical that the maximum junction temperature  $T_{JMAX}$  of 150°C is not exceeded.  $T_{JMAX}$  can be determined from the power derating curves by using  $P_{DMAX}$  and the PC board foil area. By adding copper foil, the thermal resistance of the application can be reduced from the free air value of  $\theta_{JA}$ , resulting in higher  $P_{DMAX}$  values without thermal shutdown protection circuitry being activated. Additional copper foil can be added to any of the leads connected to the LM4905. It is especially effective when connected to  $V_{DD}$ , GND, and the output pins. Refer to the application information on the LM4905 Reference Design Board for an example of good heat sinking. If  $T_{JMAX}$  still exceeds 150°C, then additional changes must be made. These changes can include reduced supply voltage, higher load impedance, or reduced ambient temperature. Internal power dissipation is a function of output power. Refer to the Typical Performance Characteristics curves for power dissipation information for different output powers and output loading.

INSTRUMENTS

SNAS182D - FEBRUARY 2003 - REVISED APRIL 2013

www.ti.com

### **EXPOSED-DAP MOUNTING CONSIDERATIONS**

The LM4905's exposed-DAP (die attach paddle) packages (NGK) provide a low thermal resistance between the die and the PCB to which the part is mounted and soldered. This allows rapid heat transfer from the die to the surrounding PCB copper area heatsink, copper traces, ground plane, and finally, surrounding air. The result is a low voltage audio power amplifier that produces 1.07W dissipation in an  $8\Omega$  load at  $\leq 1\%$  THD+N. This power is achieved through careful consideration of necessary thermal design. Failing to optimize thermal design may compromise the LM4905's performance and activate unwanted, though necessary, thermal shutdown protection.

The LM4905LD must have its DAP soldered to a copper pad on the PCB. The DAP's PCB copper pad is then, ideally, connected to a large plane of continuous unbroken copper. This plane forms a thermal mass, heat sink, and radiation area. Place the heat sink area on either outside plane in the case of a two-sided or multi-layer PCB. (The heat sink area can also be placed on an inner layer of a multi-layer board. The thermal resistance, however, will be higher.) Connect the DAP copper pad to the inner layer or backside copper heat sink area with 2 vias. The via diameter should be 0.012in - 0.013in with a 1.27mm pitch. Ensure efficient thermal conductivity by plugging and tenting the vias with plating and solder mask, respectively.

## POWER SUPPLY BYPASSING

As with any amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. Typical applications employ a 5V regulator with 10  $\mu$ F tantalum or electrolytic capacitor and a ceramic bypass capacitor which aid in supply stability. This does not eliminate the need for bypassing the supply nodes of the LM4905. The selection of a bypass capacitor, especially  $C_B$ , is dependent upon PSRR requirements, click and pop performance (as explained in the Proper Selection of External Components section), system cost, and size constraints.

# SHUTDOWN FUNCTION

In order to reduce power consumption while not in use, the LM4905 contains shutdown circuitry that is used to turn off the amplifier's bias circuitry. This shutdown feature turns the amplifier off when logic low is placed on the shutdown pin. By switching the shutdown pin to GND, the LM4905 supply current draw will be minimized in idle mode. Idle current is measured with the shutdown pin connected to GND. The trigger point for shutdown is shown as a typical value in the Shutdown Hysteresis Voltage graphs in the Typical Performance Characteristics section. It is best to switch between ground and supply for maximum performance. While the device may be disabled with shutdown voltages in between ground and supply, the idle current may be greater than the typical value of 0.1µA. In either case, the shutdown pin should be tied to a definite voltage to avoid unwanted state changes.

In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry, which provides a quick, smooth transition to shutdown. Another solution is to use a single-throw switch in conjunction with an external pull-up resistor. This scheme ensures that the shutdown pin will not float, thus preventing unwanted state changes.

## PROPER SELECTION OF EXTERNAL COMPONENTS

Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the LM4905 is tolerant of external component combinations, consideration to component values must be used to maximize overall system quality.

The LM4905 is unity-gain stable which gives the designer maximum system flexibility. The LM4905 should be used in low gain configurations to minimize THD+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than 1 Vrms are available from sources such as audio codecs. Please refer to the section, Audio Power Amplifier Design, for a more complete explanation of proper gain selection.

Besides gain, one of the major considerations is the closed-loop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components shown in Figure 1. The input coupling capacitor, C<sub>i</sub>, forms a first order high pass filter which limits low frequency response. This value should be chosen based on needed frequency response for a few distinct reasons.

SNAS182D - FEBRUARY 2003 - REVISED APRIL 2013

# **Selection Of Input Capacitor Size**

Large input capacitors are both expensive and space hungry for portable designs. Clearly, a certain sized capacitor is needed to couple in low frequencies without severe attenuation. But in many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 100Hz to 150Hz. Thus, using a large input capacitor may not increase actual system performance.

In addition to system cost and size, click and pop performance is effected by the size of the input coupling capacitor,  $C_{i.}$  A larger input coupling capacitor requires more charge to reach its quiescent DC voltage (nominally  $1/2 \ V_{DD}$ ). This charge comes from the output via the feedback and is apt to create pops upon device enable. Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on pops can be minimized.

Besides minimizing the input capacitor size, careful consideration should be paid to the bypass capacitor value. Bypass capacitor,  $C_B$ , is the most critical component to minimize turn-on pops since it determines how fast the LM4905 turns on. The slower the LM4905's outputs ramp to their quiescent DC voltage (nominally 1/2  $V_{DD}$ ), the smaller the turn-on pop. Choosing  $C_B$  equal to  $1.0\mu F$  along with a small value of  $C_i$  (in the range of  $0.1\mu F$  to  $0.39\mu F$ ), should produce a virtually clickless and popless shutdown function. While the device will function properly, (no oscillations or motorboating), with  $C_B$  equal to  $0.1\mu F$ , the device will be much more susceptible to turn-on clicks and pops. Thus, a value of  $C_B$  equal to  $1.0\mu F$  is recommended in all but the most cost sensitive designs.

## **AUDIO POWER AMPLIFIER DESIGN**

## A 1W/8Ω Audio Amplifier

| Given:          |                         |
|-----------------|-------------------------|
| Power Output    | 1 Wrms                  |
| Load Impedance  | 8Ω                      |
| Input Level     | 1 Vrms                  |
| Input Impedance | 20 kΩ                   |
| Bandwidth       | 100 Hz–20 kHz ± 0.25 dB |

A designer must first determine the minimum supply rail to obtain the specified output power. By extrapolating from the Output Power vs Supply Voltage graphs in the Typical Performance Characteristics section, the supply rail can be easily found.

5V is a standard voltage in most applications, it is chosen for the supply rail. Extra supply voltage creates headroom that allows the LM4905 to reproduce peaks in excess of 1W without producing audible distortion. At this time, the designer must make sure that the power supply choice along with the output impedance does not violate the conditions explained in the Power Dissipation section.

Once the power dissipation equations have been addressed, the required differential gain can be determined from Equation 2.

$$A_{VD} \ge \sqrt{(P_0 R_L)} / (V_{IN}) = V_{orms} / V_{inrms}$$
(3)

$$R_{\ell}/R_{i} = A_{VD}/2 \tag{4}$$

From Equation 2, the minimum  $A_{VD}$  is 2.83; use  $A_{VD} = 3$ .

Since the desired input impedance was 20 k $\Omega$ , and with a  $A_{VD}$  impedance of 2, a ratio of 1.5:1 of  $R_f$  to  $R_i$  results in an allocation of  $R_i$  = 20 k $\Omega$  and  $R_f$  = 30 k $\Omega$ . The final design step is to address the bandwidth requirements which must be stated as a pair of -3 dB frequency points. Five times away from a -3 dB point is 0.17 dB down from passband response which is better than the required  $\pm 0.25$  dB specified.

$$f_L = 100 \text{ Hz/5} = 20 \text{ Hz}$$
  
 $f_H = 20 \text{ kHz} * 5 = 100 \text{ kHz}$ 

As stated in the External Components section, R<sub>i</sub> in conjunction with C<sub>i</sub> create a highpass filter.

$$C_i \ge 1/(2\pi^*20 \text{ k}\Omega^*20 \text{ Hz}) = 0.397 \text{ }\mu\text{F}; \text{ use } 0.39 \text{ }\mu\text{F}$$

Copyright © 2003–2013, Texas Instruments Incorporated



The high frequency pole is determined by the product of the desired frequency pole,  $f_H$ , and the differential gain,  $A_{VD}$ . With a  $A_{VD}$  = 3 and  $f_H$  = 100 kHz, the resulting GBWP = 300kHz which is much smaller than the LM4905 GBWP of 2.5MHz. This figure displays that if a designer has a need to design an amplifier with a higher differential gain, the LM4905 can still be used without running into bandwidth limitations.

The LM4905 is unity-gain stable and requires no external components besides gain-setting resistors, an input coupling capacitor, and proper supply bypassing in the typical application. However, if a closed-loop differential gain of greater than 10 is required, a feedback capacitor (C4) may be needed as shown in Figure 32 to bandwidth limit the amplifier. This feedback capacitor creates a low pass filter that eliminates possible high frequency oscillations. Care should be taken when calculating the -3dB frequency in that an incorrect combination of  $R_3$  and  $C_4$  will cause rolloff before 20kHz. A typical combination of feedback resistor and capacitor that will not produce audio band high frequency rolloff is  $R_3 = 20 k\Omega$  and  $C_4 = 25 pf$ . These components result in a -3dB point of approximately 320 kHz.



Figure 32. HIGHER GAIN AUDIO AMPLIFIER



Figure 33. DIFFERENTIAL AMPLIFIER CONFIGURATION FOR LM4905

SNAS182D - FEBRUARY 2003 - REVISED APRIL 2013





Figure 34. REFERENCE DESIGN BOARD SCHEMATIC



# LM4905 VSSOP BOARD ARTWORK



Figure 35. Composite View



Figure 36. Silk Screen





Figure 37. Top Layer



Figure 38. Bottom Layer

SNAS182D - FEBRUARY 2003 - REVISED APRIL 2013

# Table 1. MONO LM4905 REFERENCE DESIGN BOARDS BILL OF MATERIAL

| Part Description                                | Quantity | Reference Designator |
|-------------------------------------------------|----------|----------------------|
| LM4905 Audio AMP                                | 1        | U1                   |
| Tantalum Capcitor, 1µF                          | 2        | C1, C3               |
| Ceramic Capacitor, 0.39µF                       | 1        | C2                   |
| Resistor, 20kΩ, 1/10W                           | 2        | R2, R3               |
| Resistor, 100kΩ, 1/10W                          | 1        | R1                   |
| Jumper Header Vertical Mount 2X1 0.100" spacing | 1        | J1                   |

# **PCB LAYOUT GUIDELINES**

This section provides practical guidelines for mixed signal PCB layout that involves various digital/analog power and ground traces. Designers should note that these are only "rule-of-thumb" recommendations and the actual results will depend heavily on the final layout.

### GENERAL MIXED SIGNAL LAYOUT RECOMMENDATION

## **Power and Ground Circuits**

For 2 layer mixed signal design, it is important to isolate the digital power and ground trace paths from the analog power and ground trace paths. Star trace routing techniques (bringing individual traces back to a central point rather than daisy chaining traces together in a serial manner) can have a major impact on low level signal performance. Star trace routing refers to using individual traces to feed power and ground to each circuit or even device. This technique will require a greater amount of design time but will not increase the final price of the board. The only extra parts required will be some jumpers.

### **Single-Point Power / Ground Connections**

The analog power traces should be connected to the digital traces through a single point (link). A "Pi-filter" can be helpful in minimizing High Frequency noise coupling between the analog and digital sections. It is further recommended to put digital and analog power traces over the corresponding digital and analog ground traces to minimize noise coupling.

# **Placement of Digital and Analog Components**

All digital components and high-speed digital signal traces should be located as far away as possible from analog components and circuit traces.

## **Avoiding Typical Design / Layout Problems**

Avoid ground loops or running digital and analog traces parallel to each other (side-by-side) on the same PCB layer. When traces must cross over each other do it at 90 degrees. Running digital and analog traces at 90 degrees to each other from the top to the bottom side as much as possible will minimize capacitive noise coupling and cross talk.

# Texas Instruments

|  |  | JARY 2003- |  |  |
|--|--|------------|--|--|
|  |  |            |  |  |
|  |  |            |  |  |
|  |  |            |  |  |

www.ti.com

# **REVISION HISTORY**

| Cł | nanges from Revision C (April 2013) to Revision D  | Pa | ge         |
|----|----------------------------------------------------|----|------------|
| •  | Changed layout of National Data Sheet to TI format | :  | <b>2</b> 1 |

### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>