# High Speed Four-Channel Digital Isolators # **Functional Diagrams** #### **Features** - High speed: 110 Mbps - High temperature: -40°C to +125°C (T-Series) - 50 kV/µs typ.; 30 kV/µs min. common mode transient immunity - No carrier or clock for low EMI emissions and susceptibility - 1.2 mA/channel typical quiescent current - 100 ps typical pulse jitter - 2 ns channel-to-channel skew - 10 ns typical propagation delay - 1000 V<sub>RMS</sub>/1500 V<sub>DC</sub> high voltage endurance - 44000 year barrier life - Excellent magnetic immunity - UL 1577 recognized; IEC 60747-5-5 (VDE 0884) certified - 0.15", 0.3", and True 8<sup>TM</sup> mm 16-pin SOIC packages ### **Applications** - ADCs and DACs - Digital Fieldbus - Multiplexed data transmission - Board-to-board communication - Ground loop elimination - Parallel bus - Logic level shifting - Equipment covered under IEC 61010-1 Edition 3 - 5 kV<sub>RMS</sub> rated IEC 60601-1 medical applications ## Description NVE's IL715, IL716, and IL717 four-channel high-speed digital isolators are CMOS devices manufactured with NVE's patented\* IsoLoop® spintronic Giant Magnetoresistive (GMR) technology. A unique ceramic/polymer composite barrier provides excellent isolation and virtually unlimited barrier life. All transmit and receive channels operate at 110 Mbps over the full temperature and supply voltage range. The symmetric magnetic coupling barrier provides a typical propagation delay of only 10 ns and a pulse width distortion of 2 ns, achieving the best specifications of any isolator. Typical transient immunity of 50 kV/µs is unsurpassed. High channel density makes these devices ideal for isolating ADCs and DACs, parallel buses and peripheral interfaces. The IL715, IL716, and IL717 are available in 0.3" and 0.15" 16-pin SOIC packages and performance is specified over the temperature range of -40°C to +100°C without derating. The IL715T, IL716T, and IL717T are specified over -40°C to +125°C; the widest temperature range digital couplers available. IsoLoop is a registered trademark of NVE Corporation. \*U.S. Patent numbers 5,831,426; 6,300,617 and others. **Absolute Maximum Ratings** | Parameters | Symbol | Min. | Тур. | Max. | Units | <b>Test Conditions</b> | |-------------------------------------------------------------------------|--------------------|------|------|----------------|-------|------------------------| | Storage Temperature | $T_{s}$ | -55 | | 150 | °C | | | Ambient Operating Temperature <sup>(1)</sup> IL715T, IL716T, and IL717T | $T_{A}$ | -40 | | 100<br>125 | °C | | | Supply Voltage | $V_{DD1}, V_{DD2}$ | -0.5 | | 7 | V | | | Input Voltage | $V_{\rm I}$ | -0.5 | | $V_{DD} + 0.5$ | V | | | Output Voltage | $V_{o}$ | -0.5 | | $V_{DD} + 0.5$ | V | | | Output Current Drive | $I_{o}$ | | | 10 | mA | | | Lead Solder Temperature | | | | 260 | °C | 10 sec. | | ESD | | | 2 | | kV | HBM | **Recommended Operating Conditions** | Parameters | Symbol | Min. | Тур. | Max. | Units | <b>Test Conditions</b> | |----------------------------------|-------------------------|------|------|--------------------------------|-------|------------------------| | Ambient Operating Temperature | | | | | | | | IL715, IL716, and IL717 | $T_{A}$ | -40 | | 100 | °C | | | IL715T, IL716T, and IL717T | $T_{A}$ | -40 | | 125 | °C | | | Supply Voltage | $V_{DD1}, V_{DD2}$ | 3.0 | | 5.5 | V | | | Logic High Input Voltage | $V_{\text{IH}}$ | 2.4 | | $V_{\scriptscriptstyle m DD}$ | V | | | Logic Low Input Voltage | $V_{\text{IL}}$ | 0 | | 0.8 | V | | | Input Signal Rise and Fall Times | $t_{\rm IR},t_{\rm IF}$ | | | 1 | μs | | Insulation Specifications | Parameters | | Symbol | Min. | Тур. | Max. | Units | <b>Test Conditions</b> | |--------------------------------------------------------------------|-----------------------------------|-----------------|--------------|-------------------|------|--------------------------|------------------------------------| | 1 0 | ).15" SOIC<br>).3" SOIC | | 4.03<br>8.03 | 8.3 | | mm | Per IEC 60601 | | Total Barrier Thickness | s (internal) | | 0.012 | 0.013 | | mm | | | Leakage Current <sup>(5)</sup> | | | | 0.2 | | μΑ | 240 V <sub>RMS</sub> , 60 Hz | | Barrier Resistance <sup>(5)</sup> | Barrier Resistance <sup>(5)</sup> | | | >10 <sup>14</sup> | | Ω | 500 V | | Barrier Capacitance <sup>(5)</sup> | | | | 4 | | pF | f=1 MHz | | Comparative Tracking | Index | CTI | ≥175 | | | V | Per IEC 60112 | | High Voltage Endurand<br>(Maximum Barrier Voltage Indefinite Life) | | V <sub>IO</sub> | 1000<br>1500 | | | $V_{ m RMS}$ $V_{ m DC}$ | At maximum operating temperature | | Barrier Life | DC | | 1300 | 44000 | | Years | 100°C, 1000 V <sub>RMS</sub> , 60% | **Package Characteristics** | Parameters | Symbol | Min. | Тур. | Max. | Units | <b>Test Conditions</b> | |---------------------------|-----------------------------|------|------|------|-------|-------------------------------------------| | Thermal Resistance | | | | | | | | 0.15" SOIC | $\theta_{ ext{JC}}$ | | 41 | | °C/W | Thermocouple at center | | 0.3" SOIC | $\theta_{ ext{JC}}$ | | 28 | | °C/W | underside of package | | Package Power Dissipation | $P_{\scriptscriptstyle PD}$ | | | 150 | mW | $f = 1 \text{ MHz}, V_{DD} = 5 \text{ V}$ | # **Safety and Approvals** *IEC 60747-5-5 (VDE 0884)* (File Number 5016933-4880-0001) - Working Voltage (V<sub>IORM</sub>) 600 V<sub>RMS</sub> (848 V<sub>PK</sub>); basic insulation; pollution degree 2 - Transient overvoltage ( $V_{IOTM}$ ) and surge voltage ( $V_{IOSM}$ ) 4000 $V_{PK}$ - $\bullet$ Each part tested at 1590 $V_{PK}$ for 1 second, 5 pC partial discharge limit - $\bullet$ Samples tested at 4000 $V_{PK}$ for 60 sec.; then 1358 $V_{PK}$ for 10 sec. with 5 pC partial discharge limit IEC 61010-1 (Edition 2; TUV Certificate Numbers N1502812; N1502812-101) Reinforced Insulation; Pollution Degree II; Material Group III | Part No. Suffix | Package | Working Voltage | |-----------------|------------------------|-----------------| | -3 | SOIC | $150 V_{RMS}$ | | None | Wide-body SOIC/True 8™ | $300 V_{RMS}$ | UL 1577 (Component Recognition Program File Number E207481) Each part tested at 3000 V<sub>RMS</sub> (4240 V<sub>PK</sub>) for 1 second; each lot sample tested at 2500 V<sub>RMS</sub> (3530 V<sub>PK</sub>) for 1 minute # **Soldering Profile** Per JEDEC J-STD-020C, MSL 1 # **IL715 Pin Connections** | 1 | $V_{\mathrm{DD1}}$ | Supply voltage | |----|--------------------|--------------------------------------| | 2 | $GND_1$ | Ground return for V <sub>DD1</sub> * | | 3 | $IN_1$ | Data in, channel 1 | | 4 | $IN_2$ | Data in, channel 2 | | 5 | $IN_3$ | Data in, channel 3 | | 6 | $IN_4$ | Data in, channel 4 | | 7 | NC | No connection | | 8 | $GND_1$ | Ground return for V <sub>DD1</sub> * | | 9 | $GND_2$ | Ground return for V <sub>DD2</sub> * | | 10 | NC | No connection | | 11 | $OUT_4$ | Data out, channel 4 | | 12 | OUT <sub>3</sub> | Data out, channel 3 | | 13 | $OUT_2$ | Data out, channel 2 | | 14 | $OUT_1$ | Data out, channel 1 | | 15 | $GND_2$ | Ground return for V <sub>DD2</sub> * | | 16 | $V_{\mathrm{DD2}}$ | Supply voltage | # IL716 Pin Connections | 1 | $V_{\mathrm{DD1}}$ | Supply voltage | | | | |----|--------------------|--------------------------------------|--|--|--| | 2 | $GND_1$ | Ground Return for V <sub>DD1</sub> * | | | | | 3 | $IN_1$ | Data in, channel 1 | | | | | 4 | $IN_2$ | Data in, channel 2 | | | | | 5 | $OUT_3$ | Data out, channel 3 | | | | | 6 | $OUT_4$ | Data out, channel 4 | | | | | 7 | NC | No connection | | | | | 8 | $GND_1$ | Ground Return for V <sub>DD1</sub> * | | | | | 9 | $GND_2$ | Ground Return for V <sub>DD2</sub> * | | | | | 10 | NC | No connection | | | | | 11 | $IN_4$ | Data in, channel 4 | | | | | 12 | $IN_3$ | Data in, channel 3 | | | | | 13 | OUT <sub>2</sub> | Data out, channel 2 | | | | | 14 | $OUT_1$ | Data out, channel 1 | | | | | 15 | $GND_2$ | Ground Return for V <sub>DD2</sub> * | | | | | 16 | $V_{\mathrm{DD2}}$ | Supply voltage | | | | # **IL717 Pin Connections** | | •• | | | | | | |----|--------------------|--------------------------------------|--|--|--|--| | 1 | $V_{\mathrm{DD1}}$ | Supply voltage | | | | | | 2 | $GND_1$ | Ground return for V <sub>DD1</sub> * | | | | | | 3 | $IN_1$ | Data in, channel 1 | | | | | | 4 | $IN_2$ | Data in, channel 2 | | | | | | 5 | $IN_3$ | Data in, channel 3 | | | | | | 6 | OUT <sub>4</sub> | Data out, channel 4 | | | | | | 7 | NC | No connection | | | | | | 8 | $GND_1$ | Ground return for V <sub>DD1</sub> * | | | | | | 9 | $GND_2$ | Ground return for V <sub>DD2</sub> * | | | | | | 10 | NC | No connection | | | | | | 11 | $IN_4$ | Data in, channel 4 | | | | | | 12 | OUT <sub>3</sub> | Data out, channel 3 | | | | | | 13 | OUT <sub>2</sub> | Data out, channel 2 | | | | | | 14 | OUT <sub>1</sub> | Data out, channel 1 | | | | | | 15 | $GND_2$ | Ground return for V <sub>DD2</sub> * | | | | | | 16 | $V_{\mathrm{DD2}}$ | Supply voltage | | | | | | | | | | | | | <sup>\*</sup>NOTE: Pins 2 and 8 are internally connected, as are pins 9 and 15. # **Timing Diagram** # Legend | | <del></del> | |------------------------------|--------------------------------| | $t_{\scriptscriptstyle PLH}$ | Propagation Delay, Low to High | | $t_{\mathrm{PHL}}$ | Propagation Delay, High to Low | | $t_{\mathrm{PW}}$ | Minimum Pulse Width | | $t_R$ | Rise Time | | $t_{\scriptscriptstyle F}$ | Fall Time | | 3.3 Volt Electrical Specifications ( $T_{min}$ to $T_{max}$ unless otherwise stated) | | | | | | | | |--------------------------------------------------------------------------------------|--------------------|---------------------|---------------------|------|-------|-------------------------------------|--| | Parameters | Symbol | Min. | Тур. | Max. | Units | <b>Test Conditions</b> | | | Input Quiescent Supply Current | | | | | | | | | IL715 | | | 16 | 20 | μA | | | | IL716 | $I_{\mathrm{DD1}}$ | | 2.4 | 3.5 | mA | | | | IL717 | | | 1.2 | 1.75 | mA | | | | Output Quiescent Supply Current | | | | | | | | | IL715 | | | 4.8 | 7 | mA | | | | IL716 | $I_{\mathrm{DD2}}$ | | 2.4 | 3.5 | mA | | | | IL717 | | | 3.6 | 5.25 | mA | | | | Logic Input Current | $I_{I}$ | -10 | | 10 | μΑ | | | | Lagia High Output Valtage | V | $V_{DD} - 0.1$ | $V_{ m DD}$ | | V | $I_{O} = -20 \mu A, V_{I} = V_{IH}$ | | | Logic High Output Voltage | $V_{\mathrm{OH}}$ | $0.8 \times V_{DD}$ | $0.9 \times V_{DD}$ | | V | $I_O = -4 \text{ mA}, V_I = V_{IH}$ | | | Logio Loyy Output Voltago | V | | 0 | 0.1 | V | $I_{O} = 20 \mu A, V_{I} = V_{IL}$ | | | Logic Low Output Voltage | $V_{OL}$ | | 0.5 | 0.8 | V | $I_O = 4 \text{ mA}, V_I = V_{IL}$ | | | Switching Specifications ( $V_{DD} = 3.3 \text{ V}$ ) | | | | | | | | | |--------------------------------------------------------------------------------|--------------------|-----|-----|-----|---------|--------------------------------------------------------|--|--| | Maximum Data Rate | | 100 | 110 | | Mbps | $C_L = 15 \text{ pF}$ | | | | Pulse Width <sup>(7)</sup> | PW | 10 | | | ns | 50% Points, V <sub>o</sub> | | | | Propagation Delay Input to Output (High to Low) | $t_{\mathrm{PHL}}$ | | 12 | 18 | ns | $C_L = 15 \text{ pF}$ | | | | Propagation Delay Input to Output (Low to High) | $t_{\rm PLH}$ | | 12 | 18 | ns | $C_L = 15 \text{ pF}$ | | | | Pulse Width Distortion (2) | PWD | | 2 | 3 | ns | $C_L = 15 \text{ pF}$ | | | | Propagation Delay Skew (3) | $t_{PSK}$ | | 4 | 6 | ns | $C_L = 15 \text{ pF}$ | | | | Output Rise Time (10%–90%) | $t_R$ | | 2 | 4 | ns | $C_L = 15 \text{ pF}$ | | | | Output Fall Time (10%–90%) | $t_{\mathrm{F}}$ | | 2 | 4 | ns | $C_L = 15 \text{ pF}$ | | | | Common Mode Transient Immunity (Output Logic High or Logic Low) <sup>(4)</sup> | $ CM_H , CM_L $ | 30 | 50 | | kV/μs | $V_{CM} = 1500 V_{DC}$ $t_{TRANSIENT} = 25 \text{ ns}$ | | | | Channel-to-Channel Skew | $t_{\rm CSK}$ | | 2 | 3 | ns | $C_L = 15 \text{ pF}$ | | | | Dynamic Power Consumption <sup>(6)</sup> | | | 140 | 240 | μA/Mbps | per channel | | | | Magnetic Field Immunity <sup>(8)</sup> (V <sub>DD2</sub> = 3V, 3V <v<sub>DD1 &lt;5.5V)</v<sub> | | | | | | | | |------------------------------------------------------------------------------------------------|-----------|------|------|--|-----|----------------|--| | Power Frequency Magnetic Immunity H <sub>PF</sub> 1000 1500 A/m 50Hz/60Hz | | | | | | | | | Pulse Magnetic Field Immunity | $H_{PM}$ | 1800 | 2000 | | A/m | $t_p = 8\mu s$ | | | Damped Oscillatory Magnetic Field | $H_{OSC}$ | 1800 | 2000 | | A/m | 0.1Hz – 1MHz | | | Cross-axis Immunity Multiplier <sup>(9)</sup> | $K_{X}$ | | 2.5 | | | | | | <b>5 Volt Electrical Specifications</b> ( $T_{min}$ to $T_{max}$ unless otherwise stated) | | | | | | | |-------------------------------------------------------------------------------------------|--------------------|---------------------|-----------------------------------------|------|-------|-------------------------------------| | Parameters | Symbol | Min. | Тур. | Max. | Units | <b>Test Conditions</b> | | Input Quiescent Supply Current | | | | | | | | IL715 | | | 24 | 30 | μA | | | IL716 | $I_{\mathrm{DD1}}$ | | 3.6 | 5 | mA | | | IL717 | | | 1.8 | 2.5 | mA | | | Output Quiescent Supply Current | | | | | | | | IL715 | $I_{\mathrm{DD2}}$ | | 7.2 | 10 | mA | | | IL716 | | | 3.6 | 5 | mA | | | IL717 | | | 5.4 | 7.5 | mA | | | Logic Input Current | $I_{\rm I}$ | -10 | | 10 | μΑ | | | Logic High Output Voltage | 17 | $V_{DD} - 0.1$ | $V_{ m DD}$ | | V | $I_{O} = -20 \mu A, V_{I} = V_{IH}$ | | | $V_{\mathrm{OH}}$ | $0.8 \times V_{DD}$ | $0.8 \times V_{DD}$ $0.9 \times V_{DD}$ | | | $I_O = -4 \text{ mA}, V_I = V_{IH}$ | | Logic Low Output Voltage | $V_{OL}$ | | 0 | 0.1 | V | $I_{O} = 20 \mu A, V_{I} = V_{IL}$ | | | | | 0.5 | 0.8 | | $I_O = 4 \text{ mA}, V_I = V_{IL}$ | | Switching Specifications ( $V_{DD} = 5V$ ) | | | | | | | |--------------------------------------------------------------------------------|------------------|-----|-----|-----|---------|--------------------------------------------------------| | Maximum Data Rate | | 100 | 110 | | Mbps | $C_L = 15 \text{ pF}$ | | Pulse Width <sup>(7)</sup> | PW | 10 | | | ns | 50% Points, V <sub>o</sub> | | Propagation Delay Input to Output (High to Low) | $t_{ m PHL}$ | | 10 | 15 | ns | $C_L = 15 \text{ pF}$ | | Propagation Delay Input to Output (Low to High) | $t_{\rm PLH}$ | | 10 | 15 | ns | $C_L = 15 \text{ pF}$ | | Pulse Width Distortion <sup>(2)</sup> | PWD | | 2 | 3 | | $C_L = 15 \text{ pF}$ | | Pulse Jitter <sup>(10)</sup> | $t_{ m J}$ | | 100 | | ps | $C_L = 15 \text{ pF}$ | | Propagation Delay Skew <sup>(3)</sup> | $t_{PSK}$ | | 4 | 6 | ns | $C_L = 15 \text{ pF}$ | | Output Rise Time (10%–90%) | $t_R$ | | 1 | 3 | ns | $C_L = 15 \text{ pF}$ | | Output Fall Time (10%–90%) | $t_{\mathrm{F}}$ | | 1 | 3 | ns | $C_L = 15 \text{ pF}$ | | Common Mode Transient Immunity (Output Logic High or Logic Low) <sup>(4)</sup> | $ CM_H , CM_L $ | 30 | 50 | | kV/μs | $V_{CM} = 1500 V_{DC}$ $t_{TRANSIENT} = 25 \text{ ns}$ | | Channel-to-Channel Skew | $t_{\rm CSK}$ | | 2 | 3 | ns | $C_L = 15 \text{ pF}$ | | Dynamic Power Consumption <sup>(6)</sup> | | | 200 | 340 | μA/Mbps | per channel | | Magnetic Field Immunity <sup>(8)</sup> (V <sub>DD2</sub> = 5V, 3V <v<sub>DD1&lt;5.5V)</v<sub> | | | | | | | |-----------------------------------------------------------------------------------------------|-----------|------|------|--|-----|----------------| | Power Frequency Magnetic Immunity | $H_{PF}$ | 2800 | 3500 | | A/m | 50Hz/60Hz | | Pulse Magnetic Field Immunity | $H_{PM}$ | 4000 | 4500 | | A/m | $t_p = 8\mu s$ | | Damped Oscillatory Magnetic Field | $H_{OSC}$ | 4000 | 4500 | | A/m | 0.1Hz – 1MHz | | Cross-axis Immunity Multiplier <sup>(9)</sup> | $K_X$ | | 2.5 | | | | #### Notes (apply to both 3.3 V and 5 V specifications): - 1. Absolute maximum ambient operating temperature means the device will not be damaged if operated under these conditions. It does not guarantee performance. - 2. PWD is defined as $|t_{PHL} t_{PLH}|$ . %PWD is equal to PWD divided by pulse width. - 3. $t_{PSK}$ is the magnitude of the worst-case difference in $t_{PHL}$ and/or $t_{PLH}$ between devices at 25°C. - 4. $CM_H$ is the maximum common mode voltage slew rate that can be sustained while maintaining $V_0 > 0.8 V_{DD2}$ . $CM_L$ is the maximum common mode input voltage that can be sustained while maintaining $V_0 < 0.8 V$ . The common mode voltage slew rates apply to both rising and falling common mode voltage edges. - 5. Device is considered a two terminal device: pins 1–8 shorted and pins 9–16 shorted. - 6. Dynamic power consumption is calculated per channel and is supplied by the channel's input side power supply. - 7. Minimum pulse width is the minimum value at which specified PWD is guaranteed. - 8. The relevant test and measurement methods are given in the Electromagnetic Compatibility section on p. 7. - 9. External magnetic field immunity is improved by this factor if the field direction is "end-to-end" rather than to "pin-to-pin" (see diagram on p. 7). - 10. 66,535-bit pseudo-random binary signal (PRBS) NRZ bit pattern with no more than five consecutive 1s or 0s; 800 ps transition time. ## **Application Information** # **Electrostatic Discharge Sensitivity** This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, NVE recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure. # **Electromagnetic Compatibility** IsoLoop Isolators have the lowest EMC footprint of any isolation technology. IsoLoop Isolators' Wheatstone bridge configuration and differential magnetic field signaling ensure excellent EMC performance against all relevant standards. These isolators are fully compliant with generic EMC standards EN50081, EN50082-1 and the umbrella line-voltage standard for Information Technology Equipment (ITE) EN61000. NVE has completed compliance tests in the categories below: EN50081-1 Residential, Commercial & Light Industrial Methods EN55022, EN55014 EN50082-2: Industrial Environment Methods EN61000-4-2 (ESD), EN61000-4-3 (Electromagnetic Field Immunity), EN61000-4-4 (Electrical Transient Immunity), EN61000-4-6 (RFI Immunity), EN61000-4-8 (Power Frequency Magnetic Field Immunity), EN61000-4-9 (Pulsed Magnetic Field), EN61000-4-10 (Damped Oscillatory Magnetic Field) ENV50204 Radiated Field from Digital Telephones (Immunity Test) Immunity to external magnetic fields is even higher if the field direction is "end-to-end" rather than to "pin-to-pin" as shown in the diagram below: Cross-axis Field Direction #### **Dynamic Power Consumption** IsoLoop Isolators achieve their low power consumption from the way they transmit data across the isolation barrier. By detecting the edge transitions of the input logic signal and converting these to narrow current pulses, a magnetic field is created around the GMR Wheatstone bridge. Depending on the direction of the magnetic field, the bridge causes the output comparator to switch following the input logic signal. Since the current pulses are narrow, about 2.5 ns, the power consumption is independent of mark-to-space ratio and solely dependent on frequency. This has obvious advantages over optocouplers, which have power consumption heavily dependent on mark-to-space ratio. ## **Power Supply Decoupling** Both power supplies to these devices should be decoupled with low ESR 47 nF ceramic capacitors. Ground planes for both GND<sub>1</sub> and GND<sub>2</sub> are highly recommended for data rates above 10 Mbps. Capacitors must be located as close as possible to the $V_{DD}$ pins. ### **Maintaining Creepage** Creepage distances are often critical in isolated circuits. In addition to meeting JEDEC standards, NVE isolator packages have unique creepage specifications. Standard pad libraries often extend under the package, compromising creepage and clearance. Similarly, ground planes, if used, should be spaced to avoid compromising clearance. Package drawings and recommended pad layouts are included in this datasheet. #### Signal Status on Start-up and Shut Down To minimize power dissipation, input signals are differentiated and then latched on the output side of the isolation barrier to reconstruct the signal. This could result in an ambiguous output state depending on power up, shutdown and power loss sequencing. Therefore, the designer should consider including an initialization signal in the start-up circuit. Initialization consists of toggling the input either high then low, or low then high. #### **Data Transmission Rates** The reliability of a transmission system is directly related to the accuracy and quality of the transmitted digital information. For a digital system, those parameters which determine the limits of the data transmission are pulse width distortion and propagation delay Propagation delay is the time taken for the signal to travel through the device. This is usually different when sending a low-to-high than when sending a high-to-low signal. This difference, or error, is called pulse width distortion (PWD) and is usually in nanoseconds. It may also be expressed as a percentage: For example, with data rates of 12.5 Mbps: $$PWD\% = \frac{3 \text{ ns}}{80 \text{ ns}} \times 100\% = 3.75\%$$ This figure is almost three times better than any available optocoupler with the same temperature range, and two times better than any optocoupler regardless of published temperature range. IsoLoop isolators exceed the 10% maximum PWD recommended by PROFIBUS, and will run to nearly 35 Mb within the 10% limit. Propagation delay skew is the signal propagation difference between two or more channels. This becomes significant in clocked systems because it is undesirable for the clock pulse to arrive before the data has settled. Short propagation delay skew is therefore especially critical in high data rate parallel systems for establishing and maintaining accuracy and repeatability. Worstcase channel-to-channel skew in an IL700 Isolator is only 3 ns, which is **ten times** better than any optocoupler. IL700 Isolators have a maximum propagation delay skew of 6 ns, which is **five** times better than any optocoupler. # **Application Diagrams** # **Isolated Logic Level Shifters** # Single-Channel Isolated Delta-Sigma A/D Converter This circuit illustrates a typical single-channel delta-sigma ADC. The A/D is located on the bridge with no signal conditioning electronics between the bridge sensor and the ADC. In this case, the IL717 is the best choice for isolation. It isolates the control bus from the microcontroller. The system clock is located on the isolated side of the system. #### **Package Drawings** # **Recommended Pad Layouts** # **Ordering Information and Valid Part Numbers** #### Valid Part Numbers | IL715 | IL716 | IL717 | |-----------|-----------|-----------| | IL715E | IL716E | IL717E | | IL715-3 | IL716-3 | IL717-3 | | IL715-3E | IL716-3E | IL717-3E | | IL715T | IL716T | IL717T | | IL715TE | IL716TE | IL717TE | | IL715T-3 | IL716T-3 | IL717T-3 | | IL715T-3E | IL716T-3E | IL717T-3E | All IL715, IL716, and IL717 part types are available on tape and reel. ISB-DS-001-IL715/6/7-Y Changes IEC 60747-5-5 (VDE 0884) certification. November 2013 Changes ISB-DS-001-IL715/6/7-X Tighter quiescent current specifications. Upgraded from MSL 2 to MSL 1. ISB-DS-001-IL715/6/7-W Changes Increased transient immunity specifications based on additional data. Added VDE 0884 pending. Added high voltage endurance specification. Increased magnetic immunity specifications. Updated package drawings. Added recommended solder pad layouts. ISB-DS-001-IL715/6/7-V Changes Detailed isolation and barrier specifications. Cosmetic changes. ISB-DS-001-IL715/6/7-U Changes Tightened typical output quiescent supply spec. to 1.5 mA/channel at 3.3V. ISB-DS-001-IL715/6/7-T Changes Updates to terms and conditions. ISB-DS-001-IL715/6/7-S **Changes** Added clarification of internal ground connections (pp. 3-4). ISB-DS-001-IL715/6/7-R Changes Added typical jitter specification at 5V. ISB-DS-001-IL715/6/7-Q Changes Added EMC details. ISB-DS-001-IL715/6/7-P Changes Added magnetic field immunity and electromagnetic compatibility specifications. Added notes on package drawings that pin-spacing tolerances are non-accumulating. ISB-DS-001-IL715/6/7-O Changes Changed ordering information to reflect that devices are now fully RoHS compliant with no exemptions. Changes ISB-DS-001-IL715/6/7-N Eliminated soldering profile chart ISB-DS-001-IL715/6/7-M Changes Package drawings updated #### **Datasheet Limitations** The information and data provided in datasheets shall define the specification of the product as agreed between NVE and its customer, unless NVE and customer have explicitly agreed otherwise in writing. All specifications are based on NVE test protocols. In no event however, shall an agreement be valid in which the NVE product is deemed to offer functions and qualities beyond those described in the datasheet. #### **Limited Warranty and Liability** Information in this document is believed to be accurate and reliable. However, NVE does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NVE be liable for any indirect, incidental, punitive, special or consequential damages (including, without limitation, lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. #### Right to Make Changes NVE reserves the right to make changes to information published in this document including, without limitation, specifications and product descriptions at any time and without notice. This document supersedes and replaces all information supplied prior to its publication. #### **Use in Life-Critical or Safety-Critical Applications** Unless NVE and a customer explicitly agree otherwise in writing, NVE products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical devices or equipment. NVE accepts no liability for inclusion or use of NVE products in such applications and such inclusion or use is at the customer's own risk. Should the customer use NVE products for such application whether authorized by NVE or not, the customer shall indemnify and hold NVE harmless against all claims and damages. #### Applications Applications described in this datasheet are illustrative only. NVE makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NVE products, and NVE accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NVE product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customers. Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NVE does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customers. The customer is responsible for all necessary testing for the customer's applications and products using NVE products in order to avoid a default of the applications and the products or of the application or use by customer's third party customers. NVE accepts no liability in this respect. #### **Limiting Values** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the recommended operating conditions of the datasheet is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. #### **Terms and Conditions of Sale** In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NVE hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NVE products by customer. #### No Offer to Sell or License Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. # **Export Control** This document as well as the items described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. #### **Automotive Qualified Products** Unless the datasheet expressly states that a specific NVE product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NVE accepts no liability for inclusion or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NVE's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NVE's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NVE for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NVE's standard warranty and NVE's product specifications. An ISO 9001 Certified Company NVE Corporation 11409 Valley View Road Eden Prairie, MN 55344-3617 USA Telephone: (952) 829-9217 Fax: (952) 829-9189 www.nve.com e-mail: iso-info@nve.com ©NVE Corporation All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. ISB-DS-001-IL715/6/7-Y $November\ 2013$