

# High Speed Isolated RS485/RS422 Transceiver

# **Functional Diagram**



## **IL3522 Receiver**

| RE | R | $V_{(A-B)}$ |
|----|---|-------------|
| Н  | Z | X           |
| L  | Н | ≥ 200 mV    |
| L  | L | ≤−200 mV    |
| L  | Н | Open        |

## **IL3522 Driver**

| DE | D | $V_{(Y-Z)}$   |
|----|---|---------------|
| L  | X | Z             |
| Н  | Н | $\geq$ 200 mV |
| Н  | L | ≤−200 mV      |

H = High Level, L = Low LevelX = Irrelevant, Z = High Impedance

#### Features

- 40 Mbps data rate
- 20 ns propagation delay
- 1 ns pulse skew
- 50 kV/μs typ.; 30 kV/μs min. common mode transient immunity
- 3 V to 5 V power supplies
- Low quiescent supply current
- 1000 V<sub>RMS</sub>/1500 V<sub>DC</sub> high voltage endurance
- 44000 year barrier life
- 15 kV bus ESD protection
- Low EMC footprint
- Thermal shutdown protection
- −40°C to +85°C temperature range
- UL 1577 recognized; IEC 60747-5-5 (VDE 0884) certified
- 16-pin JEDEC-standard or True 8™ mm SOIC packages

# **Applications**

- · Factory automation
- Industrial control networks
- Building environmental controls
- Equipment covered under IEC 61010-1 Edition 3
- 5 kV<sub>RMS</sub> rated IEC 60601-1 medical applications

#### Description

The IL3522 is a galvanically isolated, high-speed differential bus transceiver, designed for bidirectional data communication on balanced transmission lines. The device uses NVE's patented\* IsoLoop spintronic Giant Magnetoresistance (GMR) technology.

A unique ceramic/polymer composite barrier provides excellent isolation and virtually unlimited barrier life.

The IL3585 delivers an exceptional 2.3 V differential output into a 54  $\Omega$  load over the supply range of 4.5 V to 5.5 V. This provides better data integrity over longer cable lengths, even at data rates as high as 40 Mbps. The device is also compatible with 3 V supplies, allowing interface to standard microcontrollers without additional level shifting.

Current limiting and thermal shutdown features protect against output short circuits and bus contention that may cause excessive power dissipation. Receiver inputs feature a "fail-safe if open" design, ensuring a logic high R-output if A/B are floating.



Absolute Maximum Ratings(11)

| Parameters                    | Symbol                               | Min. | Тур. | Max.           | Units | <b>Test Conditions</b> |
|-------------------------------|--------------------------------------|------|------|----------------|-------|------------------------|
| Storage Temperature           | $T_{s}$                              | -55  |      | 150            | °C    |                        |
| Ambient Operating Temperature | $T_A$                                | -40  |      | 85             | °C    |                        |
| Voltage Range at any Bus Pin  |                                      | -7   |      | 12             | V     |                        |
| Supply Voltage (1)            | $V_{\mathrm{DD1}}, V_{\mathrm{DD2}}$ | -0.5 |      | 7              | V     |                        |
| Digital Input Voltage         |                                      | -0.5 |      | $V_{DD} + 0.5$ | V     |                        |
| Digital Output Voltage        |                                      | -0.5 |      | $V_{DD} + 1$   | V     |                        |
| ESD (all bus nodes)           |                                      | 15   |      |                | kV    | HBM                    |

**Recommended Operating Conditions** 

| Parameters                                                    | Symbol                                                        | Min.       | Тур. | Max.       | Units | <b>Test Conditions</b>                                 |
|---------------------------------------------------------------|---------------------------------------------------------------|------------|------|------------|-------|--------------------------------------------------------|
| Supply Voltage                                                | $egin{array}{c} V_{	ext{DD1}} \ V_{	ext{DD2}} \end{array}$    | 3.0<br>4.5 |      | 5.5<br>5.5 | V     |                                                        |
| Input Voltage at any Bus Terminal (separately or common mode) | $egin{array}{c} V_{\mathrm{I}} \ V_{\mathrm{IC}} \end{array}$ |            |      | 12<br>-7   | V     |                                                        |
| High-Level Digital Input Voltage                              | $V_{\scriptscriptstyle IH}$                                   | 2.4<br>3.0 |      | $V_{DD1}$  | V     | $V_{DD1} = 3.3 \text{ V}$<br>$V_{DD1} = 5.0 \text{ V}$ |
| Low-Level Digital Input Voltage                               | $V_{\scriptscriptstyle \mathrm{IL}}$                          | 0          |      | 0.8        | V     |                                                        |
| Differential Input Voltage (2)                                | $V_{\scriptscriptstyle  m ID}$                                |            |      | +12/-7     | V     |                                                        |
| High-Level Output Current (Driver)                            | $I_{OH}$                                                      |            |      | 60         | mA    |                                                        |
| High-Level Digital Output Current (Receiver)                  | $I_{OH}$                                                      |            |      | 8          | mA    |                                                        |
| Low-Level Output Current (Driver)                             | $I_{OL}$                                                      | -60        |      |            | mA    |                                                        |
| Low-Level Digital Output Current (Receiver)                   | $I_{OL}$                                                      | -8         |      |            | mA    |                                                        |
| Ambient Operating Temperature                                 | T <sub>A</sub>                                                | -40        |      | 85         | °C    |                                                        |
| Digital Input Signal Rise and Fall<br>Times                   | $t_{\rm IR},t_{\rm IF}$                                       | DC Stable  |      |            |       |                                                        |



**Insulation Specifications** 

| Parameters                                                                 |          | Symbol          | Min.         | Тур.              | Max. | Units                            | Test Conditions                                            |
|----------------------------------------------------------------------------|----------|-----------------|--------------|-------------------|------|----------------------------------|------------------------------------------------------------|
| Creepage Distance (external)                                               |          |                 | 8.03         | 8.3               |      | mm                               | Per IEC 60601                                              |
| Total Barrier Thickness (inter-                                            | nal)     |                 | 0.012        | 0.013             |      | mm                               |                                                            |
| Barrier Resistance                                                         |          | R <sub>IO</sub> |              | >10 <sup>14</sup> |      | Ω                                | 500 V                                                      |
| Barrier Capacitance                                                        |          | $C_{io}$        |              | 7                 |      | pF                               | f = 1  MHz                                                 |
| Leakage Current                                                            |          |                 |              | 0.2               |      | $\mu A_{\scriptscriptstyle RMS}$ | $240 \text{ V}_{\text{RMS}}, 60 \text{ Hz}$                |
| Comparative Tracking Index                                                 |          | CTI             | ≥175         |                   |      | V                                | Per IEC 60112                                              |
| High Voltage Endurance<br>(Maximum Barrier Voltage<br>for Indefinite Life) | AC<br>DC | V <sub>IO</sub> | 1000<br>1500 |                   |      | $V_{RMS}$ $V_{DC}$               | At maximum operating temperature                           |
| Barrier Life                                                               |          |                 |              | 44000             |      | Years                            | 100°C, 1000 V <sub>RMS</sub> , 60%<br>CL activation energy |

# **Safety and Approvals**

*IEC 60747-5-5 (VDE 0884)* (File Number 5016933-4880-0001)

- $\bullet~$  Working Voltage (V\_{IORM}) 600 V\_{RMS} (848 V\_{PK}); basic insulation; pollution degree 2
- Transient overvoltage (V  $_{\text{IOTM}})$  and surge voltage (V  $_{\text{IOSM}})$  4000  $V_{PK}$
- $\bullet~$  Each part tested at 1590  $V_{PK}$  for 1 second, 5 pC partial discharge limit
- $\bullet~$  Samples tested at 4000  $V_{PK}$  for 60 sec.; then 1358  $V_{PK}$  for 10 sec. with 5 pC partial discharge limit

IEC 61010-1 (Edition 2; TUV Certificate Numbers N1502812; N1502812-101)

Reinforced Insulation; Pollution Degree II; Material Group III

| Part No. Suffix | Package                | Working Voltage |
|-----------------|------------------------|-----------------|
| -3              | SOIC                   | $150 V_{RMS}$   |
| None            | Wide-body SOIC/True 8™ | $300 V_{RMS}$   |

UL 1577 (Component Recognition Program File Number E207481)

Each part tested at 3000 V<sub>RMS</sub> (4240 V<sub>PK</sub>) for 1 second; each lot sample tested at 2500 V<sub>RMS</sub> (3530 V<sub>PK</sub>) for 1 minute

#### Soldering Profile

Per JEDEC J-STD-020C, MSL 1



# **IL3522 Pin Connections**

|    |                    | 5.1.5.1.5                                                                                                                   |  |  |  |
|----|--------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1  | $V_{\mathrm{DD1}}$ | Input Power Supply                                                                                                          |  |  |  |
| 2  | $GND_1$            | Input Power Supply Ground Return (pin 2 is internally connected to pin 8)                                                   |  |  |  |
| 3  | R                  | Output Data from Bus                                                                                                        |  |  |  |
| 4  | RE                 | Read Data Enable (if $\overline{RE}$ is high, R = high impedance)                                                           |  |  |  |
| 5  | DE                 | Drive Enable                                                                                                                |  |  |  |
| 6  | D                  | Data Input to Bus                                                                                                           |  |  |  |
| 7  | NC                 | No Internal Connection                                                                                                      |  |  |  |
| 8  | $GND_1$            | Input Power Supply Ground Return (pin 8 is internally connected to pin 2)                                                   |  |  |  |
| 9  | GND <sub>2</sub>   | Output Power Supply Ground Return (pin 9 is internally connected to pin 15)                                                 |  |  |  |
| 10 | ISODE              | Isolated DE Output for use in Profibus applications where the state of the isolated drive enable node needs to be monitored |  |  |  |
| 11 | Y                  | Y Bus (Drive – True)                                                                                                        |  |  |  |
| 12 | Z                  | Z Bus (Drive – Inverse)                                                                                                     |  |  |  |
| 13 | В                  | B Bus (Receive – Inverse)                                                                                                   |  |  |  |
| 14 | A                  | A Bus (Receive – True)                                                                                                      |  |  |  |
| 15 | $\mathrm{GND}_2$   | Output Power Supply Ground Return (pin 15 is internally connected to pin 9)                                                 |  |  |  |
| 16 | $V_{\mathrm{DD2}}$ | Output Power Supply                                                                                                         |  |  |  |





#### **Driver Section**

Electrical Specifications are  $T_{min}$  to  $T_{max}$  and  $V_{DD} = 4.5$  V to 5.5 V, unless otherwise stated.

| Parameters                                                            | Symbol                     | Min. | <b>Typ.</b> <sup>(5)</sup> | Max.                           | Units | <b>Test Conditions</b>                              |
|-----------------------------------------------------------------------|----------------------------|------|----------------------------|--------------------------------|-------|-----------------------------------------------------|
| Input Clamp Voltage                                                   | $V_{IK}$                   |      |                            | -1.5                           | V     | $I_L = -18 \text{ mA}$                              |
| Output voltage                                                        | $V_{o}$                    |      |                            | $V_{\scriptscriptstyle  m DD}$ | V     | $I_{O} = 0$                                         |
| Differential Output Voltage <sup>(12)</sup>                           | $ V_{\text{OD}1} $         |      |                            | $V_{\scriptscriptstyle  m DD}$ | V     | $I_{O} = 0$                                         |
| Differential Output Voltage <sup>(12)</sup>                           | $ V_{	ext{OD2}} $          | 2.5  | 3                          | 5                              | V     | $R_L = 54 \Omega$ , $V_{DD} = 5 V$                  |
| Differential Output Voltage <sup>(12, 6)</sup>                        | $V_{{ m od}3}$             | 2.3  |                            | 5                              | V     | $R_L = 54 \Omega, V_{DD} = 4.5 V$                   |
| Change in Magnitude of Differential Output Voltage <sup>(7)</sup>     | $\Delta  V_{\mathrm{OD}} $ |      |                            | ±0.2                           | V     | $R_L = 54 \Omega \text{ or } 100 \Omega$            |
| Common Mode Output Voltage                                            | $V_{oc}$                   |      |                            | 3                              | V     | $R_L = 54 \Omega \text{ or } 100 \Omega$            |
| Change in Magnitude of Common<br>Mode Output Voltage <sup>(7)</sup>   | $\Delta  V_{\rm oc} $      |      |                            | ±0.2                           | V     | $R_L = 54 \Omega \text{ or } 100 \Omega$            |
| Output Current <sup>(4)</sup>                                         | $I_{o}$                    |      |                            | 1<br>-0.8                      | mA    | Output Disabled, $V_0 = 12$<br>$V_0 = -7$           |
| High Level Input Current                                              | $I_{\text{IH}}$            |      |                            | 10                             | μΑ    | $V_{\rm I} = 3.5 \text{ V}$                         |
| Low Level Input Current                                               | $I_{\text{IL}}$            |      |                            | -10                            | μΑ    | $V_{I} = 0.4 \text{ V}$                             |
| Absolute  Short-circuit Output Current                                | $I_{os}$                   |      |                            | 250                            | mA    | $-7 \text{ V} > \text{V}_{\text{o}} < 12 \text{ V}$ |
| Supply Current $V_{DD1} = +5 \text{ V}$<br>$V_{DD1} = +3.3 \text{ V}$ | $I_{ m DD1} \ I_{ m DD1}$  |      | 4 3                        | 6<br>4                         | mA    | No Load<br>(Outputs Enabled)                        |

## Notes (apply to both driver and receiver sections):

- All voltages are with respect to network ground except differential I/O bus voltages.
- 2. Differential input voltage is measured at the noninverting terminal A with respect to the inverting terminal B.
- 3. Skew limit is the maximum propagation delay difference between any two devices at 25°C.
- The power-off measurement in ANSI Standard EIA/TIA-422-B applies to disabled outputs only and is not applied to combined inputs and 4.
- All typical values are at  $V_{DD1}$ ,  $V_{DD2} = 5$  V or  $V_{DD1} = 3.3$  V and  $T_A = 25$ °C. 5.
- $-7 \text{ V} < \text{V}_{\text{CM}} < 12 \text{ V}; 4.5 \text{ V} < \text{V}_{\text{DD}} < 5.5 \text{ V}.$
- $\Delta |V_{oo}|$  and  $\Delta |V_{oc}|$  are the changes in magnitude of  $V_{oo}$  and  $V_{oc}$ , respectively, that occur when the input is changed from one logic state to 7.
- This applies for both power on and power off, refer to ANSI standard RS-485 for exact condition. The EIA/TIA-422-B limit does not apply for a combined driver and receiver terminal.
- Includes 10 ns read enable time. Maximum propagation delay is 25 ns after read assertion.
- 10. Pulse skew is defined as  $|t_{PLH} t_{PHL}|$  of each channel.
- 11. Absolute Maximum specifications mean the device will not be damaged if operated under these conditions. It does not guarantee performance.
- 12. Differential output voltage is measured at terminal Y with respect to Z.
- 13. The relevant test and measurement methods are given in the Electromagnetic Compatibility section on p. 6.
- 14. External magnetic field immunity is improved by this factor if the field direction is "end-to-end" rather than to "pin-to-pin" (see diagram on p. 6).



# **Receiver Section**

| Electrical Sp                                         | <b>Electrical Specifications</b> ( $T_{min}$ to $T_{max}$ and $V_{DD} = 4.5$ V to 5.5 V unless otherwise stated) |                         |                            |      |       |                                                       |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------|------|-------|-------------------------------------------------------|
| Parameters                                            | Symbol                                                                                                           | Min.                    | <b>Typ.</b> <sup>(5)</sup> | Max. | Units | Test Conditions                                       |
| Positive-going Input Threshold Voltage <sup>(2)</sup> | $V_{IT^+}$                                                                                                       |                         |                            | 0.2  | V     | $-7 \text{ V} > \text{V}_{\text{CM}} < 12 \text{ V}$  |
| Negative-going Input Threshold Voltage <sup>(2)</sup> | $V_{\text{IT-}}$                                                                                                 | -0.2                    |                            |      | V     | $-7 \text{ V} > \text{V}_{\text{CM}} < 12 \text{ V}$  |
| Hysteresis Voltage $(V_{IT^+} - V_{IT^-})$            | $V_{HYS}$                                                                                                        |                         | 40                         |      | mV    | $V_{CM} = 0 \text{ V, T} = 25^{\circ}\text{C}$        |
| High Level Digital Output Voltage                     | $V_{\mathrm{OH}}$                                                                                                | $V_{\mathrm{DD}} - 0.2$ | $V_{ m DD}$                |      | V     | $V_{ID} = 200 \text{ mV}$ $I_{OH} = -20  \mu\text{A}$ |
| Low Level Digital Output Voltage                      | $V_{\scriptscriptstyle OL}$                                                                                      |                         |                            | 0.2  | V     | $V_{ID} = -200 \text{ mV}$ $I_{OH} = 20  \mu\text{A}$ |
| High-impedance-state output current                   | $I_{OZ}$                                                                                                         |                         |                            | ±1   | μΑ    | $V_0 = 0.4 \text{ to } (V_{DD2} = 0.5) \text{ V}$     |
| Line Input Current <sup>(8)</sup>                     | $I_{I}$                                                                                                          |                         |                            | 1    | mA    | $V_1 = 12 \text{ V}$                                  |
|                                                       |                                                                                                                  |                         |                            | -0.8 | mA    | $V_i = -7 \text{ V}$                                  |
| Input Resistance                                      | R <sub>I</sub>                                                                                                   | 20                      |                            |      | kΩ    |                                                       |
| Supply Current                                        | $I_{	ext{DD2}}$                                                                                                  |                         | 5                          | 16   | mA    | No load<br>(Outputs Enabled)                          |

**Switching Characteristics** 

| Switching Characteristics                                          |                                        | $V_{DD1} = 5 \text{ V}, \text{ V}$ | $V_{\rm DD2} = 5 \text{ V}$ |      |       |                                                                                                             |
|--------------------------------------------------------------------|----------------------------------------|------------------------------------|-----------------------------|------|-------|-------------------------------------------------------------------------------------------------------------|
| Parameters                                                         | Symbol                                 | Min.                               | <b>Typ.</b> <sup>(5)</sup>  | Max. | Units | <b>Test Conditions</b>                                                                                      |
| Data Rate                                                          |                                        | 40                                 |                             |      | Mbps  | $R_L = 54 \Omega, C_L = 50 \text{ pF}$                                                                      |
| Propagation Delay <sup>(2, 9)</sup>                                | $t_{	ext{PD}}$                         |                                    | 27                          | 35   | ns    | $V_0 = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$<br>$V_0 = -1.5 \text{ to } 1.5 \text{ V},$ |
| Pulse Skew <sup>(2, 10)</sup>                                      | $t_{sk}(P)$                            |                                    | 1                           | 6    | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Skew Limit <sup>(3)</sup>                                          | $t_{SK}(LIM)$                          |                                    | 2                           | 12   | ns    | $R_L = 54 \Omega, C_L = 50 \text{ pF}$                                                                      |
| Output Enable Time To High Level                                   | $t_{ m PZH}$                           |                                    | 15                          | 25   | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Output Enable Time To Low Level                                    | $t_{ m PZL}$                           |                                    | 15                          | 25   | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Output Disable Time From High<br>Level                             | $t_{PHZ}$                              |                                    | 15                          | 25   | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Output Disable Time From Low Level                                 | $t_{\scriptscriptstyle{\mathrm{PL}Z}}$ |                                    | 15                          | 25   | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Common Mode Transient Immunity<br>(Output Logic High to Logic Low) | $ CM_H , CM_L $                        | 30                                 | 50                          |      | kV/μs | $V_{CM} = 1500 V_{DC}$ $t_{TRANSIENT} = 25 \text{ ns}$                                                      |
|                                                                    | V                                      | $V_{\rm DD1} = 3.3 \text{ V},$     | $V_{DD2} = 5 V$             |      |       |                                                                                                             |
| Parameters                                                         | Symbol                                 | Min.                               | <b>Typ.</b> <sup>(5)</sup>  | Max. | Units | Test Conditions                                                                                             |
| Data Rate                                                          |                                        | 40                                 |                             |      | Mbps  | $R_L = 54 \Omega, C_L = 50 \text{ pF}$                                                                      |
| Propagation Delay <sup>(2, 9)</sup>                                | $t_{\mathrm{PD}}$                      |                                    | 30                          | 38   | ns    | $V_0 = -1.5 \text{ to } 1.5 \text{ V},$<br>$C_L = 15 \text{ pF}$<br>$V_0 = -1.5 \text{ to } 1.5 \text{ V},$ |
| Pulse Skew <sup>(2, 10)</sup>                                      | $t_{SK}(P)$                            |                                    | 1                           | 6    | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Skew Limit <sup>(3)</sup>                                          | $t_{SK}(LIM)$                          |                                    | 4                           | 12   | ns    | $R_L = 54 \Omega, C_L = 50 \text{ pF}$                                                                      |
| Output Enable Time To High Level                                   | $t_{PZH}$                              |                                    | 17                          | 27   | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Output Enable Time To Low Level                                    | $t_{ m PZL}$                           |                                    | 17                          | 27   | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Output Disable Time From High<br>Level                             | $t_{PHZ}$                              |                                    | 17                          | 27   | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Output Disable Time From Low Level                                 | $t_{\scriptscriptstyle{\mathrm{PL}Z}}$ |                                    | 17                          | 27   | ns    | $C_L = 15 \text{ pF}$                                                                                       |
| Common Mode Transient Immunity<br>(Output Logic High to Logic Low) | $ CM_H ,  CM_L $                       | 30                                 | 50                          |      | kV/μs | $V_{CM} = 1500 V_{DC}$ $t_{TRANSIENT} = 25 \text{ ns}$                                                      |



# Magnetic Field Immunity<sup>(13)</sup>

| $V_{DD1} = 5 V, V_{DD2} = 5 V$                 |                                                  |      |      |  |     |                |  |
|------------------------------------------------|--------------------------------------------------|------|------|--|-----|----------------|--|
| Power Frequency Magnetic Immunity              | $H_{PF}$                                         | 2800 | 3500 |  | A/m | 50Hz/60Hz      |  |
| Pulse Magnetic Field Immunity                  | $H_{PM}$                                         | 4000 | 4500 |  | A/m | $t_p = 8\mu s$ |  |
| Damped Oscillatory Magnetic Field              | $H_{OSC}$                                        | 4000 | 4500 |  | A/m | 0.1Hz – 1MHz   |  |
| Cross-axis Immunity Multiplier <sup>(14)</sup> | $K_{X}$                                          |      | 2.5  |  |     |                |  |
|                                                | $V_{DD1} = 3.3 \text{ V}, V_{DD2} = 5 \text{ V}$ |      |      |  |     |                |  |
| Power Frequency Magnetic Immunity              | $\mathrm{H}_{\mathrm{PF}}$                       | 1000 | 1500 |  | A/m | 50Hz/60Hz      |  |
| Pulse Magnetic Field Immunity                  | $H_{PM}$                                         | 1800 | 2000 |  | A/m | $t_p = 8\mu s$ |  |
| Damped Oscillatory Magnetic Field              | $H_{OSC}$                                        | 1800 | 2000 |  | A/m | 0.1Hz – 1MHz   |  |
| Cross-axis Immunity Multiplier <sup>(14)</sup> | $K_{X}$                                          |      | 2.5  |  |     |                |  |



## **Electrostatic Discharge Sensitivity**

This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, NVE recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure.

## **Power Consumption**

IsoLoop Isolators achieve their low power consumption from the way they transmit data across the isolation barrier. By detecting the edge transitions of the input logic signal and converting these to narrow current pulses, a magnetic field is created around the GMR Wheatstone bridge. Depending on the direction of the magnetic field, the bridge causes the output comparator to switch following the input logic signal. Since the current pulses are narrow, about 2.5 ns, the power consumption is independent of mark-to-space ratio and solely dependent on frequency. This has obvious advantages over optocouplers, which have power consumption heavily dependent on frequency and time.

| Data Rate (Mbps) | $I_{DD1}$ | $I_{DD2}$ |
|------------------|-----------|-----------|
| 1                | 100 μΑ    | 100 μΑ    |
| 10               | 1 mA      | 1 mA      |
| 20               | 2 mA      | 2 mA      |
| 40               | 4 mA      | 4 mA      |

Table 2. Typical Dynamic Supply Currents.

## **Power Supply Decoupling**

Both  $V_{DD1}$  and  $V_{DD2}$  must be bypassed with 47 nF ceramic capacitors. These should be placed as close as possible to  $V_{DD}$  pins for proper operation. Additionally, V<sub>DD2</sub> should be bypassed with a 10 μF tantalum capacitor.

## Maintaining Creepage

Creepage distances are often critical in isolated circuits. In addition to meeting JEDEC standards, NVE isolator packages have unique creepage specifications. Standard pad libraries often extend under the package, compromising creepage and clearance. Similarly, ground planes, if used, should be spaced to avoid compromising clearance. Package drawings and recommended pad layouts are included in this datasheet.

## **DC Correctness**

The IL3585 incorporates a patented refresh circuit to maintain the correct output state with respect to data input. At power up, the bus outputs will follow the Function Table shown on Page 1. The DE input should be held low during power-up to eliminate false drive data pulses from the bus. An external power supply monitor to minimize glitches caused by slow power-up and power-down transients is not required.

#### Electromagnetic Compatibility

The IL3522 is fully compliant with generic EMC standards EN50081, EN50082-1 and the umbrella line-voltage standard for Information Technology Equipment (ITE) EN61000. The IsoLoop Isolator's Wheatstone bridge configuration and differential magnetic field signaling ensure excellent EMC performance against all relevant standards. NVE conducted compliance tests in the categories below:

EN50081-1

Residential, Commercial & Light Industrial

Methods EN55022, EN55014

EN50082-2: Industrial Environment

Methods EN61000-4-2 (ESD), EN61000-4-3 (Electromagnetic Field Immunity), EN61000-4-4 (Electrical Transient Immunity), EN61000-4-6 (RFI Immunity), EN61000-4-8 (Power Frequency Magnetic Field Immunity), EN61000-4-9 (Pulsed Magnetic Field), EN61000-4-10 (Damped Oscillatory Magnetic Field)

ENV50204

Radiated Field from Digital Telephones (Immunity Test)

Immunity to external magnetic fields is even higher if the field direction is "end-to-end" (rather than to "pin-to-pin") as shown in the diagram at right.





# **Application Information**

The following figure shows typical connections to a microcontroller. The schematic includes typical termination and fail-safe resistors, and power supply decoupling capacitors:



Typical IL3522 connections.

#### Receiver Features

The receiver includes a "fail-safe if open" function that guarantees a high level output if the receiver inputs are unconnected (floating). The receiver output "R" has tri-state capability via the active low  $\overline{RE}$  input.

#### Driver Features

The RS-422 driver is differential output and delivers at least 1.5 V across a 54  $\Omega$  load. Drivers feature low propagation delay skew to maximize bit width and minimize EMI. Drivers have tri-state capability via the active-high DE input.

### Receiver Data Rate, Cables and Terminations

The IL3522 is intended for networks up to 4,000 feet (1,200 m), but the maximum data rate decreases as cable length increases. Twisted pair cable should be used in all networks since they tend to pick up noise and other electromagnetically induced voltages as common mode signals, which are effectively rejected by the differential receivers.



## **Fail-Safe Operation**

"Fail-safe operation" is defined here as the forcing of a logic high state on the "R" output in response to an open-circuit condition between the "A" and "B" lines of the bus, or when no drivers are active on the bus.

Proper biasing can ensure fail-safe operation, that is a known state when there are no active drivers on the bus. IL3000-Series Isolated Transceivers include internal pull-up and pull-down resistors of approximately 30 k $\Omega$  in the receiver section (R<sub>FS-INT</sub>; see figure below). These internal resistors are designed to ensure failsafe operation but only if there are no termination resistors. The entire V<sub>DD</sub> will appear between inputs "A" and "B" if there is no loading and no termination resistors, and there will be more than the required 200 mV with up to four RS-422 worstcase Unit Loads of 12 k $\Omega$ . Many designs operating below 1 Mbps or less than 1,000 feet are unterminated. Termination resistors may not be necessary for very low data rates and very short cable runs because reflections have time to settle before data sampling, which occurs at the middle of the bit interval.

In busses with low-impedance termination resistors, however, the differential voltage across the conductor pair will be close to zero with no active drivers. In this case the state of the bus is indeterminate, and the idle bus will be susceptible to noise. For example, with 120  $\Omega$  termination resistors ( $R_T$ ) on each end of the cable, and four Unit Loads (12 k $\Omega$  each), without external fail-safe biasing resistors the internal pull-up and pulldown resistors will produce a voltage between inputs "A" and "B" of only about 5 mV. This is not nearly enough to ensure a known state. External fail-safe biasing resistors (R<sub>FS-EXT</sub>) at one end of the bus can ensure fail-safe operation with a terminated bus. Resistors should be selected so that under worst-case power supply and resistor tolerances there is at least 200 mV across the conductor pair with no active drivers to meet the input sensitivity specification of the RS-422 standard.

Using the same value for pull-up and pull-down biasing resistors maintains balance for positive- and negative going transitions. Lower-value resistors increase inactive noise immunity at the expense of quiescent power consumption. Note that each Unit Load on the bus adds a worst-case loading of 12 k $\Omega$  across the conductor pair, and 32 Unit Loads add 375  $\Omega$  worst-case loading. The more loads on the bus, the lower the required values of the biasing resistors.

In the example with two 120  $\Omega$  termination resistors and four Unit Loads, 560  $\Omega$  external biasing resistors provide more than 200 mV between "A" and "B" with adequate margin for power supply variations and resistor tolerances. This ensures a known state when there are no active drivers. Other illustrative examples are shown in the table below:



| R <sub>FS-EXT</sub> | $\mathbf{R}_{\mathrm{T}}$ | Loading                             | Nominal V <sub>A-B</sub> (inactive) | Fail-Safe Operation? |
|---------------------|---------------------------|-------------------------------------|-------------------------------------|----------------------|
| Internal Only       | None                      | Four unit loads (12 k $\Omega$ ea.) | 238 mV                              | Yes                  |
| Internal Only       | $120 \Omega$              | Four unit loads (12 k $\Omega$ ea.) | 5 mV                                | No                   |
| 560 Ω               | $120 \Omega$              | Four unit loads (12 k $\Omega$ ea.) | 254 mV                              | Yes                  |
| 510 Ω               | 120 Ω                     | 32 unit loads (12 k $\Omega$ ea.)   | 247 mV                              | Yes                  |



# **Package Drawing**



# **Recommended Pad Layout**





# **Ordering Information and Valid part Numbers**





# Revision History IEC 60747-5-5 (VDE 0884) certification. ISB-DS-001-IL3522-N Upgraded from MSL 2 to MSL 1. November 2013 Increased transient immunity specifications based on additional data. ISB-DS-001-IL3522-M Added VDE 0884 pending. Added transient immunity specifications. Added high voltage endurance specification. Increased magnetic immunity specifications. Updated package drawings. Added recommended solder pad layouts. Changed title to "Very High Speed Isolated RS485/RS422 Transceiver." ISB-DS-001-IL3522-L Detailed isolation and barrier specifications. Cosmetic changes. Update terms and conditions. ISB-DS-001-IL3522-K Added clarification of internal ground connections (p. 3). ISB-DS-001-IL3522-J

| IS | B- | DS | S-0 | 01 | - | L3 | 5 | 22- | ·H |  |
|----|----|----|-----|----|---|----|---|-----|----|--|
|    |    |    |     |    |   |    |   |     |    |  |

ISB-DS-001-IL3522-I

Added low EMC footprint.

# ISB-DS-001-IL3522-G

Added bus-protection ESD specification (15 kV).

Revised maximum Receiver Section Supply Current to 16 mA.

#### ISB-DS-001-IL3522-F

- Added magnetic field immunity and electromagnetic compatibility specifications.
- Added note on package drawing that pin-spacing tolerances are non-accumulating.

#### ISB-DS-001-IL3522-E

Changed ordering information to reflect that devices are now fully RoHS compliant with no exemptions.

# ISB-DS-001-IL3522-D

Reorganized specification tables

#### ISB-DS-001-IL3522-C

Eliminated soldering profile chart

## ISB-DS-001-IL3522-B

- Specified "open" input condition in truth table
- Added fail-safe biasing section.
- Revised package drawing.



#### **Datasheet Limitations**

The information and data provided in datasheets shall define the specification of the product as agreed between NVE and its customer, unless NVE and customer have explicitly agreed otherwise in writing. All specifications are based on NVE test protocols. In no event however, shall an agreement be valid in which the NVE product is deemed to offer functions and qualities beyond those described in the datasheet.

#### Limited Warranty and Liability

Information in this document is believed to be accurate and reliable. However, NVE does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NVE be liable for any indirect, incidental, punitive, special or consequential damages (including, without limitation, lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

#### Right to Make Changes

NVE reserves the right to make changes to information published in this document including, without limitation, specifications and product descriptions at any time and without notice. This document supersedes and replaces all information supplied prior to its publication.

#### Use in Life-Critical or Safety-Critical Applications

Unless NVE and a customer explicitly agree otherwise in writing, NVE products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical devices or equipment. NVE accepts no liability for inclusion or use of NVE products in such applications and such inclusion or use is at the customer's own risk. Should the customer use NVE products for such application whether authorized by NVE or not, the customer shall indemnify and hold NVE harmless against all claims and damages.

#### **Applications**

Applications described in this datasheet are illustrative only. NVE makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NVE products, and NVE accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NVE product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customers. Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NVE does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customers. The customer is responsible for all necessary testing for the customer's applications and products using NVE products in order to avoid a default of the applications and the products or of the application or use by customer's third party customers. NVE accepts no liability in this respect.

### **Limiting Values**

Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the recommended operating conditions of the datasheet is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

#### **Terms and Conditions of Sale**

In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NVE hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NVE products by customer.

#### No Offer to Sell or License

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### **Export Control**

This document as well as the items described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### **Automotive Qualified Products**

Unless the datasheet expressly states that a specific NVE product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NVE accepts no liability for inclusion or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NVE's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NVE's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NVE for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NVE's standard warranty and NVE's product specifications.





An ISO 9001 Certified Company

**NVE** Corporation 11409 Valley View Road Eden Prairie, MN 55344-3617 USA Telephone: (952) 829-9217 Fax: (952) 829-9189

www.nve.com

e-mail: iso-info@nve.com

©NVE Corporation

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

ISB-DS-001-IL3522-N

November 2013