

## 40V, Low Quiescent Current, 50mA Linear Regulator

#### ISL80136

The ISL80136 is a high voltage, low quiescent current linear regulator ideally suited for "always-on" and "keep alive" applications. The ISL80136 operates from an input voltage of +6V to +40V under normal operating conditions, consuming only  $18\mu A$  of quiescent current at no load.

The ISL80136 offers adjustable output voltages from 2.5V to 12V. It features an EN pin that can be used to put the device into a low-quiescent current shutdown mode where it draws only 1.8 $\mu$ A of supply current. The device features over-temperature shutdown and current limit protection.

The ISL80136 is rated over the -40°C to +125°C temperature range and is available in both an 8 lead EPSOIC with exposed pad package and an 8 lead DFN with exposed pad package.

TABLE 1. KEY DIFFERENCES IN FAMILY OF 40V LDO PARTS

| PART NUMBER | MIN. I <sub>OUT</sub> | ADJ OR FIXED V <sub>OUT</sub> |
|-------------|-----------------------|-------------------------------|
| ISL80136    | 50mA                  | ADJ                           |
| ISL80138    | 150mA                 | ADJ                           |

#### **Features**

- Wide V<sub>IN</sub> range of 6V to 40V
- Adjustable output voltage from 2.5V to 12V
- · Guaranteed 50mA output current
- Ultra low 18µA typical quiescent current
- Low 1.8µA of typical shutdown current
- ±1% accurate voltage reference
- · Low dropout voltage of 120mV at 50mA
- 40V tolerant logic level (TTL/CMOS) enable input
- Stable operation with 10µF output capacitor
- 5kV ESD HBM rated
- · Thermal shutdown and current limit protection

### **Applications**

- Industrial
- Networking
- Telecom

#### **Related Literature**

 See <u>FN7969</u>, "ISL80138 40V, Low Quiescent Current, 150mA Linear Regulator"



**FIGURE 1. TYPICAL APPLICATION** 



FIGURE 2. QUIESCENT CURRENT vs LOAD CURRENT (AT UNITY GAIN),  $V_{IN} = 14V$ 

## **Block Diagram**



## **Pin Configuration**



## **Pin Descriptions**

| PIN NUMBER | PIN NAME | DESCRIPTION                                                                                                        |
|------------|----------|--------------------------------------------------------------------------------------------------------------------|
| 1          | IN       | Input voltage pin. A minimum 0.1µF X5R/X7R capacitor is required for proper operation. Range: 6V to 40V            |
| 2, 3, 6    | NC       | Pins have internal termination and can be left not connected. Connection to ground is optional.                    |
| 4          | EN       | High on this pin enables the device. Range: 0V to V <sub>IN</sub>                                                  |
| 5          | GND      | Ground pin.                                                                                                        |
| 7          | ADJ      | This pin is connected to the external feedback resistor divider, which sets the LDO output voltage.Range: 0V to 3V |
| 8          | OUT      | Regulated output voltage. A 10µF X5R/X7R output capacitor is required for stability. Range: 0V to 12V              |
| -          | PAD      | It is recommended to solder the PAD to the ground plane.                                                           |

## **Ordering Information**

| PART<br>NUMBER                    | PART<br>MARKING     | TEMP. RANGE<br>(°C) | ENABLE<br>PIN | OUTPUT VOLTAGE<br>(V) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # |
|-----------------------------------|---------------------|---------------------|---------------|-----------------------|----------------------|----------------|
| ISL80136IBEAJZ<br>(Notes 1, 3, 4) | 80136 IBEAJZ        | -40 to +125         | Yes           | ADJ                   | 8 Ld EPSOIC          | M8.15B         |
| ISL80136FRZ-T<br>(Notes 2, 3, 4)  | 136F                | -40 to +125         | Yes           | ADJ                   | 8 Ld DFN             | L8.3x3J        |
| ISL80136EVAL1Z                    | Evaluation Platform |                     |               |                       |                      |                |

#### NOTES:

- 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 2. Please refer to TB347 for details on reel specifications.
- 3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 4. For Moisture Sensitivity Level (MSL), please see device information page for ISL80136. For more information on MSL please see techbrief TB363.

#### **Absolute Maximum Ratings**

| IN Pin to GND VoltageGND - 0.3V to +45V                |
|--------------------------------------------------------|
| OUT Pin to GND VoltageGND - 0.3V to 16V                |
| EN Pin to GND Voltage                                  |
| ADJ Pin to GND Voltage                                 |
| Output Short-circuit Duration Indefinite               |
| ESD Rating                                             |
| Human Body Model (Tested per JESD22-A114E) 5kV         |
| Machine Model (Tested per JESD-A115-A) 200V            |
| Charge Device Model (Tested per JESD22-C101C) 2.2kV    |
| Latch Up (Tested per JESD78B; Class II, Level A) 100mA |

#### **Thermal Information**

| Thermal Resistance (Typical)             | $\theta_{JA}$ (°C/W) | θ <sub>JC</sub> (°C/W) |
|------------------------------------------|----------------------|------------------------|
| 8 Ld EPSOIC Package (Notes 5, 6)         | 50                   | 9                      |
| 8 Ld DFN Package (Notes 5, 6)            | 46                   | 5                      |
| Maximum Junction Temperature             |                      | +150°C                 |
| Maximum Storage Temperature Range        |                      | 65°C to +175°C         |
| Pb-Free Reflow Profile                   |                      | . see link below       |
| http://www.intersil.com/pbfree/Pb-FreeRe | eflow.asp            |                        |

#### **Recommended Operating Conditions**

| Ambient Temperature Range | 40°C to +125°C |
|---------------------------|----------------|
| IN Pin to GND Voltage     | +6V to +40V    |
| OUT Pin to GND Voltage    | +2.5V to +12V  |
| EN Pin to GND Voltage     | 0V to +40V     |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 6. For  $\theta_{\mbox{\scriptsize JC}},$  the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** Recommended Operating Conditions, unless otherwise noted.  $V_{IN} = 14V$ ,  $I_{OUT} = 1$ mA,  $C_{IN} = 0.1 \mu$ F,  $C_{OUT} = 10 \mu$ F,  $T_A = T_J = -40 \,^{\circ}$ C to +125  $^{\circ}$ C, unless otherwise noted. Typical specifications are at  $T_A = +25 \,^{\circ}$ C. **Boldface limits apply over the operating temperature range, -40 ^{\circ}C to +125 ^{\circ}C.** 

| PARAMETER SYMBOL TEST CONDITION  |                                 | TEST CONDITIONS                                                                       | MIN<br>(Note 9) | TYP   | MAX<br>(Note 9) | UNIT |
|----------------------------------|---------------------------------|---------------------------------------------------------------------------------------|-----------------|-------|-----------------|------|
| Input Voltage Range              | V <sub>IN</sub>                 |                                                                                       | 6               |       | 40              | ٧    |
| <b>Guaranteed Output Current</b> | lout                            | V <sub>IN</sub> = V <sub>OUT</sub> + VDO                                              | 50              |       |                 | mA   |
| ADJ Reference Voltage            | V <sub>REF</sub>                | EN = High, V <sub>IN</sub> = 14V, I <sub>OUT</sub> = 0.1mA                            | 1.211           | 1.223 | 1.235           | V    |
| Line Regulation                  | $\Delta V_{OUT}/\Delta V_{IN}$  | $3V \le V_{IN} \le 40V$ , $I_{OUT} = 1mA$                                             |                 | 0.04  | 0.115           | %    |
| Load Regulation                  | $\Delta V_{OUT}/\Delta I_{OUT}$ | V <sub>IN</sub> = V <sub>OUT</sub> +V <sub>D</sub> , I <sub>OUT</sub> = 100μA to 50mA |                 | 0.25  | 0.5             | %    |
| Dropout Voltage (Note 7)         | $\Delta V_{DO}$                 | I <sub>OUT</sub> = 1mA, V <sub>OUT</sub> = 3.3V                                       |                 | 10    | 38              | mV   |
|                                  |                                 | I <sub>OUT</sub> = 50mA, V <sub>OUT</sub> = 3.3V                                      |                 | 130   | 340             | mV   |
|                                  |                                 | I <sub>OUT</sub> = 1mA, V <sub>OUT</sub> = 5V                                         |                 | 10    | 48              | mV   |
|                                  |                                 | I <sub>OUT</sub> = 50mA, V <sub>OUT</sub> = 5V                                        |                 | 120   | 350             | mV   |
| Shutdown Current                 | I <sub>SHDN</sub>               | EN = LOW                                                                              |                 | 1.8   | 3.64            | μΑ   |
| Quiescent Current                | IQ                              | EN = HIGH, I <sub>OUT</sub> = 0mA                                                     |                 | 18    | 24              | μΑ   |
|                                  |                                 | EN = HIGH, I <sub>OUT</sub> = 1mA                                                     |                 | 22    | 42              | μΑ   |
|                                  |                                 | EN = HIGH, I <sub>OUT</sub> = 10mA                                                    |                 | 34    | 60              | μΑ   |
|                                  |                                 | EN = HIGH, I <sub>OUT</sub> = 50mA                                                    |                 | 56    | 82              | μΑ   |
| Power Supply Rejection Ratio     | PSRR                            | f = 100Hz; Vin_ripple = 500mV <sub>P-P</sub> ; Load = 50mA                            |                 | 58    |                 | dB   |
| EN FUNCTION                      |                                 |                                                                                       | 1               |       | J.              | ·    |
| EN Threshold Voltage             | V <sub>EN_H</sub>               | V <sub>OUT</sub> = Off to On                                                          |                 |       | 1.485           | ٧    |
|                                  | V <sub>EN_L</sub>               | V <sub>OUT</sub> = On to Off                                                          | 0.935           |       |                 | V    |
| EN Pin Current                   | I <sub>EN</sub>                 | V <sub>OUT</sub> = 0V                                                                 |                 | 0.026 |                 | μΑ   |
| EN to Regulation Time (Note 8)   | t <sub>EN</sub>                 |                                                                                       |                 | 1.65  | 1.93            | ms   |
| PROTECTION FEATURES              |                                 | 1                                                                                     |                 | ı     | ı               |      |
| Output Current Limit             | ILIMIT                          | V <sub>OUT</sub> = 0V                                                                 | 60              | 118   |                 | mA   |

### ISL80136

**Electrical Specifications** Recommended Operating Conditions, unless otherwise noted.  $V_{IN} = 14V$ ,  $I_{OUT} = 1$ mA,  $C_{IN} = 0.1 \mu$ F,  $C_{OUT} = 10 \mu$ F,  $T_A = T_J = -40 ^{\circ}$ C to +125  $^{\circ}$ C, unless otherwise noted. Typical specifications are at  $T_A = +25 ^{\circ}$ C. **Boldface limits apply over the operating temperature range, -40 ^{\circ}C to +125 ^{\circ}C. (Continued)** 

| PARAMETER                   | SYMBOL            | TEST CONDITIONS             | MIN<br>(Note 9) | TYP  | MAX<br>(Note 9) | UNIT |
|-----------------------------|-------------------|-----------------------------|-----------------|------|-----------------|------|
| Thermal Shutdown            | T <sub>SHDN</sub> | Junction Temperature Rising |                 | +165 |                 | °C   |
| Thermal Shutdown Hysteresis | T <sub>HYST</sub> |                             |                 | +20  |                 | °C   |

#### NOTES:

- 7. Dropout voltage is defined as  $(V_{IN} V_{OUT})$  when  $V_{OUT}$  is 2% below the value of  $V_{OUT}$  when  $V_{IN} = V_{OUT} + 3V$ .
- 8. Enable to Regulation is the time the output takes to reach 95% of its final value with  $V_{IN}$  = 14V and EN is taken from  $V_{IL}$  to  $V_{IH}$  in 5ns. The output voltage is set at 5V.
- 9. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

## $\textbf{Typical Performance Curves} \quad v_{\text{IN}} = \text{14V}, \ l_{\text{OUT}} = \text{1mA}, \ v_{\text{OUT}} = \text{5V}, \ T_{\text{J}} = +25 \ ^{\circ}\text{C} \ \text{unless otherwise specified}.$



FIGURE 3. QUIESCENT CURRENT vs LOAD CURRENT



FIGURE 4. QUIESCENT CURRENT vs INPUT VOLTAGE (NO LOAD)



FIGURE 5. SHUTDOWN CURRENT vs TEMPERATURE (EN = 0)



FIGURE 6. OUTPUT VOLTAGE vs TEMPERATURE (LOAD = 50mA)



FIGURE 7. OUTPUT VOLTAGE vs LOAD CURRENT



FIGURE 8. START-UP WAVEFORM

## **Typical Performance Curves** $v_{IN} = 14V$ , $l_{OUT} = 1mA$ , $v_{OUT} = 5V$ , $T_J = +25$ °C unless otherwise specified. (Continued)



FIGURE 9. POWER SUPPLY REJECTION RATIO (LOAD = 50mA)



FIGURE 10. LOAD TRANSIENT RESPONSE

### **Functional Description**

#### **Functional Overview**

The ISL80136 is a high performance, high voltage, low-dropout regulator (LDO) with 50mA sourcing capability. The part is rated to operate over the -40°C to +125°C temperature range. Featuring ultra-low quiescent current, it makes an ideal choice for "always-on" applications. It works well under a "load dump condition" where the input voltage could rise up to 40V. The device also features current limit and thermal shutdown protection.

#### **Enable Control**

The ISL80136 features an Enable pin. When it is pulled low, the IC goes into shutdown mode. In this condition, the device draws less than  $2\mu A$ . Driving the pin high turns the device on. For always on operation, the EN pin can be tied directly to IN.

#### **Current Limit Protection**

The ISL80136 has internal current limit functionality to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current largely independent of the output voltage. If the short or overload is removed from  $V_{OUT}$ , the output returns to normal voltage regulation mode.

#### **Thermal Fault Protection**

In the event that the die temperature exceeds typically +165°C, the output of the LDO will shut down until the die temperature cools down to typically +145°C. The level of power dissipated, combined with the ambient temperature and the thermal impedance of the package, will determine if the junction temperature exceeds the thermal shutdown temperature. Also see the section on "Power Dissipation".

## **Application Information**

#### **Input and Output Capacitors**

For the output, a ceramic capacitor (X5R or X7R) with a capacitance of  $10\mu F$  is recommended for the ISL80136 to maintain stability. The ground connection of the output capacitor should be routed directly to the GND pin of the device and also placed close to the IC. A minimum of  $0.1\mu F$  (X5R or X7R) is recommended at the input.

#### **Output Voltage Setting**

The output voltage is programmed using an external resistor divider, as shown in Figure 11.



FIGURE 11. SETTING OUTPUT VOLTAGE

The output voltage is calculated using Equation 1:

$$V_{OUT} = 1.223 V \times \left(\frac{R1}{R2} + 1\right)$$
 (EQ. 1)

#### **Power Dissipation**

The junction temperature must not exceed the range specified in "Recommended Operating Conditions" on page 4. The power dissipation can be calculated using Equation 2:

$$P_D = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}$$
 (EQ. 2)

The maximum allowable junction temperature,  $T_{J(MAX)}$  and the maximum expected ambient temperature,  $T_{A(MAX)}$  will determine the maximum allowable junction temperature rise  $(\Delta T_J)$ , as shown in Equation 3:

$$\Delta T_{J} = T_{J(MAX)} - T_{A(MAX)}$$
 (EQ. 3)

To calculate the maximum ambient operating temperature, use the junction-to-ambient thermal resistance  $(\theta_{JA})$ , as shown in Equation 4:

$$T_{J(MAX)} = P_{D(MAX)} \times \theta_{JA} + T_{A}$$
 (EQ. 4)

#### **Board Layout Recommendations**

A good PCB layout is important to achieve expected performance. Consideration should be taken when placing the components and routing the trace to minimize the ground impedance, and keep the parasitic inductance low. The input and output capacitors should have a good ground connection and be placed as close to the IC as possible. The ADJ feedback trace should be away from other noisy traces. Connect the exposed pad to the ground plane for better heat dissipation. Thermal vias on the PAD increases heat dissipation.

### ISL80136

### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev.

| DATE              | REVISION | CHANGE                                             |  |  |
|-------------------|----------|----------------------------------------------------|--|--|
| January 31, 2012  | FN7970.1 | Added DFN package option throughout the datasheet. |  |  |
| December 15, 2011 | FN7970.0 | Initial Release.                                   |  |  |

### **About Intersil**

Intersil Corporation is a leader in the design and manufacture of high-performance analog, mixed-signal and power management semiconductors. The company's products address some of the fastest growing markets within the industrial and infrastructure, personal computing and high-end consumer markets. For more information about Intersil or to find out how to become a member of our winning team, visit our website and career page at <a href="https://www.intersil.com">www.intersil.com</a>.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective product information page. Also, please check the product information page to ensure that you have the most updated datasheet: <a href="ISL80136">ISL80136</a>

To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff

Reliability reports are available from our website at: http://rel.intersil.com/reports/search.php

For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a>

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

intersil

### Small Outline Exposed Pad Plastic Packages (EPSOIC)





M8.15B 8 LEAD NARROW BODY SMALL OUTLINE EXPOSED PAD PLASTIC PACKAGE

|        | INC    | HES    | MILLIN |       |       |
|--------|--------|--------|--------|-------|-------|
| SYMBOL | MIN    | MAX    | MIN    | MAX   | NOTES |
| Α      | 0.056  | 0.066  | 1.43   | 1.68  | -     |
| A1     | 0.001  | 0.005  | 0.03   | 0.13  | -     |
| В      | 0.0138 | 0.0192 | 0.35   | 0.49  | 9     |
| С      | 0.0075 | 0.0098 | 0.19   | 0.25  | -     |
| D      | 0.189  | 0.196  | 4.80   | 4.98  | 3     |
| Е      | 0.150  | 0.157  | 3.81   | 3.99  | 4     |
| е      | 0.050  | BSC    | 1.27   | -     |       |
| Н      | 0.230  | 0.244  | 5.84   | 6.20  | -     |
| h      | 0.010  | 0.016  | 0.25   | 0.41  | 5     |
| L      | 0.016  | 0.035  | 0.41   | 0.89  | 6     |
| N      | 8      |        | ;      | 8     | 7     |
| α      | 0°     | 8°     | 0°     | 8°    | -     |
| Р      | -      | 0.094  | -      | 2.387 | 11    |
| P1     | -      | 0.094  | -      | 2.387 | 11    |

Rev. 5 8/10

#### NOTES:

- Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: INCH. Converted millimeter dimensions are not necessarily exact.
- Dimensions "P" and "P1" are thermal and/or electrical enhanced variations. Values shown are maximum size of exposed pad within lead count and body size.

10

# Package Outline Drawing L8.3x3J

8 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE Rev 0 9/09





20110... VILIV



TYPICAL RECOMMENDED LAND PATTERN





DETAIL "X"

#### NOTES:

- Dimensions are in millimeters.
  Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- 4. Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.