

# QUAD SERIAL INTERFACE LOW-SIDE DRIVER IC

Check for Samples: DRV8806

# **FEATURES**

- 4-Channel Protected Low-Side Driver
  - Four NMOS FETs With Overcurrent Protection
  - Integrated Inductive Catch Diodes
  - Serial Interface
  - Open/Shorted Load Detection
- 2-A (Single Channel On)/1-A (All Channels On)
   Maximum Drive Current per Channel (at 25°C)
- 8.2-V to 40-V Operating Supply Voltage Range
- Thermally Enhanced Surface Mount Package

#### APPLICATIONS

- Relay Drivers
- Unipolar Stepper Motor Drivers
- Solenoid Drivers
- General Low-Side Switch Applications

# **DESCRIPTION**

The DRV8806 provides a 4-channel low side driver with overcurrent protection. It has built-in diodes to clamp turn-off transients generated by inductive loads and can be used to drive unipolar stepper motors, DC motors, relays, solenoids, or other loads.

The DRV8806 can supply up to 2-A (single channel on) or 1-A (all channels on) continuous output current (with adequate PCB heatsinking at 25°C).

A serial interface is provided to control the output drivers. Fault status can be read through the serial interface. Multiple DRV8806 devices can be chained together to use a single serial interface.

Internal shutdown functions are provided for over current protection, short circuit protection, under voltage lockout and overtemperature and faults are indicated by a fault output pin.

The DRV8806 is available in a 16-pin HTSSOP package (Eco-friendly: RoHS & no Sb/Br).

#### ORDERING INFORMATION(1)

| PACKAGE <sup>(2)</sup> |              | ORDERABLE PART<br>NUMBER | TOP-SIDE<br>MARKING |
|------------------------|--------------|--------------------------|---------------------|
| (LITECOD) DIMID        | Reel of 2000 | DRV8806PWPR              | DRV8806             |
| (HTSSOP) - PWP         | Tube of 90   | DRV8806PWP               | DRV8806             |

<sup>(1)</sup> For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



# **DEVICE INFORMATION**

# **Functional Block Diagram**





# **Table 1. TERMINAL FUNCTIONS**

| NAME PIN (HTSSOP) I/O <sup>(1)</sup> |             | DESCRIPTION          | EXTERNAL COMPONENTS OR CONNECTIONS                |                                                                                                                                    |
|--------------------------------------|-------------|----------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| POWER AND G                          | ROUND       |                      |                                                   |                                                                                                                                    |
| GND                                  | 5, 12, PPAD | -                    | Device ground                                     | All pins must be connected to GND.                                                                                                 |
| VM                                   | 1           | -                    | Device power supply                               | Connect to motor supply (8.2 V - 40 V).                                                                                            |
| CONTROL                              |             |                      |                                                   |                                                                                                                                    |
| nENBL                                | 8           | I                    | Enable input                                      | Active low enables outputs – internal pulldown                                                                                     |
| RESET                                | ESET 9 I    |                      | Reset input                                       | Active-high reset input initializes internal logic – internal pulldown                                                             |
| LATCH 11 I                           |             | I                    | Latch input                                       | Rising edge latches shift register to output stage, falling edge latches fault data into output shift register – internal pulldown |
| SDATIN                               | 14          | I                    | Serial data input                                 | Serial data input – internal pulldown                                                                                              |
| SDATOUT                              | 15          | OD                   | Serial data output                                | Serial data output; push-pull structure; see serial interface section for details                                                  |
| SCLK                                 | 13          | I                    | Serial clock                                      | Serial clock input – internal pulldown                                                                                             |
| STATUS                               |             |                      |                                                   |                                                                                                                                    |
| nFAULT                               | 16          | OD                   | Fault                                             | Logic low when in fault condition (overtemp, overcurrent, open load) - open drain output                                           |
| OUTPUT                               |             |                      |                                                   |                                                                                                                                    |
| OUT1                                 | 3           | 0                    | Output 1                                          | Connect to load 1                                                                                                                  |
| OUT2                                 | 4           | 0                    | Output 2                                          | Connect to load 2                                                                                                                  |
| OUT3                                 | 6           | 0                    | Output 3                                          | Connect to load 3                                                                                                                  |
| OUT4                                 | 7           | 0                    | Output 4                                          | Connect to load 4                                                                                                                  |
| VCLAMP 2 -                           |             | Output clamp voltage | Connect to VM supply, or zener diode to VM supply |                                                                                                                                    |

<sup>(1)</sup> Directions: I = input, O = output, OD = open-drain output

# PWP (HTSSOP) PACKAGE (TOP VIEW)





#### ABSOLUTE MAXIMUM RATINGS

over operating free-air temperature range (unless otherwise noted) (1) (2)

|                    |                                                   | VALUE                | UNIT      |
|--------------------|---------------------------------------------------|----------------------|-----------|
| VM                 | Power supply voltage range                        | -0.3 to 43           | V         |
| VOUTx              | Output voltage range                              | -0.3 to 43           | V         |
| VCLAMP             | Clamp voltage range                               | -0.3 to 43           | V         |
| SDATOUT,<br>nFAULT | Output current                                    | 20                   | mA        |
|                    | Peak clamp diode current <sup>(3)</sup>           | 2                    | А         |
|                    | DC or RMS clamp diode current <sup>(3)</sup>      | 1                    | А         |
|                    | Digital input pin voltage range                   | -0.5 to 7            | V         |
| SDATOUT,<br>nFAULT | Digital output pin voltage range                  | -0.5 to 7            | V         |
|                    | Peak motor drive output current, t < 1 μS         | Internally limited   | Α         |
|                    | Continuous total power dissipation <sup>(3)</sup> | See Thermal Informat | ion table |
| T <sub>J</sub>     | Operating virtual junction temperature range (3)  | -40 to 150           | °C        |
| T <sub>stg</sub>   | Storage temperature range                         | -60 to 150           | °C        |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

#### THERMAL INFORMATION

|                         |                                                             | DRV8806 |       |
|-------------------------|-------------------------------------------------------------|---------|-------|
|                         | THERMAL METRIC <sup>(1)</sup>                               | PWP     | UNITS |
|                         |                                                             | 16 PINS |       |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance (2)                  | 39.6    |       |
| $\theta_{\text{JCtop}}$ | Junction-to-case (top) thermal resistance (3)               | 24.6    |       |
| $\theta_{JB}$           | Junction-to-board thermal resistance (4)                    | 20.3    | 9000  |
| Ψлт                     | Junction-to-top characterization parameter <sup>(5)</sup>   | 0.7     | °C/W  |
| ΨЈВ                     | Junction-to-board characterization parameter <sup>(6)</sup> | 20.1    |       |
| $\theta_{JCbot}$        | Junction-to-case (bottom) thermal resistance (7)            | 2.3     |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(3)</sup> Power dissipation and thermal limits must be observed.



# RECOMMENDED OPERATING CONDITIONS

|             |                                                                                   | MIN | NOM N | IAX | UNIT |  |  |
|-------------|-----------------------------------------------------------------------------------|-----|-------|-----|------|--|--|
| $V_{M}$     | Power supply voltage range                                                        | 8.2 |       | 40  | ٧    |  |  |
| $V_{CLAMP}$ | Output clamp voltage range <sup>(1)</sup>                                         | 0   |       | 40  | ٧    |  |  |
| OL WIII     | Continuous output current, single channel on, T <sub>A</sub> = 25°C (2)           |     |       | 2   | ^    |  |  |
| OUT         | Continuous output current, four channels on, T <sub>A</sub> = 25°C <sup>(2)</sup> |     |       | 1   | А    |  |  |

<sup>(1)</sup> VCLAMP is not a power supply input pin - it only connects to the output clamp diodes.(2) Power dissipation and thermal limits must be observed.

# **ELECTRICAL CHARACTERISTICS**

T<sub>A</sub> = 25°C, over recommended operating conditions (unless otherwise noted)

|                     | PARAMETER                            | TEST CONDITIONS                                                            | MIN  | TYP  | MAX          | UNIT |
|---------------------|--------------------------------------|----------------------------------------------------------------------------|------|------|--------------|------|
| POWER               | SUPPLIES                             |                                                                            | ıl . |      | 1            |      |
| $I_{VM}$            | VM operating supply current          | V <sub>M</sub> = 24 V                                                      |      | 1.6  | 3            | mA   |
| V <sub>UVLO</sub>   | VM undervoltage lockout voltage      | V <sub>M</sub> rising                                                      |      |      | 8.2          | V    |
| LOGIC-L             | EVEL INPUTS (SCHMITT TRIGG           | ER INPUTS WITH HYSTERESIS)                                                 | · ·  |      | <del>!</del> |      |
| $V_{IL}$            | Input low voltage                    |                                                                            |      |      | 0.8          | V    |
| V <sub>IH</sub>     | Input high voltage                   |                                                                            | 2    |      |              | V    |
| $V_{HYS}$           | Input hysteresis                     |                                                                            |      | 0.45 |              | V    |
| $I_{\text{IL}}$     | Input low current                    | VIN = 0                                                                    | -20  |      | 20           | μΑ   |
| I <sub>IH</sub>     | Input high current                   | VIN = 3.3 V                                                                |      |      | 100          | μΑ   |
| $R_{PD}$            | Pulldown resistance                  |                                                                            |      | 100  |              | kΩ   |
| nFAULT              | OUTPUT (OPEN-DRAIN OUTPUT            | Γ)                                                                         |      |      |              |      |
| $V_{OL}$            | Output low voltage                   | $I_O = 5 \text{ mA}$                                                       |      |      | 0.5          | V    |
| I <sub>OH</sub>     | Output high leakage current          | V <sub>O</sub> = 3.3 V                                                     |      |      | 1            | μΑ   |
| SDATOU              | T OUTPUT (OPEN-DRAIN OUTP            | UT WITH INTERNAL PULLUP)                                                   | ·    |      | ·            |      |
| $V_{OL}$            | Output low voltage                   | $I_O = 5 \text{ mA}$                                                       |      | 0.5  |              | V    |
| $V_{OH}$            | Output high voltage                  | $I_{O} = 100 \mu A$                                                        |      | 4.5  |              | V    |
| LOW-SID             | E FETS                               |                                                                            |      |      |              |      |
| D                   | FET on resistance                    | $V_M = 24 \text{ V}, I_O = 700 \text{ mA}, T_J = 25^{\circ}\text{C}$       |      | 0.5  |              | Ω    |
| R <sub>DS(ON)</sub> | 1 LT OITTESISTATICE                  | $V_M = 24 \text{ V}, I_O = 700 \text{ mA}, T_J = 85^{\circ}\text{C}$       |      | 0.75 | 8.0          | 32   |
| $I_{OFF}$           | Open load detect current             |                                                                            | 0    | 25   | 50           | μΑ   |
| HIGH-SIE            | DE DIODES                            |                                                                            |      |      |              |      |
| $V_{F}$             | Diode forward voltage                | $V_{M} = 24 \text{ V}, I_{O} = 700 \text{ mA}, T_{J} = 25^{\circ}\text{C}$ |      | 0.9  |              | V    |
| I <sub>OFF</sub>    | Off state leakage current            | V <sub>M</sub> = 24 V, T <sub>J</sub> = 25°C                               | -50  |      | 50           | μΑ   |
| OUTPUT              | S                                    |                                                                            |      |      |              |      |
| $t_R$               | Rise time                            | $V_M = 24 \text{ V}$ , $I_O = 700 \text{ mA}$ , Resistive load             | 50   |      | 300          | ns   |
| t <sub>F</sub>      | Fall time                            | $V_M = 24 \text{ V}, I_O = 700 \text{ mA}, \text{ Resistive load}$         | 50   |      | 150          | ns   |
| PROTEC              | TION CIRCUITS                        |                                                                            |      |      |              |      |
| I <sub>OCP</sub>    | Overcurrent protection trip level    |                                                                            | 3    |      | 5            | Α    |
| t <sub>OCP</sub>    | Overcurrent protection deglitch time |                                                                            |      | 3.5  |              | μs   |
| t <sub>OL</sub>     | Open load detect deglitch time       |                                                                            |      | 15   |              | μs   |
| t <sub>RETRY</sub>  | Overcurrent protection re-try time   |                                                                            |      | 1.2  |              | ms   |
| t <sub>TSD</sub>    | Thermal shutdown temperature         | Die temperature                                                            | 150  | 160  | 180          | °C   |



#### **TIMING REQUIREMENTS**

over operating free-air temperature range (unless otherwise noted) (1)

| NO. | PARAMETER               | DESCRIPTION                           | MIN | MAX | UNIT |
|-----|-------------------------|---------------------------------------|-----|-----|------|
| 1   | t <sub>CYC</sub>        | Clock cycle time                      | 62  |     | ns   |
| 2   | t <sub>CLKH</sub>       | Clock high time                       | 25  |     | ns   |
| 3   | t <sub>CLKL</sub>       | Clock low time                        | 25  |     | ns   |
| 4   | t <sub>SU(SDATIN)</sub> | Setup time, SDATIN to SCLK            | 5   |     | ns   |
| 5   | t <sub>H(SDATIN)</sub>  | Hold time, SDATIN to SCLK             | 1   |     | ns   |
| 6   | t <sub>D(SDATOUT)</sub> | Delay time, SCLK to SDATOUT           |     | 15  | ns   |
| 7   | t <sub>W(LATCH)</sub>   | Pulse width, LATCH                    | 200 |     | ns   |
| 8   | t <sub>OE(ENABLE)</sub> | Enable time, nENBL to output low      |     | 50  | ns   |
| 9   | t <sub>D(LATCH)</sub>   | Delay time, LATCH to output change    |     | 50  | ns   |
| -   | t <sub>RESET</sub>      | RESET pulse width                     | 20  |     | μs   |
| 10  | t <sub>D(RESET)</sub>   | Reset delay before clock              | 20  |     | μs   |
| 11  | t <sub>STARTUP</sub>    | Startup delay VM applied before clock | 55  |     | μs   |

#### (1) Not production tested.



Figure 1. DRV8806 Timing Requirements

More than 400 ns of delay should exist between the final SCLK rising edge and the LATCH rising edge. This ensures that the last data bit is shifted into the device properly.

Submit Documentation Feedback



#### **FUNCTIONAL DESCRIPTION**

## **Output Drivers**

The DRV8806 contains four protected low-side drivers. Each output has an integrated clamp diode connected to a common pin, VCLAMP.

VCLAMP can be connected to the main power supply voltage, VM. It can also be connected to a zener or TVS diode to VM, allowing the switch voltage to exceed the main supply voltage VM. This connection can be beneficial when driving loads that require very fast current decay, such as unipolar stepper motors.

In all cases, the voltage on the outputs must not be allowed to exceed the maximum output voltage specification.

#### **Serial Interface Operation**

The DRV8806 is controlled with a simple serial interface. Logically, the interface is shown in Figure 2.



Figure 2. Serial Interface Operation

Data is shifted into a temporary holding shift register in the part using the SDATIN pin, one bit at each rising edge of the SCLK pin, while LATCH is low. Data is shifted from the last bit to the SDATOUT pin, so multiple devices may be daisy-chained together using a single serial interface.

Note that the SDATOUT pin has a push-pull driver powered by an internal supply (up to 5.5 V), which can support driving another DRV8806 SDATIN pin at clock frequencies of up to 1 MHz without an external pullup. The SDATOUT pin is capable of approximately 1-mA source and 5-mA sink. In order to supply logic signals to a lower-voltage microcontroller, use a resistor divider from SDATOUT (5.5 V maximum) to GND.

A rising edge on the LATCH pin latches the data from the temporary shift register into the output stage.

Submit Documentation Feedback



#### **Fault Output Register**

The DRV8806 contains circuitry to detect open or shorted loads. The status of the loads can be read via the serial interface. The logic is shown in Figure 3.



Figure 3. Fault Output

To overcome any leakage currents to accurately sense an open load, a small current source is connected to each output pin. This source pulls approximately 25-µA of current to ground. The voltage on the output pin is sensed during the time that the output is off, and if the voltage on the pin is less than 1.2 V (indicating that there is no load connected) after the open load deglitch time, the OPEN\_FAULT latch is set. This latch is cleared whenever the output bit is set.

When the output is turned on, if an overcurrent (OCP) fault is detected, the channel will be turned off and the OCP\_FAULT latch is set. This latch will be cleared whenever the output bit is cleared.

The state of the OCP\_FAULT and OPEN\_FAULT signals is combined into a single fault bit per channel, and loaded into a shift register while the LATCH pin is low. When the LATCH pin is taken high, the fault data is latched into the shift register at the first falling edge of SCLK. Data may then be shifted out on the SDATOUT pin on each falling edge of the SCLK pin.

Note that the LATCH signal must be high for a minimum of 200 ns before valid data can be clocked out.

The nFAULT pin will be driven active low whenever any of the OCP\_FAULT or OPEN\_FAULT latches are set, as well as whenever there is an overtemperature condition.

Submit Documentation Feedback



# **Daisy-Chain Connection**

Two or more DRV8806 devices may be connected together to use a single serial interface. The SDATOUT pin of the first device in the chain is connected to the SDATIN pin of the next device. The SCLK, LATCH, RESET, and nFAULT pins are connected together.



Figure 4. Daisy-Chain Connection

Figure 5 shows an example of a serial transaction, writing the output bits, and then reading the fault status bits, using two devices connected together in a daisy-chain.

Note that the LATCH signal must be high for a minimum of 200 ns before valid data can be clocked out.



Figure 5. Daisy-Chain Serial Transaction

# **nENBL** and **RESET** Operation

The nENBL pin enables or disables the output drivers. nENBL must be low to enable the outputs. nENBL does not affect the operation of the serial interface logic. Note that nENBL has an internal pulldown.

The RESET pin, when driven active high, resets internal logic, including the OCP fault. All serial interface registers are cleared. Note that RESET has an internal pulldown. An internal power-up reset is also provided, so it is not required to drive RESET at power-up.



#### **Protection Circuits**

The DRV8806 is fully protected against undervoltage, overcurrent and overtemperature events.

#### **Overcurrent Protection (OCP)**

An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than the  $t_{OCP}$  deglitch time (approximately 3.5  $\mu$ s), the driver will be disabled and the nFAULT pin will be driven low. The driver will remain disabled for the  $t_{RETRY}$  retry time (approximately 1.2 ms), then the fault will be automatically cleared. The fault will be cleared immediately if either RESET pin is activated or VM is removed and re-applied.

#### Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all output FETs will be disabled and the nFAULT pin will be driven low. Once the die temperature has fallen to a safe level, operation will automatically resume.

# **Undervoltage Lockout (UVLO)**

If at any time the voltage on the VM pin falls below the undervoltage lockout threshold voltage, all circuitry in the device will be disabled, and internal logic will be reset. Operation will resume when VM rises above the UVLO threshold.

Copyright © 2012–2013, Texas Instruments Incorporated Product Folder Links: *DRV8806* 



#### THERMAL INFORMATION

#### **Thermal Protection**

The DRV8806 has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately 150°C, the device will be disabled until the temperature drops to a safe level.

Any tendency of the device to enter TSD is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

# **Power Dissipation**

Power dissipation in the DRV8806 is dominated by the power dissipated in the output FET resistance, or RDS(ON). Average power dissipation of each FET when running a static load can be roughly estimated by Equation 1:

$$P = R_{DS(ON)} \bullet (I_{OUT})^2 \tag{1}$$

where P is the power dissipation of one FET,  $R_{DS(ON)}$  is the resistance of each FET, and  $I_{OUT}$  is equal to the average current drawn by the load. Note that at start-up and fault conditions this current is much higher than normal running current; these peak currents and their duration also need to be taken into consideration. When driving more than one load simultaneously, the power in all active output stages must be summed.

The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking.

Note that  $R_{DS(ON)}$  increases with temperature, so as the device heats, the power dissipation increases. This must be taken into consideration when sizing the heatsink.

#### Heatsinking

The PowerPAD™ package uses an exposed pad to remove heat from the device. For proper operation, this pad must be thermally connected to copper on the PCB to dissipate heat. On a multi-layer PCB with a ground plane, this can be accomplished by adding a number of vias to connect the thermal pad to the ground plane. On PCBs without internal planes, copper area can be added on either side of the PCB to dissipate heat. If the copper area is on the opposite side of the PCB from the device, thermal vias are used to transfer the heat between top and bottom layers.

For details about how to design the PCB, refer to TI Application Report SLMA002, "PowerPAD™ Thermally Enhanced Package" and TI Application Brief SLMA004, "PowerPAD™ Made Easy", available at www.ti.com.

In general, the more copper area that can be provided, the more power can be dissipated.



# **REVISION HISTORY**

| Changes from Original (June 2012) to Revision A  Changed Functional Block Diagram at SDATOUT  Added comment to Timing Requirements section  Changed Figure 2 at SDATOUT |                                                                   |   |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---|--|--|
| •                                                                                                                                                                       | Changed Functional Block Diagram at SDATOUT                       | 2 |  |  |
| •                                                                                                                                                                       | Added comment to Timing Requirements section                      | 6 |  |  |
| •                                                                                                                                                                       | Changed Figure 2 at SDATOUT                                       | 7 |  |  |
| •                                                                                                                                                                       | Changed SDATOUT description in Serial Interface Operation section | 7 |  |  |



# PACKAGE OPTION ADDENDUM

1-Nov-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| DRV8806PWP       | ACTIVE | HTSSOP       | PWP                | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DRV8806              | Samples |
| DRV8806PWPR      | ACTIVE | HTSSOP       | PWP                | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | DRV8806              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

1-Nov-2013

| n no event shall TI's liability arisir | ng out of such information exceed the total | purchase price of the TI part(s) a | at issue in this document sold by | / TI to Customer on an annual basis. |
|----------------------------------------|---------------------------------------------|------------------------------------|-----------------------------------|--------------------------------------|
|                                        |                                             |                                    |                                   |                                      |

# PACKAGE MATERIALS INFORMATION

www.ti.com 1-Nov-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8806PWPR | HTSSOP          | PWP                | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 1-Nov-2013



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8806PWPR | HTSSOP       | PWP             | 16   | 2000 | 367.0       | 367.0      | 35.0        |

PWP (R-PDSO-G16)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G16) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-7/AG 08/13

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



# PWP (R-PDSO-G16)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>