## **Features**

- Permanent and reversible software write protection for the first-half of the array Software procedure to verify write protect status
- Hardware write protection for the entire array
- Low-voltage and standard-voltage operation
  - 1.7 (V<sub>CC</sub> = 1.7V to 5.5V)
- Internally organized 256 x 8
- Two-wire serial interface
- Schmitt trigger, filtered inputs for noise suppression
- Bidirectional data transfer protocol
- 100kHz (1.7V) and 400kHz (2.7V and 5.0V) compatibility
- 16-byte page write modes
- Partial page writes are allowed
- Self-timed write cycle (5ms max)
- High-reliability
  - Endurance: 1 million write cycles
  - Data retention: 100 years
- 8-lead JEDEC SOIC, 8-lead Ultra Thin Mini-MAP (MLP 2x3), 8-lead TSSOP, and 8-ball dBGA2 packages
- Die sales: wafer form, tape and reel, and bumped wafers

# Description

The Atmel<sup>®</sup> AT34C02C provides 2048 bits of serial electrically-erasable and programmable read only memory (EEPROM) organized as 256 words of eight bits each. The first-half of the device incorporates a permanent and a reversible software write protection feature while hardware write protection for the entire array is available via an external pin. Once the permanent software write protection is enabled, by sending a special command to the device, it cannot be reversed. However, the reversible software write protection is enabled and can be reversed by sending a special command. The hardware write protection is controlled with the WP pin and can be used to protect the entire array, whether or not the software write protection has been enabled. This allows the user to protect none, first-half, or all of the array depending on the application. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operations are essential. The AT34C02C is available in space saving 8-lead JEDEC SOIC, 8-lead Ultra Thin Mini-MAP (MLP 2x3), 8-lead TSSOP, and 8-ball dBGA2 packages and is accessed via a Twowire serial interface. It is available in 1.7V (1.7V to 5.5V).



| vcc | 8 | 1 | A0  |
|-----|---|---|-----|
| WP  | 7 |   | A1  |
| SCL | 6 | 3 | A2  |
| SDA | 5 | 4 | GND |

8-ball dBGA2

Bottom View



А 



(MLP 2x3) Bottom View



Two-wire Serial Electrically-erasable and Programmable Read Only Memory with Permanent and Reversible Software Write Protect 2K (256 x 8)

Atmel AT34C02C

Not Recommended for New Design

Replaced by AT34C02D







Table 0-1.Pin configurations

| Pin Name | Function           |
|----------|--------------------|
| A0 - A2  | Address inputs     |
| SDA      | Serial data        |
| SCL      | Serial clock input |
| WP       | Write protect      |

## 1. Absolute maximum ratings\*

| Operating temperature –55°C to +125°C                        |
|--------------------------------------------------------------|
| Storage temperature                                          |
| Voltage on any pin<br>with respect to ground – 1.0V to +7.0V |
| Maximum operating voltage 6.25V                              |
| DC output current 5.0mA                                      |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



## 2. Pin description

**SERIAL CLOCK (SCL):** The SCL input is used to positive edge clock data into each EEPROM device and negative edge clock data out of each device.

**SERIAL DATA (SDA):** The SDA pin is bidirectional for serial data transfer. This pin is open-drain driven and may be wire-ORed with any number of other open-drain or open collector devices.

**DEVICE/PAGE ADDRESSES (A2, A1, A0):** The A2, A1, and A0 pins are device address inputs that are hardwired (directly to GND or to Vcc) for compatibility with other Atmel AT24Cxx devices. When the pins are hardwired, as many as eight 2K devices may be addressed on a single bus system. (Device addressing is discussed in detail under "Device Addressing," page 9.) A device is selected when a corresponding hardware and software match is true. If these pins are left floating, the A2, A1, and A0 pins will be internally pulled down to GND. However, due to capacitive coupling that may appear during customer applications, Atmel recommends always connecting the address pins to a known state. When using a pull-up resistor, Atmel recommends using  $10k\Omega$  or less.

**WRITE PROTECT (WP):** The write protect input, when connected to GND, allows normal write operations. When WP is connected directly to Vcc, all write operations to the memory are inhibited. If the pin is left floating, the WP pin will be internally pulled down to GND. However, due to capacitive coupling that may appear during customer applications, Atmel recommends always connecting the WP pins to a known state. When using a pull-up resistor, Atmel recommends using  $10k\Omega$  or less.

| WP pin status   | Permanent write protect<br>register | Reversible write protect register | Part of the array write protected       |
|-----------------|-------------------------------------|-----------------------------------|-----------------------------------------|
| V <sub>cc</sub> | _                                   | -                                 | Full array (2K)                         |
| GND or floating | Not programmed                      | Not programmed                    | Normal read/write                       |
| GND or floating | Programmed                          | _                                 | First-half of array<br>( 1K: 00H - 7FH) |
| GND or floating | _                                   | Programmed                        | First-half of array<br>( 1K: 00H - 7FH) |

| Table 2-1. | Atmel AT34C02C write protection modes |
|------------|---------------------------------------|
|------------|---------------------------------------|

Table 2-2. Pin capacitance<sup>(1)</sup>

Applicable over recommended operating range from  $T_A = 25\Box C$ , f = 100 kHz,  $V_{CC} = +1.7V$ 

| Symbol           | Test condition                                                             | Max | Units | Conditions     |
|------------------|----------------------------------------------------------------------------|-----|-------|----------------|
| C <sub>I/O</sub> | Input/output capacitance (SDA)                                             | 8   | pF    | $V_{I/O} = OV$ |
| C <sub>IN</sub>  | Input capacitance (A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> , SCL) | 6   | pF    | $V_{IN} = OV$  |

Note: 1. This parameter is characterized and is not 100% tested





#### Table 2-3. DC characteristics

Applicable over recommended operating range from:  $T_{AI} = -40^{\circ}$ C to  $+85^{\circ}$ C,  $V_{CC} = +1.7$ V to +5.5V, (unless otherwise noted)

| Symbol           | Parameter                        | Test Condition                        | Min                   | Тур  | Max                   | Units |
|------------------|----------------------------------|---------------------------------------|-----------------------|------|-----------------------|-------|
| V <sub>CC</sub>  | Supply voltage                   |                                       | 1.7                   |      | 5.5                   | V     |
| I <sub>CC</sub>  | Supply current $V_{CC} = 5.0V$   | READ at 100kHz                        |                       | 0.4  | 1.0                   | mA    |
| I <sub>CC</sub>  | Supply current $V_{CC} = 5.0V$   | WRITE at 100kHz                       |                       | 2.0  | 3.0                   | mA    |
| I <sub>SB1</sub> | Standby current $V_{CC} = 1.7V$  | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                       | 0.6  | 3.0                   | μA    |
| I <sub>SB2</sub> | Standby current $V_{CC} = 3.6V$  | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                       | 1.6  | 4.0                   | μA    |
| I <sub>SB3</sub> | Standby current $V_{CC} = 5.5V$  | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                       | 8.0  | 18.0                  | μA    |
| I <sub>LI</sub>  | Input leakage current            | $V_{IN} = V_{CC} \text{ or } V_{SS}$  |                       | 0.10 | 3.0                   | μA    |
| I <sub>LO</sub>  | Output leakage current           | $V_{OUT} = V_{CC} \text{ or } V_{SS}$ |                       | 0.05 | 3.0                   | μA    |
| V <sub>IL</sub>  | Input low level <sup>(1)</sup>   |                                       | -0.6                  |      | V <sub>CC</sub> x 0.3 | V     |
| $V_{\rm H}$      | Input high level <sup>(1)</sup>  |                                       | V <sub>CC</sub> x 0.7 |      | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL2</sub> | Output low level $V_{CC} = 3.0V$ | I <sub>OL</sub> = 2.1mA               |                       |      | 0.4                   | V     |
| V <sub>OL1</sub> | Output low level $V_{CC} = 1.7V$ | I <sub>OL</sub> = 0.15mA              |                       |      | 0.2                   | V     |

Note: 1.  $V_{IL} \mbox{ min}$  and  $V_{IH} \mbox{ max}$  are reference only and are not tested

#### Table 2-4. AC characteristics

Applicable over recommended operating range from  $T_{AI} = -40 \Box C$  to  $+85 \Box C$ ,  $V_{CC} = +1.7V$  to +5.5V,  $C_{L} = 1$  TTL Gate and 100pF (unless otherwise noted)

|                          |                                                                              | 1.  | 7V  | 2.7V, |     |                 |
|--------------------------|------------------------------------------------------------------------------|-----|-----|-------|-----|-----------------|
| Symbol                   | Parameter                                                                    | Min | Max | Min   | Max | Units           |
| f <sub>SCL</sub>         | Clock frequency, SCL                                                         |     | 100 |       | 400 | kHz             |
| t <sub>LOW</sub>         | Clock pulse width low                                                        | 4.7 |     | 1.2   |     | μs              |
| t <sub>HIGH</sub>        | Clock pulse width high                                                       | 4.0 |     | 0.6   |     | μs              |
| t <sub>l</sub>           | Noise suppression time <sup>(1)</sup>                                        |     | 100 |       | 50  | ns              |
| t <sub>AA</sub>          | Clock low to data out valid                                                  | 0.1 | 4.5 | 0.1   | 0.9 | μs              |
| t <sub>BUF</sub>         | Time the bus must be free before a new transmission can start <sup>(1)</sup> | 4.7 |     | 1.2   |     | μs              |
| t <sub>HD.STA</sub>      | Start hold time                                                              | 4.0 |     | 0.6   |     | μs              |
| t <sub>SU.STA</sub>      | Start set-up time                                                            | 4.7 |     | 0.6   |     | μs              |
| t <sub>HD.DAT</sub>      | Data in hold time                                                            | 0   |     | 0     |     | μs              |
| t <sub>SU.DAT</sub>      | Data In set-up time                                                          | 200 |     | 100   |     | ns              |
| t <sub>R</sub>           | Inputs rise time <sup>(1)</sup>                                              |     | 1.0 |       | 0.3 | μs              |
| t <sub>F</sub>           | Inputs fall time <sup>(1)</sup>                                              |     | 300 |       | 300 | ns              |
| t <sub>su.sto</sub>      | Stop set-up time                                                             | 4.7 |     | 0.6   |     | μs              |
| t <sub>DH</sub>          | Data out hold time                                                           | 100 |     | 50    |     | ns              |
| t <sub>WR</sub>          | Write cycle time                                                             |     | 5   |       | 5   | ms              |
| Endurance <sup>(1)</sup> | 25□C, page mode                                                              | 1M  |     | 1M    |     | Write<br>cycles |

Note: 1. This parameter is characterized and is not 100% tested.

### 3. Memory organization

**Atmel AT34C02C, 2K Serial EEPROM:** The 2K is internally organized with 16 pages of 16 bytes each. Random word addressing requires a 8-bit data word address.

#### 4. Device operation

**CLOCK and DATA TRANSITIONS:** The SDA pin is normally pulled high with an external device. Data on the SDA pin may change only during SCL low time periods (see Figure 4-3 on page 6). Data changes during SCL high periods will indicate a start or stop condition as defined below.

**START CONDITION:** A high-to-low transition of SDA with SCL high is a start condition which must precede any other command (see Figure 4-4 on page 6).

**STOP CONDITION:** A low-to-high transition of SDA with SCL high is a stop condition. After a read sequence, the stop command will place the EEPROM in a standby power mode (see Figure 4-4 on page 6).

**ACKNOWLEDGE:** All addresses and data words are serially transmitted to and from the EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has received each word. This happens during the ninth clock cycle.

**STANDBY MODE:** The Atmel AT34C02C features a low-power standby mode which is enabled:

- Upon power-up or
- After the receipt of the STOP bit and the completion of any internal operations

**MEMORY RESET:** After an interruption in protocol, power loss or system reset, any Two-wire part can be reset by following these steps:

- Clock up to nine cycles
- Look for SDA high in each cycle while SCL is high and then
- Create a start condition.



Figure 4-1. Bus timing SCL: Serial clock SDA: Serial data I/O





Figure 4-2. Write cycle timing SCL: Serial clock SDA: Serial data I/O



Note: 1. The write cycle time t<sub>WR</sub> is the time from a valid stop condition of a write sequence to the end of the internal clear/write cycle.



Figure 4-3. Data validity









#### 5. Device addressing

The 2K EEPROM device requires an 8-bit device address word following a start condition to enable the chip for a read or write operation (see Figure 8-1 on page 12).

The device address word consists of a mandatory one-zero sequence for the first four most-significant bits (1010) for normal read and write operations and 0110 for writing to the write protect register.

The next three bits are the A2, A1, and A0 device address bits for the Atmel AT34C02C EEPROM. These three bits must compare to their corresponding hard-wired input pins.

The eighth bit of the device address is the read/write operation select bit. A read operation is initiated if this bit is high and a write operation is initiated if this bit is low.

Upon a compare of the device address, the EEPROM will output a zero. If a compare is not made, the chip will return to a standby state. The device will not acknowledge if the write protect register has been programmed and the control code is 0110.

## 6. Write operations

**BYTE WRITE:** A write operation requires an 8-bit data word address following the device address word and acknowledgment. Upon receipt of this address, the EEPROM will again respond with a zero and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will output a zero and the addressing device, such as a microcontroller, must terminate the write sequence with a stop condition. At this time the EEPROM enters an internally-timed write cycle,  $t_{WR}$ , to the nonvolatile memory. All inputs are disabled during this write cycle and the EEPROM will not respond until the write is complete (see Figure 8-2 on page 12).

The device will acknowledge a write command, but not write the data, if the software or hardware write protection has been enabled. The write cycle time must be observed even when the write protection is enabled.

PAGE WRITE: The 2K device is capable of 16-byte page write.

A page write is initiated the same as a byte write, but the microcontroller does not send a stop condition after the first data word is clocked in. Instead, after the EEPROM acknowledges receipt of the first data word, the microcontroller can transmit up to fifteen more data words. The EEPROM will respond with a zero after each data word received. The microcontroller must terminate the page write sequence with a stop condition (see Figure 8-3 on page 12).





The data word address lower four bits are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. When the word address, internally generated, reaches the page boundary, the following byte is placed at the beginning of the same page. If more than sixteen data words are transmitted to the EEPROM, the data word address will "roll over" and previous data will be overwritten. The address "roll over" during write is from the last byte of the current page to the first byte of the same page.

The device will acknowledge a write command, but not write the data, if the software or hardware write protection has been enabled. The write cycle time must be observed even when the write protection is enabled.

**ACKNOWLEDGE POLLING:** Once the internally-timed write cycle has started and the EEPROM inputs are disabled, acknowledge polling can be initiated. This involves sending a start condition followed by the device address word. The read/write bit is representative of the operation desired. Only if the internal write cycle has completed will the EEPROM respond with a zero allowing the read or write sequence to continue.

### 7. Write protection

The software write protection, once enabled, write protects only the first-half of the array (00H - 7FH) while the hardware write protection, via the WP pin, is used to protect the entire array.

**PERMANENT SOFTWARE WRITE PROTECTION:** The software write protection is enabled by sending a command, similar to a normal write command, to the device which programs the permanent write protect register. This must be done with the WP pin low. The write protect register is programmed by sending a write command with the device address of 0110 instead of 1010 with the address and data bit being don't cares (see Figure 7–1 on page 8). Once the software write protection has been enabled, the device will no longer acknowledge the 0110 control byte. The software write protection cannot be reversed even if the device is powered down. The write cycle time must be observed.

**REVERSIBLE SOFTWARE WRITE PROTECTION**: The reversible software write protection is enabled by sending a command, similar to a normal write command, to the device which programs the reversible write protect register. This must be done with the WP pin low. The write protect register is programmed by sending a write command 01100010 with pins  $A_2$  and  $A_1$  tied to ground or don't connect and pin  $A_0$  connected to VHV (see Figure 7-2). The reversible write protection can be reversed by sending a command 01100110 with pin  $A_2$  tied to ground or no connect, pin  $A_1$  tied to  $V_{CC}$  and pin  $A_0$  tied to VHV (see Figure 7-3).

**HARDWARE WRITE PROTECTION:** The WP pin can be connected to  $V_{CC}$ , GND, or left floating. Connecting the WP pin to  $V_{CC}$  will write protect the entire array, regardless of whether or not the software write protection has been enabled. The software write protection register cannot be programmed when the WP pin is connected to  $V_{CC}$ . If the WP pin is connected to GND or left floating, the write protection mode is determined by the status of the software write protect register.





Figure 7-2. Setting reversible write protect register (RSWP)



Figure 7-3. Clearing reversible write protect register (RSWP)



Table 7-1. Write protection

|            | Pin |    |     |    | Preamble |    |    |    |    | RW |    |
|------------|-----|----|-----|----|----------|----|----|----|----|----|----|
| Command    | A2  | A1 | A0  | B7 | B6       | B5 | B4 | B3 | B2 | B1 | BO |
| Set PSWP   | A2  | A1 | AO  | 0  | 1        | 1  | 0  | A2 | A1 | AO | 0  |
| Set RSWP   | 0   | 0  | VHV | 0  | 1        | 1  | 0  | 0  | 0  | 1  | 0  |
| Clear RSWP | 0   | 1  | VHV | 0  | 1        | 1  | 0  | 0  | 1  | 1  | 0  |

Table 7-2. VHV

|     | Min | Max | Units |
|-----|-----|-----|-------|
| VHV | 7   | 10  | V     |

Note: VHV –  $V_{CC}$  > 4.8V





#### Table 7-3. WP connected to GND or floating

| Command    | R/W bit | Permanent write<br>protect register<br>PSWP | Reversible write<br>protect register<br>RSWP | Acknowledgment<br>from device | Action from device                                                    |
|------------|---------|---------------------------------------------|----------------------------------------------|-------------------------------|-----------------------------------------------------------------------|
| 1010       | R       | Х                                           | Х                                            | ACK                           |                                                                       |
| 1010       | W       | Programmed                                  | Х                                            | ACK                           | Can write to second Half (80H - FFH) only                             |
| 1010       | W       | Х                                           | Programmed                                   | ACK                           | Can write to second Half (80H - FFH) only                             |
| 1010       | W       | Not programmed                              | Not programmed                               | ACK                           | Can write to full array                                               |
|            | 1       |                                             |                                              |                               |                                                                       |
| Read PSWP  | R       | Programmed                                  | Х                                            | No ACK                        | STOP – Indicates permanent write protect register is<br>programmed    |
| Read PSWP  | R       | Not programmed                              | Х                                            | ACK                           | Read out data don't care. Indicates PSWP register is no<br>programmed |
| Set PSWP   | W       | Programmed                                  | Х                                            | No ACK                        | STOP – Indicates permanent write protect register is<br>programmed    |
| Set PSWP   | W       | Not programmed                              | X                                            | ACK                           | Program permanent write protect register<br>(irreversible)            |
|            |         |                                             |                                              |                               |                                                                       |
| Read RSWP  | R       | X                                           | Programmed                                   | No ACK                        | STOP - Indicates reversible write protect register is<br>programmed   |
| Read RSWP  | R       | X                                           | Not programmed                               | ACK                           | Read out data don't care. Indicates RSWP register is no programmed    |
| Set RSWP   | W       | X                                           | Programmed                                   | No ACK                        | STOP – Indicates reversible write protect register is<br>programmed   |
| Set RSWP   | W       | Х                                           | Not programmed                               | ACK                           | Program reversible write protect register (reversible)                |
| Clear RSWP | W       | Programmed                                  | Х                                            | No ACK                        | STOP – Indicates permanent write protect register is<br>programmed    |
| Clear RSWP | W       | Not programmed                              | Х                                            | ACK                           | Clear (unprogram) reversible write protect register<br>(reversible)   |

#### Table 7-4. WP connected to Vcc

| Command    | R/W bit | Permanent write<br>protect register<br>PSWP | Reversible write<br>protect register<br>RSWP | Acknowledgment<br>from device | Action from device                                                     |
|------------|---------|---------------------------------------------|----------------------------------------------|-------------------------------|------------------------------------------------------------------------|
| 1010       | R       | Х                                           | Х                                            | ACK                           | Read array                                                             |
| 1010       | W       | Х                                           | Х                                            | ACK                           | Device write protect                                                   |
|            |         |                                             |                                              |                               |                                                                        |
| Read PSWP  | R       | Programmed                                  | Х                                            | No ACK                        | STOP - Indicates permanent write protect register is<br>programmed     |
| Read PSWP  | R       | Not programmed                              | х                                            | ACK                           | Read out data don't care. Indicates PSWP register is not<br>programmed |
| Set PSWP   | W       | Programmed                                  | Х                                            | No ACK                        | STOP – Indicates permanent write protect register is<br>programmed     |
| Set PSWP   | W       | Not programmed                              | Х                                            | ACK                           | Cannot program write protect registers                                 |
|            |         |                                             |                                              |                               |                                                                        |
| Read RSWP  | R       | Х                                           | Programmed                                   | No ACK                        | STOP - Indicates reversible write protect register is<br>programmed    |
| Read RSWP  | R       | Х                                           | Not programmed                               | ACK                           | Read out data don't care. Indicates RSWP register is not<br>programmed |
| Set RSWP   | W       | Х                                           | Programmed                                   | No ACK                        | STOP – Indicates reversible write protect register is<br>programmed    |
| Set RSWP   | W       | Х                                           | Not programmed                               | ACK                           | Cannot program write protect registers                                 |
| Clear RSWP | W       | Programmed                                  | Х                                            | No ACK                        | STOP – Indicates permanent write protect register is<br>programmed     |
| Clear RSWP | W       | Not programmed                              | Х                                            | ACK                           | Cannot write to write protect registers                                |

#### 8. Read operations

Read operations are initiated the same way as write operations with the exception that the read/write select bit in the device address word is set to one. There are three read operations:

- Current address read
- Random address read
- Sequential read.

**CURRENT ADDRESS READ:** The internal data word address counter maintains the last address accessed during the last read or write operation, incremented by one. This address stays valid between operations as long as the chip power is maintained. The address "roll over" during read is from the last byte of the last memory page to the first byte of the first page.

Once the device address with the read/write select bit set to one is clocked in and acknowledged by the EEPROM, the current address data word is serially clocked out. To end the command, the microcontroller does not respond with an input zero but does generate a following stop condition (see Figure 8-4 on page 13).

**RANDOM READ:** A random read requires a "dummy" byte write sequence to load in the data word address. Once the device address word and data word address are clocked in and acknowledged by the EEPROM, the microcontroller must generate another start condition. The microcontroller now initiates a current address read by sending a device address with the read/write select bit high. The EEPROM acknowledges the device address and serially clocks out the data word. To end the command, the microcontroller does not respond with a zero but does generate a following stop condition (see Figure 8-5 on page 13).





**SEQUENTIAL READ:** Sequential reads are initiated by either a current address read or a random address read. After the microcontroller receives a data word, it responds with an acknowledge. As long as the EEPROM receives an acknowledge, it will continue to increment the data word address and serially clock out sequential data words. When the memory address limit is reached, the data word address will "roll over" and the sequential read will continue. The sequential read operation is terminated when the microcontroller does not respond with a zero but does generate a following stop condition (see Figure 8-6 on page 13).

PERMANENT WRITE PROTECT REGISTER (PSWP) STATUS: To find out if the register has been programmed, the same procedure is used as to program the register except that the R/W bit is set to one. If the device sends an acknowledge, then the permanent write protect register has not been programmed. Otherwise, it has been programmed and the device is permanently write protected at the first half of the array.

Table 8-1. PSWP status

|           | Pin |    |    | Preamble |    |    |    |    |    | RW |    |
|-----------|-----|----|----|----------|----|----|----|----|----|----|----|
| Command   | A2  | A1 | A0 | B7       | B6 | B5 | B4 | B3 | B2 | B1 | BO |
| Read PSWP | A2  | A1 | AO | 0        | 1  | 1  | 0  | A2 | A1 | A0 | 1  |

REVERSIBLE WRITE PROTECT REGISTER(RSWP) STATUS: To find out if the register has been programmed, the same procedure is used as to program the register except that the R/W bit is set to one. If the sends an device acknowledge, then the reversible write protect register has not been programmed. Otherwise, it has been programmed and the device is write protected (reversible) at the first half of the array.

Figure 8-1. Device address

















# 9. Atmel AT34C02C ordering information

| Atmel ordering code                                 | Package | Operation range                                   |  |  |
|-----------------------------------------------------|---------|---------------------------------------------------|--|--|
| AT34C02CN-SH-B <sup>(1)</sup> (NiPdAu lead finish)  | 8S1     |                                                   |  |  |
| AT34C02CN-SH-T <sup>(2)</sup> (NiPdAu lead finish)  | 8S1     |                                                   |  |  |
| AT34C02C-TH-B <sup>(1)</sup> (NiPdAu lead finish)   | 8A2     | Lead-free/Halogen-free/<br>Industrial temperature |  |  |
| AT34C02C-TH-T <sup>(2)</sup> (NiPdAu lead finish)   | 8A2     | (-40°C to 85°C)                                   |  |  |
| AT34C02CY6-YH-T <sup>(2)</sup> (NiPdAu lead finish) | 8Y6     |                                                   |  |  |
| AT34C02CU3-UU-T <sup>(2)</sup>                      | 8U3-1   |                                                   |  |  |

Notes: 1. "-B" denotes bulk

2. "-T" denotes tape and reel. SOIC = 4K per reel; TSSOP, Ultra Thin Mini MAP and dBGA2 = 5K per reel.

| Package type |                                                                                                          |  |  |
|--------------|----------------------------------------------------------------------------------------------------------|--|--|
| 8S1          | 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline package (JEDEC SOIC)                                |  |  |
| 8A2          | 8-lead, 0.170" Wide, Thin Shrink Small Outline package (TSSOP)                                           |  |  |
| 8Y6          | 8-lead, 2.00mm x 3.00mm Body, 0.50mm Pitch, Ultra Thin Mini-MAP, Dual No Lead package (DFN), (MLP 2x3mm) |  |  |
| 8U3-1        | 8-ball, die Ball Grid Array package (dBGA2)                                                              |  |  |
| Options      |                                                                                                          |  |  |
| -1.7         | Low voltage (1.7V to 5.5V)                                                                               |  |  |

### 10. Part markings







11. Packaging Information

# 8S1 – JEDEC SOIC



### 8A2 – TSSOP







#### 8Y6 - Mini-MAP



#### 8U3-1 - dBGA2







# 12. Revision history

| Doc. rev. | Date    | Comments                                                                |
|-----------|---------|-------------------------------------------------------------------------|
| 5185E     | 09/2013 | Not recommended for new design. Replaced by AT34C02D.                   |
| 5185E     | 03/2011 | Replaced part markings to single page part markings<br>Updated template |
| 5185D     | 01/2008 | Removed 'preliminary' status                                            |
| 5185C     | 08/2007 | Updated to new template<br>Added package marking tables                 |
| 5185B     | 03/2007 | Implemented revision history                                            |



#### Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131 USA Tel: (+1) (408) 441-0311 Fax: (+1) (408) 487-2600 www.atmel.com Atmel Asia Limited Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG Tel: (+852) 2245-6100 Fax: (+852) 2722-1369

#### Atmel Munich GmbH

Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY Tel: (+49) 89-31970-0 Fax: (+49) 89-3194621

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 JAPAN **Tel:** (+81) (3) 3523-3551 **Fax:** (+81) (3) 3523-7581

© 2011 Atmel Corporation. All rights reserved. / Rev.: 5185E-SEEPR-3/11

Atmel<sup>®</sup>, logo and combinations thereof, and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINCEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products are not intended does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications.