## PM3110 # High efficiency step-down DC/DC regulator for 3G HSUPA, LTE application Final Data #### **Features** - Regulated output: 0.6 3.6 V corresponding to VCTRL = 0.24 – 1.44 V - More than 650 mA load capability - High efficiency: up to 95% entire device - Pulse Skipping (PSK) mode to optimize the efficiency at low/medium WCDMA power level - 2.5 V to 4.8 V battery input range - Internal synchronous switch - PWM switching frequency 3.2 MHz - Shutdown mode (EN pin) - Bypass mode (100% duty cycle) - Small WLCSP (1.2 mm x 1.2 mm) package ## **Applications** - W-CDMA, CDMA, TD-SCDMA, LTE modems - Mobile phones - Portable instruments - PDAs and hand held terminals ## **Description** The PM3110 is a step-down DC-DC monolithic switching regulator using 3.2 MHz switching frequency. The output voltage is determined by a variable control voltage on the input pin VCTRL. Synchronous rectification and Pulse Skipping are used to improve efficiency. The user can prohibit the Pulse Skipping Mode via the MODE pin and thus force pure PWM operation mode. An internal free running oscillator generates the clock of the DC-DC. WLSCP 1.2 mm x1.2 mm x 0.6 mm with nine balls and 0.4 mm pitch PM3110 # Content | 1 | Pin ( | description | | | | |---|-------|------------------------------------|--|--|--| | 2 | Ope | ration description | | | | | | 2.1 | Shutdown mode / reset 4 | | | | | | 2.2 | Startup sequence / slope control 4 | | | | | | 2.3 | Voltage transitions | | | | | | 2.4 | CCM operation | | | | | | 2.5 | PSK operation 5 | | | | | | 2.6 | Bypass operation | | | | | 3 | Elec | trical characteristics 6 | | | | | | 3.1 | Absolute maximum ratings 6 | | | | | | 3.2 | Recommended operating conditions 6 | | | | | | 3.3 | Thermal data | | | | | | 3.4 | DC electrical characteristics | | | | | | 3.5 | AC electrical characteristics | | | | | 4 | Турі | cal performance characteristics9 | | | | | | 4.1 | Transfer curve | | | | | | 4.2 | Efficiency | | | | | | 4.3 | Typical operating characteristics | | | | | 5 | Арр | lication test circuit | | | | | 6 | Reco | ommended PCB layout19 | | | | | 7 | Pacl | Package outline assembly | | | | | 8 | Orde | Ordering information22 | | | | | 9 | Revi | sion history | | | | PM3110 Pin description # 1 Pin description *Figure 1* and *Figure 2* show PM3110 package top and bottom views. The 9-ball WLSCP package dimensions are 1.2 mm x 1.2 mm x 0.6 mm with 0.4 mm pitch. Figure 1. WLSCP top view Figure 2. WLSCP bottom view Table 1. PM3110 pin functions (WLSCP package) | Pin number | Symbol | Description | | | |------------|--------|-------------------------------------------------------------------------------------------------------------------------|--|--| | A1 | VCTRL | Reference voltage input | | | | A2 | EN | EN = High to enable the device EN = Low to disable the device Do not let high impedance | | | | А3 | MODE | MODE= High to enable the Pulse Skipping Mode MODE= Low to force the pure PWM operation mode Do not let high impedance | | | | B1 | SGND | Signal ground pin | | | | B2 | NC | Not connected, do not connect | | | | В3 | PGND | Power ground pin | | | | C1 | FB | Feedback pin | | | | C2 | VLX | Power stage output | | | | C3 | VIN | Supply voltage input | | | ## 2 Operation description #### 2.1 Shutdown mode / reset When EN='0', the circuit is disabled. VLX node is shorted to ground through a pull-down resistor. To ensure minimal consumption, inputs EN, MODE and VCTRL should be at zero level. In this case, consumption on VIN is less than $\mu A$ . #### 2.2 Startup sequence / slope control When EN rises to '1' the circuit internally starts its operation. Once the internal oscillator frequency stabilizes and all blocks are correctly biased, the power stage is enabled and the output voltage starts rising. This delay between EN='1' and the first edge of VLX is typically 20µs. PM3110 implements a startup circuit which controls the slope of the output voltage. This startup technique combines the advantage of limiting the inrush current while maintaining stable operation, which is not the case when startup relies on current limitation. Inrush current with no load can be calculated by the following formula: $$I_{\mathit{INRUSH}} = C_{\mathit{LOAD}} \cdot \mathit{SR}$$ SR being the controlled Slew Rate. The slew rate has been designed not to generate an IINRUSH such as the current limitation circuit would trigger with no load while fitting with thigh timings. The startup sequence is finished when the output voltage has reached VCTRL\*2.5. It is recommended to set VCTRL before raising the enable signal. ## 2.3 Voltage transitions Voltage transitions are important when supplying a WCDMA PA. In PM3110, they are performed using the Slope Control circuit described in previous paragraph. When user changes the value of VCTRL either up or down, the output voltage rises or falls with given slew rate SR. It has to be noted that if the sum of load current and current needed for the transition is higher than the current limitation threshold, circuit limitation will trigger. Inductor current during a transition is given by $$I_{TRANSITION} = C_{LOAD} \cdot SR + I_{LOAD}$$ When the output voltage approaches the final value, it progressively bends in order to smoothly "land" on the final voltage with no overshoot. ## 2.4 CCM operation Circuit operates in CCM mode if the PSK mode is disabled (MODE='0') or if the load current is higher than the PSK limit. #### 2.5 PSK operation When MODE='1', PM3110, if the load current is low, automatically switches to PSK mode in order to maintain a good efficiency. In CCM mode, the inductor current can go reverse at low load. This has a very negative impact on the efficiency. In order to avoid such behavior, PM3110 implements a zero crossing comparator which detects the inversion of the current in the inductor. When the inversion is detected, the output stage goes high impedance and the inductor current remains 0 (Discontinuous Conduction Mode, DCM). From this event regulator enter in PSK mode. The regulator maintains the output voltage by firing some fixed size pulses when needed. Between pulses output stage is in high impedance. Regulator automatically leaves this mode when current increases above the PSK threshold. #### 2.6 Bypass operation PM3110 is capable of full duty cycle operation so called bypass mode. In case the requested output voltage is higher than the one physically feasible (for example VCTRL \*2.5 > VBAT), the power stage continuously activate the high side MOS in order to provide the highest possible output voltage. A particular attention has been given to the transition between Full Duty Operation and normal mode. For example, assuming that the input voltage is 3.4 V as well as the requested output voltage (VCTRL\*2.5 = 3.4), the PM3110 is in Full Duty Operation. Now, imagine that the input voltage raises suddenly of 0.6 V. The voltage drop across the inductor would be 0.6 V thus dl/dt = 0.6A/ $\mu$ s. We can, from this figure, imagine what can be the overshoot if the regulator would have some delay (for example 2 $\mu$ s) to come back to normal operation, it could easily be 500 mV. PM3110 is able to handle this type of transition with an overshoot around 100 mV. CD00289021 5/23 #### 3 Electrical characteristics ## 3.1 Absolute maximum ratings Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All voltages are referenced to GND. Table 2. Absolute maximum ratings | Parameter | Test conditions | Min | Max. | Unit | |-------------------|-----------------------------------------------------------|------|-----------------|------| | V <sub>IN</sub> | Power supply voltage | -0.3 | 6 | V | | V <sub>EN</sub> | Enable input | -0.3 | V <sub>IN</sub> | V | | V <sub>CTRL</sub> | Voltage selection | -0.3 | V <sub>IN</sub> | V | | V <sub>FB</sub> | Feedback input | -0.3 | V <sub>IN</sub> | V | | $V_{LX}$ | Output voltage | -0.3 | V <sub>IN</sub> | V | | T <sub>STG</sub> | T <sub>STG</sub> Storage temperature range | | +150 | °C | | ESD | HBM JESD22-A114-B and ESD STM 5.1-<br>2001.HBM | 1 | | kV | | E9D | CDM ANSI-ESDSTM5.3.1-1999 and JEDEC Standard JESD22-C101C | 500 | | V | Note: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## 3.2 Recommended operating conditions Table 3. Recommended operating conditions | Parameter | Test conditions | Min | Max. | Unit | |--------------------------------|------------------------------------------|------|------|------| | $V_{IN}$ | Power supply voltage | 2.5 | 4.8 | V | | V <sub>CTRL</sub> | Reference voltage input | 0.24 | 1.44 | V | | I <sub>LOAD</sub> Load current | | 0 | 650 | mA | | T <sub>A</sub> | T <sub>A</sub> Ambient temperature range | | +85 | °C | #### 3.3 Thermal data Table 4. Thermal data | Symbol | Parameter | | Value | Unit | |--------|-------------------------------------|-------|-------|------| | $J_A$ | Thermal resistance junction-ambient | WLCSP | 100 | °C/W | #### 3.4 DC electrical characteristics Characteristics measured over the recommended operating conditions unless otherwise is noted. All typical values are referred to $T_A=25\,^{\circ}C$ , $V_{in}=3.6~V$ . Table 5. DC electrical characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------------------|----------------------------------------------------------------|------|------|------|------| | Vin | Power supply voltage | | 2.5 | | 4.8 | V | | Vouт | Output voltage | VCTRL <1.44 V | 0.6 | | 3.6 | V | | VGAIN | VCTRL to VOUT gain | Vоит 0.6 V -3.6 V | | 2.5 | | V/V | | ICTRL | Control current | DC output current source/sink, RCTRL = 100 kohm, CCTRL = 35 pF | | | 60 | μΑ | | RCTRL | Resistive load on VCTRL | Pull down resistor between VCTRL and SGND | 65 | 100 | 130 | kohm | | CCTRL | Capacitive load on VCTRL | | | 20 | 35 | pF | | VEN_H | Logic high for EN | | 1.6 | | | V | | V <sub>EN_L</sub> | Logic low for EN | | | | 0.1 | V | | VMODE_H | Logic high for MODE | | 1.6 | | | V | | VMODE_L | Logic low for MODE | | | | 0.1 | V | | RLX | Pulldown res on V <sub>L</sub> x when disabled | EN='0', VIN=3.6V | | 9 | | ohm | | Tmax | Thermal shutdown triggering limit | | 135 | 150 | 165 | °C | | Ipeak | Peak current limit in the inductor | | 1.2 | 1.6 | 2.1 | А | #### 3.5 AC electrical characteristics Characteristics measured over the recommended operating conditions unless otherwise is noted. All typical values are referred to $T_A = 25\,^{\circ}\text{C}$ , $V_{\text{in}} = 3.6\text{V}$ . Table 6. AC electrical characteristics | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------------|---------------------------|--------------------------------------------------|------|------|-------|------| | ILOAD-MAX | Maximum load current | | 650 | | | mA | | Ron-psk | MOS ON resistance | For V <sub>IN</sub> =3.6V, PSK mode active | | | 0.315 | ohm | | R <sub>ON</sub> | MOS ON Resistance | For ILOAD = 0.14 A,<br>VIN = 3.6 V, VOUT = 1.4 V | | | 0.2 | ohm | | R <sub>ON-FULL</sub> - | MOS ON Resistance | For ILOAD = 0.65 A, VIN = 3.6V, VOUT = 3.4 V | | | 0.2 | ohm | | I <sub>SHUTDOWN</sub> | Total current at shutdown | EN=0 | | 0.1 | 2 | μΑ | Table 6. AC electrical characteristics (continued) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------------|----------------------------------------------|------------------------------------------------------------------------------------------|-------|------|-------|------| | I <sub>QUIESCENT</sub> | Quiescent current | EN=1, ILOAD = 0 mA | | 400 | 600 | μA | | | | VIN = 3.6 V<br>VOUT = 1 V, IOUT = 23 mA | 75 | 80 | | % | | Eff | Efficiency | VIN = 3.6 V<br>VOUT =1.8 V, IOUT = 0.15 A | 85 | 90 | | % | | | | VIN = 3.6 V<br>Vout = 3.4 V,lout = 0.65 A | 90 | 95 | | % | | f <sub>SW</sub> | Switching Frequency | | | 3.2 | | MHz | | | Output valtage equirage | VCTRL=1.36V,<br>ILOAD = 0 to 650 mA | 3.37 | 3.4 | 3.43 | V | | V <sub>OUT</sub> | Output voltage accuracy | VCTRL=0.32V,<br>ILOAD = 0 to 80 mA | 0.775 | 0.8 | 0.825 | V | | V <sub>CTRL</sub> | Control voltage linearity | $0.5 \text{ V} \le \text{V}_{\text{CTRL}} \le 1.2 \text{V}$ | -2 | | 2 | % | | SR | Slew rate control during voltage transitions | | | 0.12 | | V/µS | | t <sub>SET-LH</sub> | Voltage transition Low to<br>High | Vout = from 0.6 V to 3.4 V<br>ILOAD = from 10 mA to<br>650 mA | | 30 | 50 | μs | | t <sub>SET-HL</sub> | Voltage transition High to Low | Vout = from 3.4 V to 0.6 V<br>ILOAD = from 650 to 10 mA | | 30 | 100 | μs | | t <sub>START</sub> | Circuit startup time | From EN='1' to Vout at nominal value $0.34~{ m V} \le { m V}_{{ m CTRL}} \le 1.36{ m V}$ | | | 75 | μs | | V <sub>OUT</sub> | Vouт Ripple (peak-to-peak) | Iouт = 10 – 650 mA<br>Vouт = 0.6 – 3.4 V | | 50 | 100 | mV | # 4 Typical performance characteristics ## 4.1 Transfer curve Figure 3. Transfer curve # 4.2 Efficiency Figure 5. Efficiency for VOUT=1.2V Efficiency for VOUT=1.8V Figure 6. Efficiency for VOUT=3.1V Figure 8. ## 4.3 Typical operating characteristics Figure 10. Startup sequence in CCM mode Figure 11. Startup sequence in PSK mode Figure 12. Shutdown in CCM mode Figure 13. Shutdown in PSK mode Figure 14. Line Transient in CCM mode Figure 15. Line transient in PSK mode Figure 16. Line Transient in Bypass mode Figure 17. Load transient in PSK mode 14/23 CD00289021 ERICSSON Figure 18. Load transient in CCM mode Figure 19. Load transient in CCM mode Figure 20. Load transient in PSK mode to CCM Figure 21. Ripple in CCM mode mode 15/23 Figure 22. Ripple in PSK mode Figure 23. VCTRL transient from CCM mode to Bypass mode Figure 24. VCTRL transient from PSK mode to Figure 25. VCTRL transient in CCM mode Bypass mode 16/23 CD00289021 ERICSSON Figure 26. Typical switching frequency # 5 Application test circuit Figure 27. PM3110 application test circuit Table 7. External components specification | | Parameter | | Тур | Max | Unit | Comments | |----|--------------------------------|-----|-----|-----|------|---------------------------------------------------| | | Capacitor value | 1.6 | 2.2 | 2.9 | μF | With all drifts included (-70%/+30%) | | C1 | Capacitor ESR | 5 | 10 | 30 | mΩ | Including the soldering and metal path resistance | | | Capacitor value | 1.5 | 4.7 | 6 | μF | With all drifts included (-70%/+30%) | | C2 | Capacitor ESR | 5 | 10 | 30 | mΩ | Including the soldering and metal path resistance | | | Inductor value | 0.6 | 1 | 1.3 | μН | with all drifts -40%/30% | | L1 | Inductor parasitics resistance | 56 | 80 | 150 | mΩ | | | | Inductor rated DC current | 1.2 | | | A | | Following external components are recommended: Table 8. Recommended external components | Component | Value | Manufacturer | Size | Manufacturer ordering Code | |-----------|----------------|--------------|---------------------------|----------------------------| | L1 | 1 μH / 1.35 A | токо | 2.0 mm x 1.25 mm x 1.0 mm | MDT2012-CRAR0N | | C2 | 4.7 µF / 6.3 V | muRata | 0402 | GRM155R60J475M | | C1 | 2.2 µF / 6.3 V | TDK | 0402 | C1005X5R0J225KT | Other references can be selected as long as they respect the design limits listed in Table 7. # 6 Recommended PCB layout *Figure 28* shows the recommended top layer and *Figure 29* shows the recommended layer 2. Figure 28. Top layer Figure 29. Layer 2 #### Package outline assembly 7 1. The terminal A1 corner must be identified on the top surface by using a laser marking dot. Table 9. WLCSP package dimensions<sup>(1)</sup> | Reference | Min | Тур | Max | Unit | |------------------|------|------|------|------| | A | | | 0.60 | mm | | A1 | 0.17 | | | mm | | b <sup>(2)</sup> | 0.23 | 0.26 | 0.29 | mm | | D | 1.15 | 1.18 | 1.21 | mm | | D1 | | 0.80 | | mm | | E | 1.15 | 1.18 | 1.21 | mm | | F | | 0.19 | | mm | | ccc | | | 0.05 | mm | <sup>1.</sup> WLCSP stands for Wafer Level Chip Scale Package <sup>2.</sup> The typical ball diameter before mounting is 25 mm $\,$ # 8 Ordering information Table 10. Ordering information | Order code | Package | Packing | |-------------|-----------------------|---------------| | PM3110-AW1T | WLCSP 1.2 mm x 1.2 mm | Tape and reel | # 9 Revision history Table 11. Document revision history | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------| | 19-May-2010 | 1 | Initial release. | | 19-Oct-2010 | 2 | Figure updates | | 29-Jun-2011 | 3 | Updates to final version. Added Chapter 8: Ordering information | | 07-Nov-2011 | 4 | Updated the package height on the cover page. | | 08-Nov-2011 | 5 | Updated the package height in Chapter 1: Pin description | | 30-Apr-2012 | 6 | Updated the document confidentiality level to "Public", so it can be published on the company website. No changes in the document content. | #### Please Read Carefully: The contents of this document are subject to change without prior notice. ST-Ericsson makes no representation or warranty of any nature whatsoever (neither expressed nor implied) with respect to the matters addressed in this document, including but not limited to warranties of merchantability or fitness for a particular purpose, interpretability or interoperability or, against infringement of third party intellectual property rights, and in no event shall ST-Ericsson be liable to any party for any direct, incidental and or consequential damages and or loss whatsoever (including but not limited to monetary losses or loss of data), that might arise from the use of this document or the information in it. ST-Ericsson and the ST-Ericsson logo are trademarks of the ST-Ericsson group of companies or used under a license from STMicroelectronics NV or Telefonaktiebolaget LM Ericsson. All other names are the property of their respective owners. © ST-Ericsson, 2012 - All rights reserved Contact information at www.stericsson.com under Contacts www.stericsson.com CD00289021 23/23