

# TwinDie<sup>™</sup> DDR2 SDRAM

MT47H1G4 – 64 Meg x 4 x 8 Banks x 2 Ranks

# MT47H512M8 – 32 Meg x 8 x 8 Banks x 2 Ranks

# **Features**

- Uses 2Gb Micron die
- Two ranks (includes dual CS#, ODT, and CKE balls)
- Each rank has 8 internal banks for concurrent operation
- $V_{DD} = V_{DDQ} = +1.8V \pm 0.1V$
- JEDEC-standard 63-ball FBGA
- Low-profile package 1.35mm MAX thickness

#### Functionality

The 4Gb (TwinDie<sup>™</sup>) DDR2 SDRAM uses Micron's 2Gb DDR2 monolithic die and has similar functionality. This TwinDie data sheet is intended to provide a general description, package dimensions, and the ballout only. Refer to Micron's 2Gb DDR2 data sheet for complete information or for specifications not included in this document.

| <b>Options</b><br>• Configuration                                                                                                          | Marking           |
|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| <ul> <li>64 Meg x 4 x 8 banks x 2 ranks</li> <li>32 Meg x 8 x 8 banks x 2 ranks</li> <li>FBGA package (Pb-free)</li> </ul>                 | 1G4<br>512M8      |
| <ul> <li>G3-ball FBGA (12mm x 14mm) Rev. A</li> <li>G3-ball FBGA (9mm x 11.5mm) Rev. C</li> <li>Timing – cycle time<sup>1</sup></li> </ul> |                   |
| <ul> <li>2.5ns @ CL = 6 (DDR2-800)</li> <li>3.0ns @ CL = 5 (DDR2-667)</li> <li>3.75ns @ CL = 4 (DDR2-533)</li> </ul>                       | -25<br>-3<br>-37E |
| <ul> <li>Self refresh</li> <li>Standard</li> <li>Operating temperature</li> </ul>                                                          | None              |
| – Commercial (0°C $\leq$ T <sub>C</sub> $\leq$ 85°C)<br>• Revision                                                                         | None<br>:A/:C     |

Note: 1. CL = CAS (READ) latency.

| Speed |        | Data Ra | te (MT/s) | _      |                       |                      |                      |                       |  |
|-------|--------|---------|-----------|--------|-----------------------|----------------------|----------------------|-----------------------|--|
| Grade | CL = 3 | CL = 4  | CL = 5    | CL = 6 | <sup>t</sup> RCD (ns) | <sup>t</sup> RP (ns) | <sup>t</sup> RC (ns) | <sup>t</sup> RFC (ns) |  |
| -25   | 400    | 533     | 667       | 800    | 15                    | 15                   | 55                   | 197.5                 |  |
| -3    | 400    | 533     | 667       | n/a    | 15                    | 15                   | 55                   | 197.5                 |  |
| -37E  | 400    | 533     | n/a       | n/a    | 15                    | 15                   | 55                   | 197.5                 |  |

## **Table 1: Key Timing Parameters**

#### Table 2: Addressing

| Parameter      | 1 Gig x 4                      | 512 Meg x 8                    |
|----------------|--------------------------------|--------------------------------|
| Configuration  | 64 Meg x 4 x 8 banks x 2 ranks | 32 Meg x 8 x 8 banks x 2 ranks |
| Refresh count  | 8K                             | 8К                             |
| Row address    | A[14:0] (32K)                  | A[14:0] (32K)                  |
| Bank address   | BA[2:0] (8)                    | BA[2:0] (8)                    |
| Column address | A[11, 9:0] (2K)                | A[9:0] (1K)                    |



# **Ball Assignments and Descriptions**

### Figure 1: 63-Ball FBGA – x4, x8 Ball Assignments (Top View)



Note: 1. Dark balls (with ring) designate balls that differ from the monolithic versions.



### Table 3: FBGA 63-Ball Descriptions

| Symbol          | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[14:0]         | Input | <b>Address inputs:</b> Provide the row address for ACTIVATE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA[2:0]) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| BA[2:0]         | Input | <b>Bank address inputs:</b> BA[2:0] define to which bank an ACTIVATE, READ, WRITE, or PRE-CHARGE command is being applied. BA[2:0] define which mode register including MR, EMR, EMR(2), and EMR(3) is loaded during the LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CK, CK#         | Input | <b>Clock:</b> CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQ and DQS/DQS#) is referenced to the crossings of CK and CK#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CKE[1:0]        | Input | <b>Clock enable:</b> CKE (registered HIGH) activates and CKE (registered LOW) deactivates clocking circuitry on the DDR2 SDRAM. The specific circuitry that is enabled/disabled is dependent on the DDR2 SDRAM configuration and operating mode. CKE LOW provides precharge power-down and SELF REFRESH operations (all banks idle), or ACTIVATE power-down (row active in any bank). CKE is synchronous for power-down entry, power-down exit, output disable, and for SELF REFRESH entry. CKE is asynchronous for SELF REFRESH exit. Input buffers (excluding CK, CK#, CKE, and ODT) are disabled during POWER-DOWN. Input buffers (excluding CKE) are disabled during SELF REFRESH. CKE is an SSTL_18 input but will detect a LVCMOS LOW level once V <sub>DD</sub> is applied during first power-up. After V <sub>REF</sub> has become stable during the power-on and initialization sequence, it must be maintained for proper operation of the CKE receiver. For proper SELF-REFRESH operation, V <sub>REF</sub> must be maintained. |
| CS#             | Input | <b>Chip select:</b> CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when CS# is registered HIGH. CS# provides for external bank selection on systems with multiple ranks. CS# is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DM              | Input | <b>Input data mask:</b> DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with that input data during a WRITE access. DM is sampled on both edges of DQS. Although DM balls are input-only, the DM loading is designed to match that of DQ and DQS balls.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ODT[1:0]        | Input | <b>On-die termination:</b> ODT (registered HIGH) enables termination resistance internal to the DDR2 SDRAM. When enabled, ODT is only applied to each of the following balls: DQ[7:0], DQS, DQS#, and DM. The ODT input will be ignored if disabled via the LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RAS#, CAS#, WE# | Input | <b>Command inputs:</b> RAS#, CAS#, and WE# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DQ[3:0]         | I/O   | Data input/output: Bidirectional data bus for x4 configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DQ[7:0]         | I/O   | Data input/output: Bidirectional data bus for x8 configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DQS, DQS#       | I/O   | <b>Data strobe:</b> Output with read data, input with write data for source synchronous oper-<br>ation. Edge-aligned with read data, center-aligned with write data. DQS# is only used<br>when differential data strobe mode is enabled via the LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



### Table 3: FBGA 63-Ball Descriptions (Continued)

| Symbol            | Туре   | Description                                                                                                                                                                                                                                                                                                                                                 |
|-------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RDQS, RDQS#       | I/O    | <b>Redundant data strobe:</b> For the x8 configuration only. RDQS is enabled/disabled via the load mode command to the extended mode register (EMR). When RDQS is enabled, RDQS is output with read data only and is ignored during write data. When RDQS is disabled, ball B3 becomes data mask (see DM ball). RDQS# is only used when RDQS is enabled and |
| V <sub>DD</sub>   | Supply | Power supply: 1.8V ±0.1V.                                                                                                                                                                                                                                                                                                                                   |
| V <sub>DDQ</sub>  | Supply | DQ power supply: 1.8V ±0.1V. Isolated on the device for improved noise immunity.                                                                                                                                                                                                                                                                            |
| V <sub>DDL</sub>  | Supply | DLL power supply: 1.8V ±0.1V.                                                                                                                                                                                                                                                                                                                               |
| V <sub>REF</sub>  | Supply | SSTL_18 reference voltage (V <sub>DDQ</sub> /2).                                                                                                                                                                                                                                                                                                            |
| V <sub>SS</sub>   | Supply | Ground.                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>SSDL</sub> | Supply | <b>DLL ground:</b> Isolated on the device from V <sub>SS</sub> and V <sub>SSQ</sub> .                                                                                                                                                                                                                                                                       |
| V <sub>ssQ</sub>  | Supply | DQ ground: Isolated on the device for improved noise immunity.                                                                                                                                                                                                                                                                                              |
| NF                | _      | <b>No function:</b> These balls are no function on the x4 configuration.                                                                                                                                                                                                                                                                                    |
| NU                | -      | <b>Not used:</b> For the x8 configuration only. If EMR(E10) = 0, A2 = RDQS# and A8 = DQS#. If EMR(E10) = 1, A2 and A8 are not used.                                                                                                                                                                                                                         |
| RFU               | _      | Reserved for future use.                                                                                                                                                                                                                                                                                                                                    |



# **Functional Description**

The 4Gb (TwinDie) DDR2 SDRAM is a high-speed, CMOS dynamic random access memory device containing 4,294,967,296 bits and internally configured as two 8-bank 2Gb DDR2 SDRAM devices.

Although each die is tested individually within the dual-die package, some TwinDie test results may vary from a like-die tested within a monolithic die package.

Each DDR2 SDRAM die uses a double data rate architecture to achieve high-speed operation. The DDR2 architecture is essentially a 4*n*-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O balls. A single read or write access consists of a single 4*n*-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding *n*-bit-wide, one-half-clock-cycle data transfers at the I/O balls.

Addressing of the TwinDie is identical to the monolithic device. Additionally, multiple chip selects select the desired rank.

This TwinDie data sheet is intended to provide a general description, package dimensions, and the ballout only. Refer to the Micron 2Gb DDR2 data sheet for complete information regarding individual die initialization, register definition, command descriptions, and die operation.



# **Functional Block Diagrams**

### Figure 2: 64 Meg x 4 x 8 Banks x 2 Ranks





### Figure 3: 32 Meg x 8 x 8 Banks x 2 Ranks





# **Electrical Specifications – Absolute Ratings**

Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions oustide those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability.

#### **Table 4: Absolute Maximum DC Ratings**

| Parameter                                                                                              | Symbol                             | Min | Мах | Units | Notes |
|--------------------------------------------------------------------------------------------------------|------------------------------------|-----|-----|-------|-------|
| V <sub>DD</sub> supply voltage relative to V <sub>SS</sub>                                             | V <sub>DD</sub>                    | 1.0 | 2.3 | V     | 1     |
| $V_{DDQ}$ supply voltage relative to $V_{SSQ}$                                                         | V <sub>DDQ</sub>                   | 0.5 | 2.3 | V     | 1, 2  |
| V <sub>DDL</sub> supply voltage relative to V <sub>SSL</sub>                                           | V <sub>DDL</sub>                   | 0.5 | 2.3 | V     | 1     |
| Voltage on any ball relative to V <sub>SS</sub>                                                        | V <sub>IN</sub> , V <sub>OUT</sub> | 0.5 | 2.3 | V     | 3     |
| Input leakage current; any input $0V \le V_{IN} \le V_{DD}$ ;<br>all other balls not under test = $0V$ | I                                  | 10  | 10  | μΑ    |       |
| Output leakage current; $0V \le V_{OUT} \le V_{DDQ}$ ; DQ and ODT disabled                             | I <sub>OZ</sub>                    | 10  | 10  | μΑ    |       |
| $V_{REF}$ leakage current; $V_{REF}$ = valid $V_{REF}$ level                                           | I <sub>VREF</sub>                  | 4   | 4   | μA    |       |

Notes: 1. V<sub>DD</sub>, V<sub>DDQ</sub>, and V<sub>DDL</sub> must be within 300mV of each other at all times; this is not required when power is ramping down.

- 2.  $V_{REF} \le 0.6 \text{ x } V_{DDQ}$ ; however,  $V_{REF}$  may be  $\ge V_{DDQ}$  provided that  $V_{REF} \le 300 \text{mV}$ .
- 3. Voltage on any I/O may not exceed voltage on  $V_{DDQ}$ .

## **Temperature and Thermal Impedance**

It is imperative that the DDR2 SDRAM device's temperature specifications, shown in the following table, be maintained in order to ensure the junction temperature is in the proper operating range to meet data sheet specifications. An important step in maintaining the proper junction temperature is using the device's thermal impedances correctly. The thermal impedances are listed in Table 6 (page 9) for the applicable and available die revision and packages.

Incorrectly using thermal impedances can produce significant errors. Read Micron technical note TN-00-08, "Thermal Applications," prior to using the thermal impedances listed below. For designs that are expected to last several years and require the flexibility to use several DRAM die shrinks, consider using final target theta values (rather than existing values) to account for increased thermal impedances from the die size reduction.

The DDR2 SDRAM device's safe junction temperature range can be maintained when the  $T_C$  specification is not exceeded. In applications where the device's ambient temperature is too high, use of forced air and/or heat sinks may be required in order to satisfy the case temperature specifications.



#### Table 5: Temperature Limits

| Parameter                         | Symbol           | Min | Мах | Units | Notes |
|-----------------------------------|------------------|-----|-----|-------|-------|
| Storage temperature               | T <sub>STG</sub> | -55 | 150 | °C    | 1     |
| Operating temperature: commercial | T <sub>C</sub>   | 0   | 85  | °C    | 2, 3  |

Notes: 1. MAX storage case temperature T<sub>STG</sub> is measured in the center of the package, as shown in the figure below. This case temperature limit is allowed to be exceeded briefly during package reflow, as noted in Micron technical note TN-00-15, "Recommended Soldering Parameters."

- 2. MAX operating case temperature  $T_{\rm C}$  is measured in the center of the package, as shown below.
- 3. Device functionality is not guaranteed if the device exceeds maximum  $T_{\rm C}$  during operation.

#### **Figure 4: Example Temperature Test Point Location**



Lmm x Wmm FGBA

#### Table 6: Thermal Impedance

| Die<br>Revision | Package | Substrate | Θ JA (°C/W)<br>Airflow =<br>0m/s | Θ JA (°C/W)<br>Airflow =<br>1m/s | Θ JA (°C/W)<br>Airflow =<br>2m/s | Θ JB (°C/W) | Θ JC (°C/W) | Notes |
|-----------------|---------|-----------|----------------------------------|----------------------------------|----------------------------------|-------------|-------------|-------|
| A               | 63-ball | 2-layer   | 49.4                             | 35.1                             | 29.6                             | 25.7        | 3.2         | 1     |
|                 |         | 4-layer   | 36.2                             | 28.4                             | 24.9                             | 23.9        |             |       |
| C               | 63-ball | 2-layer   | 62.6                             | 45.3                             | 39.2                             | 28.5        | 3.5         | 1     |
|                 |         | 4-layer   | 45.8                             | 36.5                             | 32.9                             | 28.1        |             |       |

Note: 1. Thermal resistance data is based on a number of samples from multiple lots and should be viewed as a typical number.



# **Electrical Specifications – I<sub>CDD</sub> Parameters**

## Table 7: DDR2 I<sub>DD</sub> Specifications and Conditions (Die Revision A)

Notes: 1–8 apply to the entire table

| Parameter/Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Com-<br>bined<br>Symbol | Individual<br>Die Status                                      | Bus<br>Width | -25 | -3E/-3 | -37E | Units |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------|--------------|-----|--------|------|-------|
| <b>Operating one bank active-precharge current</b> : ${}^{t}CK = {}^{t}CK (I_{DD}), {}^{t}RC = {}^{t}RC (I_{DD}), {}^{t}RAS = {}^{t}RAS MIN (I_{DD}); CKE is HIGH, CS# is HIGH between valid commands; address bus inputs are switching; Data bus inputs are switching (inactive die is in I_{DD2P} condition, but with inputs switching)$                                                                                                                                       | I <sub>CDD0</sub>       | I <sub>CDD0</sub> =<br>I <sub>DD0</sub> + 13                  | x4, x8       | 128 | 113    | 103  | mA    |
| <b>Operating one bank active-read-precharge current:</b><br>$I_{OUT} = 0mA$ ; $BL = 4$ , $CL = CL (I_{DD})$ , $AL = 0$ ; ${}^{t}CK = {}^{t}CK (I_{DD})$ ,<br>${}^{t}RC = {}^{t}RC (I_{DD})$ , ${}^{t}RAS = {}^{t}RAS MIN (I_{DD})$ , ${}^{t}RCD = {}^{t}RCD (I_{DD})$ ;<br>CKE is HIGH, CS# is HIGH between valid commands; ad-<br>dress bus inputs are switching; Data pattern is same as<br>$I_{DD4W}$ (inactive die is in $I_{DD2P}$ condition, but with inputs<br>switching) | I <sub>CDD1</sub>       | I <sub>CDD1</sub> =<br>I <sub>DD1</sub> + 13                  | x4, x8       | 178 | 158    | 118  | mA    |
| <b>Precharge power-down current:</b> All banks idle; <sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating                                                                                                                                                                                                                                                                             | I <sub>CDD2P</sub>      | $I_{CDD2P} = I_{DD2P} + I_{DD2P}$                             | x4, x8       | 20  | 20     | 20   | mA    |
| <b>Precharge quiet standby current:</b> All banks idle; <sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); CKE is HIGH, CS# is HIGH; Other control and address bus inputs are stable; Data bus inputs are floating                                                                                                                                                                                                                                                            | I <sub>CDD2Q</sub>      | I <sub>CDD2Q</sub> =<br>I <sub>DD2Q</sub> + I <sub>DD2P</sub> | x4, x8       | 73  | 63     | 53   | mA    |
| <b>Precharge standby current:</b> All banks idle;<br><sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); CKE is HIGH, CS# is HIGH; Other control<br>and address bus inputs are switching; Data bus inputs are<br>switching (inactive die is in I <sub>DD2P</sub> condition, but with in-<br>puts switching)                                                                                                                                                                    | I <sub>CDD2N</sub>      | I <sub>CDD2N</sub> =<br>I <sub>DD2N</sub> + 13                | x4, x8       | 83  | 73     | 63   | mA    |
| <b>Active power-down current:</b> All banks open;<br><sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); CKE is LOW; Other control and address<br>bus inputs are stable; Data bus inputs are floating (individ-                                                                                                                                                                                                                                                                | I <sub>CDD3P</sub>      | Fast PDN ex-<br>it<br>MR[12] = 0                              | x4, x8       | 53  | 48     | 43   | mA    |
| ual die status: $I_{CDD3P} = I_{DD3P} + I_{DD2P}$ )                                                                                                                                                                                                                                                                                                                                                                                                                              |                         | Slow PDN<br>exit<br>MR[12] = 1                                | x4, x8       | 24  | 24     | 24   |       |
| Active power-down current: All banks open;<br><sup>t</sup> CK = <sup>t</sup> CK ( $I_{DD}$ ); CKE is LOW; Other control and address<br>bus inputs are stable; Data bus inputs are floating (individ-<br>ual die status: $I_{CDD3P} = I_{DD3P} + I_{DD2P}$ )                                                                                                                                                                                                                      | I <sub>CDD3N</sub>      | I <sub>CDD3N</sub> =<br>I <sub>DD3N</sub> + 13                | x4, x8       | 78  | 68     | 58   | mA    |
| Active standby current: All banks open; <sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ),<br><sup>t</sup> RAS = <sup>t</sup> RAS MAX (I <sub>DD</sub> ), <sup>t</sup> RP = <sup>t</sup> RP (I <sub>DD</sub> ); CKE is HIGH, CS# is<br>HIGH between valid commands; Other control and ad-<br>dress bus inputs are switching; Data bus inputs are switch-<br>ing (inactive die is in I <sub>DD2P</sub> condition, but with inputs<br>switching)                                | I <sub>CDD4W</sub>      | I <sub>CDD4W</sub> =<br>I <sub>DD4W</sub> + 13                | x4, x8       | 193 | 163    | 143  | mA    |



### Table 7: DDR2 I<sub>DD</sub> Specifications and Conditions (Die Revision A) (Continued)

Notes: 1-8 apply to the entire table

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Com-<br>bined      | Individual                                                 | Bus    |     |        |      |       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------|--------|-----|--------|------|-------|
| Parameter/Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Symbol             | Die Status                                                 | Width  | -25 | -3E/-3 | -37E | Units |
| <b>Operating burst read current:</b> All banks open, continuous burst reads, lout = 0mA; BL = 4, CL = CL ( $I_{DD}$ ), AL = 0;<br><sup>t</sup> CK = <sup>t</sup> CK ( $I_{DD}$ ), <sup>t</sup> RAS = <sup>t</sup> RAS MAX ( $I_{DD}$ ), <sup>t</sup> RP = <sup>t</sup> RP ( $I_{DD}$ ); CKE is HIGH, CS# is HIGH between valid commands; address bus <sub>DD2P</sub> condition, but with inputs switching)                                                                                          | I <sub>CDD4R</sub> | I <sub>CDD4R</sub>                                         | x4, x8 | 203 | 183    | 163  | mA    |
| <b>Burst refresh current:</b> <sup>t</sup> CK = <sup>t</sup> CK ( $I_{DD}$ ); refresh command<br>at every <sup>t</sup> RFC( $I_{DD}$ ) interval; CKE is HIGH, CS# is HIGH be-<br>tween valid commands; Other control and address bus<br>inputs are switching; Data bus inputs are switching (inac-<br>tive die is in $I_{DD2P}$ condition, but with inputs switching)                                                                                                                               | I <sub>CDD5</sub>  | I <sub>CDD5</sub>                                          | x4, x8 | 313 | 293    | 273  | mA    |
| <b>Self refresh current:</b> CK and CK# at 0V; CKE $\leq$ 0.2V; Other control and address bus inputs are floating; Data bus inputs are floating                                                                                                                                                                                                                                                                                                                                                     | I <sub>CDD6</sub>  | I <sub>CDD6</sub> =<br>I <sub>DD6</sub> + I <sub>DD6</sub> | x4, x8 | 20  | 20     | 20   | mA    |
| <b>Operating bank interleave read current:</b> All bank interleaving reads, lout = 0mA; BL = 4, CL = CL ( $I_{DD}$ ), AL = ${}^{t}RCD (I_{DD}) - 1 x {}^{t}CK (I_{DD}); {}^{t}CK = {}^{t}CK (I_{DD}), {}^{t}RC = {}^{t}RC (I_{DD}), {}^{t}RCD = {}^{t}RRD (I_{DD}), {}^{t}RCD = {}^{t}RCD (Idd); CKE is HIGH, CS# is HIGH between valid commands; address bus inputs are stable during deselects; Data bus inputs are switching (inactive die is in I_{DD2P} condition, but with inputs switching)$ | I <sub>CDD7</sub>  | I <sub>CDD7</sub>                                          | x4, x8 | 403 | 353    | 308  | mA    |

Notes: 1.  $I_{CDD}/I_{DD}$  specifications are tested after the device is properly initialized. 0°C  $\leq T_{C} \leq +85$ °C.  $V_{DD} = V_{DDQ} = +1.8V \pm 0.1V$ ;  $V_{DDL} = +1.8V \pm 0.1V$ ;  $V_{REF} = V_{DDQ}/2$ .

- 2. I<sub>CDD</sub>/I<sub>DD</sub> parameters are specified with ODT disabled.
- 3. Data bus consists of DQ, DM, DQS, DQS#, RDQS, and RDQS#. Idd values must be met with all combinations of EMR bits 10 and 11.
- 4. I<sub>CDD</sub>/I<sub>DD</sub>values must be met with all combinations of EMR bits 10 and 11.
- 5. Definitions for I<sub>CDD</sub>/I<sub>DD</sub> conditions:

|    | LOW                                      | $V_{IN(AC)} \le V_{IL(AC)max}$                                                                                                 |
|----|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
|    | HIGH                                     | $V_{IN} \ge V_{IH(AC)min}$                                                                                                     |
|    | Stable                                   | Inputs stable at a HIGH or LOW level                                                                                           |
|    | Floating                                 | Inputs at $V_{REF} = V_{DDQ}/2$                                                                                                |
|    | Switching                                | Inputs changing between HIGH and LOW every other clock cycle (once per two clocks) for address and control signals             |
|    | Switching                                | Inputs changing between HIGH and LOW every other data transfer (once per clock) for DQ signals, not including masks or strobes |
| 6. | I <sub>DD1</sub> , I <sub>DD4R</sub> , a | nd I <sub>DD7</sub> require A12 in EMR1 to be enabled during testing.                                                          |

- 7. I<sub>CDD</sub> values reflect the combined current of both individual die. I<sub>DDx</sub> represents individual die values.
- 8. The following I<sub>DD</sub> values must be derated (I<sub>DD</sub> limits increase) on IT-option or on AT-option devices when operated outside of the range  $0^{\circ}C \le T_{C} \le 85^{\circ}C$ :



## 4Gb: x4, x8 TwinDie DDR2 SDRAM Electrical Specifications – I<sub>CDD</sub> Parameters

When $I_{DD2P}$  and  $I_{DD3P(SLOW)}$  must be derated by 4%;  $I_{DD4R}$  and  $I_{DD5W}$  must be derat- $T_C \leq 0^{\circ}C$ ed by 2%; and  $I_{DD6}$  and  $I_{DD7}$  must be derated by 7%When $I_{DD0}$ ,  $I_{DD1}$ ,  $I_{DD2N}$ ,  $I_{DD2Q}$ ,  $I_{DD3N}$ ,  $I_{DD3P(FAST)}$ ,  $I_{DD4R}$ ,  $I_{DD4W}$ , and  $I_{DD5W}$  must be derated $T_C \geq 85^{\circ}C$ ed by 2%;  $I_{DD2P}$  must be derated by 20%;  $I_{DD3P}$  slow must be derated by

30%; and I<sub>DD6</sub> must be derated by 80% (I<sub>DD6</sub> will increase by this amount if  $T_C < 85^{\circ}C$  and the 2X refresh option is still enabled)

#### Table 8: DDR2 I<sub>DD</sub> Specifications and Conditions (Die Revision C)

Notes: 1–8 apply to the entire table

| Parameter/Condition                                                                                                                                                                                                                                                                                                                                                                                                                                            | Combined<br>Symbol | Individual<br>Die Status                                       | Bus<br>Width | -25 | -3E/-3 | Units |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------|--------------|-----|--------|-------|
| <b>Operating one bank active-precharge current</b> : ${}^{t}CK = {}^{t}CK$<br>( $I_{DD}$ ), ${}^{t}RC = {}^{t}RC$ ( $I_{DD}$ ), ${}^{t}RAS = {}^{t}RAS$ MIN ( $I_{DD}$ ); CKE is HIGH, CS# is<br>HIGH between valid commands; address bus inputs are switch-<br>ing; Data bus inputs are switching (inactive die is in $I_{DD2P}$<br>condition, but with inputs switching)                                                                                     | I <sub>CDD0</sub>  | I <sub>CDD0</sub> =<br>I <sub>DD0</sub> + I <sub>CDD2P</sub>   | x4, x8       | 92  | 87     | mA    |
| <b>Operating one bank active-read-precharge current:</b> $I_{OUT} = 0mA$ ; $BL = 4$ , $CL = CL (I_{DD})$ , $AL = 0$ ; ${}^{t}CK = {}^{t}CK (I_{DD})$ , ${}^{t}RC = {}^{t}RC (I_{DD})$ , ${}^{t}RAS = {}^{t}RAS MIN (I_{DD})$ , ${}^{t}RCD = {}^{t}RCD (I_{DD})$ ; $CKE$ is HIGH, CS# is HIGH between valid commands; address bus inputs are switching; Data pattern is same as $I_{DD4W}$ (inactive die is in $I_{DD2P}$ condition, but with inputs switching) | I <sub>CDD1</sub>  | I <sub>CDD1</sub> =<br>I <sub>DD1</sub> + I <sub>CDD2P</sub>   | x4, x8       | 107 | 102    | mA    |
| <b>Precharge power-down current:</b> All banks idle; <sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); CKE is LOW; Other control and address bus inputs are stable; Data bus inputs are floating                                                                                                                                                                                                                                                           | I <sub>CDD2P</sub> | I <sub>CDD2P</sub> =<br>I <sub>DD2P</sub> + I <sub>DD2P</sub>  | x4, x8       | 24  | 24     | mA    |
| <b>Precharge quiet standby current:</b> All banks idle; ${}^{t}CK = {}^{t}CK$ ( $I_{DD}$ ); CKE is HIGH, CS# is HIGH; Other control and address bus inputs are stable; Data bus inputs are floating                                                                                                                                                                                                                                                            | I <sub>CDD2Q</sub> | I <sub>CDD2Q</sub> =<br>I <sub>DD2Q</sub> + I <sub>DD2P</sub>  | x4, x8       | 47  | 42     | mA    |
| <b>Precharge standby current:</b> All banks idle; ${}^{t}CK = {}^{t}CK (I_{DD})$ ; CKE is HIGH, CS# is HIGH; Other control and address bus inputs are switching; Data bus inputs are switching (inactive die is in $I_{DD2P}$ condition, but with inputs switching)                                                                                                                                                                                            | I <sub>CDD2N</sub> | I <sub>CDD2N</sub> =<br>I <sub>DD2N</sub> + I <sub>CDD2P</sub> | x4, x8       | 52  | 47     | mA    |
| Active power-down current: All banks open;<br><sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); CKE is LOW; Other control and address bus in-                                                                                                                                                                                                                                                                                                              | I <sub>CDD3P</sub> | Fast PDN exit<br>MR[12] = 0                                    | x4, x8       | 42  | 37     | mA    |
| puts are stable; Data bus inputs are floating (individual die<br>status: I <sub>CDD3P</sub> = I <sub>DD3P</sub> + I <sub>DD2P</sub> )                                                                                                                                                                                                                                                                                                                          |                    | Slow PDN exit<br>MR[12] = 1                                    | x4, x8       | 26  | 26     |       |
| Active power-down current: All banks open;<br><sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); CKE is LOW; Other control and address bus in-<br>puts are stable; Data bus inputs are floating (individual die<br>status: I <sub>CDD3P</sub> = I <sub>DD3P</sub> + I <sub>DD2P</sub> )                                                                                                                                                                     | I <sub>CDD3N</sub> | I <sub>CDD3N</sub> =<br>I <sub>DD3N</sub> + I <sub>CDD2P</sub> | x4, x8       | 62  | 57     | mA    |
| Active standby current: All banks open; ${}^{t}CK = {}^{t}CK (I_{DD})$ ,<br>${}^{t}RAS = {}^{t}RAS MAX (I_{DD})$ , ${}^{t}RP = {}^{t}RP (I_{DD})$ ; CKE is HIGH, CS# is<br>HIGH between valid commands; Other control and address<br>bus inputs are switching; Data bus inputs are switching (inac-<br>tive die is in I <sub>DD2P</sub> condition, but with inputs switching)                                                                                  | I <sub>CDD4W</sub> | I <sub>CDD4W</sub> =<br>I <sub>DD4W</sub> + I <sub>CDD2P</sub> | x4, x8       | 162 | 142    | mA    |



## Table 8: DDR2 I<sub>DD</sub> Specifications and Conditions (Die Revision C) (Continued)

Notes: 1-8 apply to the entire table

| Parameter/Condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Combined<br>Symbol | Individual<br>Die Status                                       | Bus<br>Width | -25 | -3E/-3 | Units |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------|--------------|-----|--------|-------|
| <b>Operating burst read current:</b> All banks open, continuous<br>burst reads, lout = 0mA; BL = 4, CL = CL ( $I_{DD}$ ), AL = 0; <sup>t</sup> CK = <sup>t</sup> CK<br>( $I_{DD}$ ), <sup>t</sup> RAS = <sup>t</sup> RAS MAX ( $I_{DD}$ ), <sup>t</sup> RP = <sup>t</sup> RP ( $I_{DD}$ ); CKE is HIGH, CS#<br>is HIGH between valid commands; address bus inputs are<br>switching; Data bus inputs are switching (inactive die is in<br>$I_{DD2P}$ condition, but with inputs switching)                                                   | I <sub>CDD4R</sub> | I <sub>CDD4R</sub> =<br>I <sub>DD4R</sub> + I <sub>CDD2P</sub> | x4, x8       | 162 | 142    | mA    |
| <b>Burst refresh current:</b> <sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); refresh command at<br>every <sup>t</sup> RFC(I <sub>DD</sub> ) interval; CKE is HIGH, CS# is HIGH between val-<br>id commands; Other control and address bus inputs are switch-<br>ing; Data bus inputs are switching (inactive die is in I <sub>DD2P</sub><br>condition, but with inputs switching)                                                                                                                                                    |                    | I <sub>CDD5</sub> =<br>I <sub>DD5</sub> + I <sub>CDD2P</sub>   | x4, x8       | 197 | 177    | mA    |
| <b>Self refresh current:</b> CK and CK# at 0V; CKE $\leq$ 0.2V; Other control and address bus inputs are floating; Data bus inputs are floating                                                                                                                                                                                                                                                                                                                                                                                             | I <sub>CDD6</sub>  | I <sub>CDD6</sub> =<br>I <sub>DD6</sub> + I <sub>DD6</sub>     | x4, x8       | 24  | 24     | mA    |
| <b>Operating bank interleave read current:</b> All bank interleaving reads, lout = 0mA; BL = 4, CL = CL ( $I_{DD}$ ), AL = ${}^{t}RCD$ ( $I_{DD}$ ) - 1 x ${}^{t}CK$ ( $I_{DD}$ ); ${}^{t}CK$ = ${}^{t}CK$ ( $I_{DD}$ ), ${}^{t}RC$ = ${}^{t}RC$ ( $I_{DD}$ ), ${}^{t}RRD$ = ${}^{t}RRD$ ( $I_{DD}$ ), ${}^{t}RCD$ = ${}^{t}RCD$ (Idd); CKE is HIGH, CS# is HIGH between valid commands; address bus inputs are stable during deselects; Data bus inputs are switching (inactive die is in $I_{DD2P}$ condition, but with inputs switching) | I <sub>CDD7</sub>  | I <sub>CDD7</sub> =<br>I <sub>DD7</sub> + I <sub>CDD2P</sub>   | x4, x8       | 262 | 237    | mA    |

Notes: 1.  $I_{CDD}/I_{DD}$  specifications are tested after the device is properly initialized. 0°C  $\leq T_{C} \leq +85$ °C.  $V_{DD} = V_{DDQ} = +1.8V \pm 0.1V$ ;  $V_{DDL} = +1.8V \pm 0.1V$ ;  $V_{REF} = V_{DDQ}/2$ .

- 2. I<sub>CDD</sub>/I<sub>DD</sub> parameters are specified with ODT disabled.
- 3. Data bus consists of DQ, DM, DQS, DQS#, RDQS, and RDQS#. Idd values must be met with all combinations of EMR bits 10 and 11.
- 4. I<sub>CDD</sub>/I<sub>DD</sub>values must be met with all combinations of EMR bits 10 and 11.
- 5. Definitions for I<sub>CDD</sub>/I<sub>DD</sub> conditions:

| LOW                                       | $V_{IN(AC)} \le V_{IL(AC)max}$                                                                                                 |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| HIGH                                      | $V_{IN} \ge V_{IH(AC)min}$                                                                                                     |
| Stable                                    | Inputs stable at a HIGH or LOW level                                                                                           |
| Floating                                  | Inputs at $V_{REF} = V_{DDQ}/2$                                                                                                |
| Switching                                 | Inputs changing between HIGH and LOW every other clock cycle (once per two clocks) for address and control signals             |
| Switching                                 | Inputs changing between HIGH and LOW every other data transfer (once per clock) for DQ signals, not including masks or strobes |
| 6. I <sub>DD1</sub> , I <sub>DD4R</sub> , | and I <sub>DD7</sub> require A12 in EMR1 to be enabled during testing.                                                         |

- 7. I<sub>CDD</sub> values reflect the combined current of both individual die. I<sub>DDx</sub> represents individual die values.
- 8. The following I<sub>DD</sub> values must be derated (I<sub>DD</sub> limits increase) on IT-option or on AT-option devices when operated outside of the range  $0^{\circ}C \le T_C \le 85^{\circ}C$ :



# 4Gb: x4, x8 TwinDie DDR2 SDRAM Electrical Specifications – I<sub>CDD</sub> Parameters

When $I_{DD2P}$  and  $I_{DD3P(SLOW)}$  must be derated by 4%;  $I_{DD4R}$  and  $I_{DD5W}$  must be derat- $T_C \leq 0^{\circ}C$ ed by 2%; and  $I_{DD6}$  and  $I_{DD7}$  must be derated by 7%

ICSUC ed by 2%, and IDD6 and

When $I_{DD0}$ ,  $I_{DD1}$ ,  $I_{DD2N}$ ,  $I_{DD2Q}$ ,  $I_{DD3N}$ ,  $I_{DD3P(FAST)}$ ,  $I_{DD4R}$ ,  $I_{DD4W}$ , and  $I_{DD5W}$  must be derated $T_C \ge 85^{\circ}C$ ed by 2%;  $I_{DD2P}$  must be derated by 20%;  $I_{DD3P}$  slow must be derated by

30%; and I<sub>DD6</sub> must be derated by 80% (I<sub>DD6</sub> will increase by this amount if  $T_C < 85^{\circ}C$  and the 2X refresh option is still enabled)



# **Package Dimensions**

# Figure 5: 63-Ball FBGA (12mm x 14mm) (THM)



Note: 1. All dimensions are in millimeters.



### Figure 6: 63-Ball FBGA (9mm x 11.5mm) (WTR)



Note: 1. All dimensions are in millimeters.

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900

www.micron.com/productsupport Customer Comment Line: 800-932-4992

Micron and the Micron logo are trademarks of Micron Technology, Inc. TwinDie is a trademark of Micron Technology, Inc.

All other trademarks are the property of their respective owners.

This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.