### MC9S08DZ128AD Rev. 1, 7/2011

# MC9S08DZ128 Data Sheet Errata

by: Microcontroller Division

This errata document describes corrections to the *MC9S08DZ128 Data Sheet*, order number MC9S08DZ128. For convenience, the addenda items are grouped by revision. Please check our website at www.freescale.com for the latest updates.

The current version available of the MC9S08DZ128 Data Sheet is Revision 1.

### **Table of Contents**

| Errata for Revision 1 | 2 |
|-----------------------|---|
| Revision History      | 2 |



## 1 Errata for Revision 1

Table 1. MC9S08DZ128 Rev 1 Errata

| Location                                                         | Description                                                                                                    |    |    |                              |                                    |                                 |                |  |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----|----|------------------------------|------------------------------------|---------------------------------|----------------|--|
| Table 2-1, "Pin Availability by<br>Package Pin-Count"/Page<br>34 | Pin assignments for rows numbered 9–15 in table 2-1 required updating. The correct information is shown below. |    |    |                              |                                    |                                 |                |  |
|                                                                  | Pin Number                                                                                                     |    |    | < Lowest Priority> Highest   |                                    |                                 |                |  |
|                                                                  | 100                                                                                                            | 64 | 48 | Pir                          | Port<br>n/Interrupt                | Alt 1                           | Alt 2          |  |
|                                                                  | 9                                                                                                              | 7  | 4  |                              |                                    |                                 | $V_{DD}$       |  |
|                                                                  | 10                                                                                                             | 8  | 5  |                              |                                    |                                 | $V_{SS}$       |  |
|                                                                  | 11                                                                                                             | 9  | 6  | PTG0                         |                                    | EXTAL                           |                |  |
|                                                                  | 12                                                                                                             | 10 | 7  | PTG1                         |                                    | XTAL                            |                |  |
|                                                                  | 13                                                                                                             | 11 | 8  |                              |                                    |                                 | RESET          |  |
|                                                                  | 14                                                                                                             | _  | _  | PTJ2                         | PIJ2                               | TPM3CH2                         |                |  |
|                                                                  | 15                                                                                                             | _  | _  | PTJ3                         | PIJ3                               | ТРМ3СН3                         |                |  |
| 16.4.2.3 Edge-Aligned PWM<br>Mode/Page 373                       |                                                                                                                |    |    | els any value<br>chanism for | es written to TF<br>the modulo reg | MxMODH and/o isters. Writing to | TPMxCnSC cance |  |

## 2 Revision History

Table 2 provides a revision history for this document.

**Table 2. Revision History Table** 

| Rev. Number | Substantive Changes                            | Date of Release |
|-------------|------------------------------------------------|-----------------|
| 0           | Initial release.                               | 10/2010         |
| 1           | Added update to Edge-Aligned PWM Mode section. | 7/2011          |

**Revision History** 

## THIS PAGE INTENTIONALLY LEFT BLANK

Freescale Semiconductor 3

#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150

LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.© Freescale Semiconductor, Inc. 2010. All rights reserved.

MC9S08DZ128AD Rev. 1 7/2011