

### STL110N10F7

# N-channel 100 V, 0.005 Ω typ., 21 A, STripFET™ VII DeepGATE™ Power MOSFET in a PowerFLAT™ 5x6 package

Datasheet — preliminary data

#### **Features**

| Туре        | V <sub>DSS</sub> | R <sub>DS(on)</sub> max             | I <sub>D</sub> | P <sub>TOT</sub> |
|-------------|------------------|-------------------------------------|----------------|------------------|
| STL110N10F7 | 100 V            | 0.006 Ω<br>(V <sub>GS</sub> = 10 V) | 21 A           | 5 W              |

- Ultra low on-resistance
- 100% avalanche tested

### **Applications**

Switching applications

### **Description**

This device is an N-channel Power MOSFET developed using the 7<sup>th</sup> generation of STripFET<sup>TM</sup> DeepGATE<sup>TM</sup> technology, with a new gate structure. The resulting Power MOSFET exhibits the lowest  $R_{DS(on)}$  in all packages.



Figure 1. Internal schematic diagram



Table 1. Device summary

| Order code  | Marking  | Package        | Packaging     |
|-------------|----------|----------------|---------------|
| STL110N10F7 | 110N10F7 | PowerFLAT™ 5x6 | Tape and reel |

STL110N10F7 Contents

# **Contents**

| 1 | Electrical ratings         | 3  |
|---|----------------------------|----|
| 2 | Electrical characteristics | 4  |
| 3 | Test circuits              | 6  |
| 4 | Package mechanical data    | 7  |
| 5 | Revision history           | 10 |

STL110N10F7 Electrical ratings

# 1 Electrical ratings

Table 2. Absolute maximum ratings

| Symbol                             | Parameter                                             | Value      | Unit |
|------------------------------------|-------------------------------------------------------|------------|------|
| V <sub>DS</sub>                    | Drain-source voltage                                  | 100        | V    |
| V <sub>GS</sub>                    | Gate-source voltage                                   | ± 20       | V    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 110        | Α    |
| I <sub>D</sub> <sup>(1)</sup>      | Drain current (continuous) at T <sub>C</sub> = 100 °C | 77         | Α    |
| I <sub>D</sub> <sup>(2)</sup>      | Drain current (continuous) at T <sub>C</sub> = 25 °C  | 21         | Α    |
| I <sub>D</sub> <sup>(2)</sup>      | Drain current (continuous) at T <sub>C</sub> =100 °C  | 15         | Α    |
| I <sub>DM</sub> <sup>(2)(3)</sup>  | Drain current (pulsed)                                | 75         | Α    |
| P <sub>TOT</sub> <sup>(1)</sup>    | Total dissipation at T <sub>pcb</sub> = 25 °C         | 5          | W    |
| T <sub>J</sub><br>T <sub>stg</sub> | Operating junction temperature Storage temperature    | -55 to 175 | °C   |

<sup>1.</sup> This value is rated according to  $R_{\mbox{\scriptsize thj-c.}}$ 

Table 3. Thermal resistance

| Symbol                   | Parameter                        | Value | Unit |
|--------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>    | Thermal resistance junction-case | 1.13  | °C/W |
| R <sub>thj-pcb</sub> (1) | Thermal resistance junction-pcb  | 31    | °C/W |

<sup>1.</sup> When mounted on FR-4 board of 1inch $^2$ , 2oz Cu, t < 10 sec

<sup>2.</sup> This value is rated according to  $R_{thj\text{-pcb.}}$ 

<sup>3.</sup> Pulse width limited by safe operating area.

Electrical characteristics STL110N10F7

# 2 Electrical characteristics

( $T_{CASE}$ =25 °C unless otherwise specified)

Table 4. On/off states

| Symbol               | Parameter                                             | Test conditions                                                            | Min. | Тур.  | Max.     | Unit                     |
|----------------------|-------------------------------------------------------|----------------------------------------------------------------------------|------|-------|----------|--------------------------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage (V <sub>GS</sub> = 0)  | I <sub>D</sub> = 250 μA                                                    | 100  |       |          | ٧                        |
| I <sub>DSS</sub>     | Zero gate voltage drain current (V <sub>GS</sub> = 0) | V <sub>DS</sub> = 100 V<br>V <sub>DS</sub> = 100 V; T <sub>C</sub> =125 °C |      |       | 1<br>100 | μ <b>Α</b><br>μ <b>Α</b> |
| I <sub>GSS</sub>     | Gate body leakage current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ±20 V                                                    |      |       | ±100     | nA                       |
| V <sub>GS(th)</sub>  | Gate threshold voltage                                | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                       | 2    |       | 4        | V                        |
| R <sub>DS(on)</sub>  | Static drain-source on-<br>resistance                 | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10.5 A                            |      | 0.005 | 0.006    | Ω                        |

Table 5. Dynamic

| Symbol                                                   | Parameter                                                         | Test conditions                                               | Min. | Тур.              | Max. | Unit           |
|----------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------|------|-------------------|------|----------------|
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | $V_{DS} = 50 \text{ V, f=1 MHz,} $<br>$V_{GS} = 0$            | -    | 5500<br>950<br>30 | -    | pF<br>pF<br>pF |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>     | Total gate charge<br>Gate-source charge<br>Gate-drain charge      | $V_{DD}$ = 50 V, $I_{D}$ = 21 A<br>$V_{GS}$ =10 V<br>Figure 3 | -    | 60<br>TBD<br>TBD  | 1    | nC             |

Table 6. Switching times

| Symbol              | Parameter           | Test conditions                                 | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|-------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V <sub>DD</sub> =50 V, I <sub>D</sub> = 10.5 A, |      | TBD  |      | ns   |
| t <sub>r</sub>      | Rise time           | $R_{G}$ =4.7 $\Omega$ , $V_{GS}$ = 10 V         | _    | TBD  | _    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | Figure 2                                        |      | TBD  |      | ns   |
| t <sub>f</sub>      | Fall time           | r igure z                                       |      | TBD  |      | ns   |

Table 7. Source drain diode

| Symbol                          | Parameter                     | Test conditions                               | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-----------------------------------------------|------|------|------|------|
| $I_{SD}$                        | Source-drain current          |                                               | -    |      | 21   | Α    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                               | -    |      | 84   | Α    |
| V <sub>SD</sub> <sup>(2)</sup>  | Forward on voltage            | I <sub>SD</sub> = 21 A, V <sub>GS</sub> =0    | -    |      | TBD  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 21 A,                       |      | TBD  |      | ns   |
| $Q_{rr}$                        | Reverse recovery charge       | di/dt = 80 A/μs,                              | -    | TBD  |      | nC   |
| $I_{RRM}$                       | Reverse recovery current      | V <sub>DD</sub> =80 V, T <sub>j</sub> =150 °C |      | TBD  |      | Α    |

<sup>1.</sup> Pulse width limited by safe operating area

<sup>2.</sup> Pulsed: pulse duration=300 $\mu$ s, duty cycle 1.5%

Test circuits STL110N10F7

### 3 Test circuits

Figure 2. Switching times test circuit for resistive load

Figure 3. Gate charge test circuit



Figure 4. Test circuit for inductive load switching and diode recovery times

Figure 5. Unclamped inductive load test circuit



Figure 6. Unclamped inductive waveform

Figure 7. Switching time waveform



# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

Table 8. PowerFLAT™ 5x6 type S-C mechanical data

| D:   |       | mm   |       |
|------|-------|------|-------|
| Dim. | Min.  | Тур. | Max.  |
| А    | 0.80  |      | 1.00  |
| A1   | 0.02  |      | 0.05  |
| A2   |       | 0.25 |       |
| b    | 0.30  |      | 0.50  |
| D    |       | 5.20 |       |
| E    |       | 6.15 |       |
| D2   | 4.11  |      | 4.31  |
| E2   | 3.50  |      | 3.70  |
| е    |       | 1.27 |       |
| e1   |       | 0.65 |       |
| L    | 0.715 |      | 1.015 |
| K    | 1.05  |      | 1.35  |



Figure 8. PowerFLAT™ 5x6 type S-C mechanical data

**577** 



Figure 9. PowerFLAT™ 5x6 recommended footprint (dimensions are in mm)

Revision history STL110N10F7

# 5 Revision history

Table 9. Document revision history

| Date        | Revision | Changes        |
|-------------|----------|----------------|
| 03-Dec-2012 | 1        | First release. |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2012 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

