# **BUV27**

# NPN Silicon Power Transistor

This device is designed for use in switching regulators and motor control.

#### **Features**

- Low Collection Emitter Saturation Voltage
- Fast Switching Speed
- These Devices are Pb-Free and are RoHS Compliant\*

#### **MAXIMUM RATINGS**

| Rating                                                                | Symbol                            | Value       | Unit      |
|-----------------------------------------------------------------------|-----------------------------------|-------------|-----------|
| Collector-Emitter Sustaining Voltage                                  | $V_{CEO}$                         | 120         | Vdc       |
| Collector-Emitter Breakdown Voltage                                   | V <sub>CBO</sub>                  | 240         | Vdc       |
| Emitter-Base Voltage                                                  | V <sub>EBO</sub>                  | 7.0         | Vdc       |
| Collector Current - Continuous                                        | Ic                                | 12          | Adc       |
| Collector Current - Peak (Note 1)                                     | I <sub>CM</sub>                   | 20          | Adc       |
| Base Current                                                          | I <sub>B</sub>                    | 4.0         | Adc       |
| Total Device Dissipation (T <sub>C</sub> = 25°C)<br>Derate above 25°C | P <sub>D</sub>                    | 70<br>0.56  | W<br>W/°C |
| Operating and Storage Temperature                                     | T <sub>J</sub> , T <sub>stg</sub> | - 65 to 150 | °C        |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. Pulse Test: Pulse Width = 5.0 ms, Duty Cycle  $\leq 10\%$ .

#### THERMAL CHARACTERISTICS

| Rating                                                   | Symbol                        | Max          | Unit |
|----------------------------------------------------------|-------------------------------|--------------|------|
| Thermal Resistance, Junction-to-Case Junction-to-Ambient | $R_{	heta JC} \ R_{	heta JA}$ | 1.78<br>62.5 | °C/W |



### ON Semiconductor®

http://onsemi.com

# POWER TRANSISTOR 12 AMPERES 120 VOLTS 70 WATTS

#### **SCHEMATIC**



#### MARKING DIAGRAM





BUV27 = Device Code

A = Assembly Location

Y = Year WW = Work Week G = Pb-Free Package

#### ORDERING INFORMATION

| Device | Package               | Shipping    |
|--------|-----------------------|-------------|
| BUV27G | TO-220AB<br>(Pb-Free) | 50 per Rail |

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **ELECTRICAL CHARACTERISTICS** ( $T_C = 25$ °C unless otherwise noted)

| Symbol                                              | Parameter                                                                      | Test Conditions                                                                                                                                  | Min | Тур                | Max                | Unit           |
|-----------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|--------------------|----------------|
| I <sub>CER</sub>                                    | Collector Cut-off<br>Current (R <sub>BE</sub> = 50 Ω)                          | V <sub>CE</sub> = 240 V, T <sub>C</sub> = 125°C                                                                                                  |     |                    | 3.0                | mA             |
| I <sub>CEX</sub>                                    | Collector Cut-off Current                                                      | V <sub>CE</sub> = 240 V, V <sub>BE</sub> = -1.5 V, T <sub>C</sub> = 125°C                                                                        |     |                    | 1.0                | mA             |
| I <sub>EBO</sub>                                    | Emitter Cut-off Current (I <sub>C</sub> = 0)                                   | V <sub>BE</sub> = 5 V                                                                                                                            |     |                    | 1.0                | mA             |
| V <sub>CEO(sus)</sub>                               | EO(sus) Collector–Emitter Sustaining Voltage I <sub>C</sub> = 0.2 A, L = 25 mH |                                                                                                                                                  | 120 |                    |                    | V              |
| V <sub>EBO</sub>                                    | Emitter-Base Voltage (I <sub>C</sub> = 0)                                      | I <sub>E</sub> = 50 mA                                                                                                                           | 7.0 |                    | 30                 | V              |
| V <sub>CE(sat)</sub><br>(Note 2)                    | Collector-Emitter Saturation Voltage                                           | I <sub>C</sub> = 4 A, I <sub>B</sub> = 0.4 A<br>I <sub>C</sub> = 8 A, I <sub>B</sub> = 0.8 A                                                     |     |                    | 0.7<br>1.5         | V              |
| V <sub>BE(sat)</sub><br>(Note 2)                    | Base-Emitter Saturation Voltage                                                | I <sub>C</sub> = 8 A, I <sub>B</sub> = 0.8 A                                                                                                     |     |                    | 2.0                | V              |
| Resistive L                                         | oad                                                                            |                                                                                                                                                  | 1   | 1                  |                    | ·              |
| t <sub>on</sub><br>t <sub>s</sub><br>t <sub>f</sub> | Turn-on Time<br>Storage Time<br>Fall Time                                      | $V_{CC} = 90 \text{ V}, I_{C} = 8 \text{ A}$ $V_{BE} = -6 \text{ V}, I_{B1} = 0.8 \text{ A}$ $R_{BB} = 3.75 \Omega$                              |     | 0.4<br>0.5<br>0.12 | 0.8<br>1.2<br>0.25 | ms<br>μs<br>μs |
| nductive L                                          | oad                                                                            |                                                                                                                                                  | 1   | 1                  |                    | ·              |
| t <sub>s</sub><br>t <sub>f</sub>                    | Storage Time<br>Fall Time                                                      | $V_{CC}$ = 90 V, $I_{C}$ = 8 A<br>$I_{B1}$ = 0.8 A, $V_{BE}$ = -5 V<br>$L_{B}$ = 1 $\mu$ H                                                       |     | 0.6<br>0.04        |                    | μs             |
| t <sub>s</sub><br>t <sub>f</sub>                    | Storage Time<br>Fall Time                                                      | $V_{CC} = 90 \text{ V}, I_{C} = 8 \text{ A}$ $I_{B1} = 0.8 \text{ A}, V_{BE} = -5 \text{ V}$ $I_{R} = 1 \text{ uH}, T_{1} = 125^{\circ}\text{C}$ |     |                    | 2.0<br>0.15        |                |



Figure 1. Thermal Response



Figure 2. Forward Bias Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C$  –  $V_{CE}$  limits of the transistor that must be observed for reliable operation, i.e., the transistor must not be subjected to greater dissipation then the curves indicate.

The data of Figures 2 is based on  $T_{J(pk)} = 150^{\circ}C$ ;  $T_{C}$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} < 150^{\circ}C$ .  $T_{J(pk)}$  may be calculated from the data in Figure 1. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 3. Power Derating

#### BUV27

#### PACKAGE DIMENSIONS

TO-220 CASE 221A-09 **ISSUE AG** 





#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH.
- DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.

|     | INC   | HES   | MILLIN | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.570 | 0.620 | 14.48  | 15.75  |
| В   | 0.380 | 0.405 | 9.66   | 10.28  |
| С   | 0.160 | 0.190 | 4.07   | 4.82   |
| D   | 0.025 | 0.036 | 0.64   | 0.91   |
| F   | 0.142 | 0.161 | 3.61   | 4.09   |
| G   | 0.095 | 0.105 | 2.42   | 2.66   |
| Н   | 0.110 | 0.161 | 2.80   | 4.10   |
| J   | 0.014 | 0.025 | 0.36   | 0.64   |
| K   | 0.500 | 0.562 | 12.70  | 14.27  |
| L   | 0.045 | 0.060 | 1.15   | 1.52   |
| N   | 0.190 | 0.210 | 4.83   | 5.33   |
| Q   | 0.100 | 0.120 | 2.54   | 3.04   |
| R   | 0.080 | 0.110 | 2.04   | 2.79   |
| S   | 0.045 | 0.055 | 1.15   | 1.39   |
| T   | 0.235 | 0.255 | 5.97   | 6.47   |
| U   | 0.000 | 0.050 | 0.00   | 1.27   |
| ٧   | 0.045 |       | 1.15   |        |
| Z   |       | 0.080 |        | 2.04   |

STYLE 1:

PIN 1. BASE

- COLLECTOR
- **EMITTER** 3.
- COLLECTOR

ON Semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications to be below or other applications. surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative