# Medium-Power Plastic NPN Silicon Transistors

These high-performance plastic devices are designed for driver circuits, switching, and amplifier applications.

#### **Features**

- Low Saturation Voltage
- Excellent Power Dissipation Due to Thermopad™ Construction
- Excellent Safe Operating Area
- Complement to PNP 2N4918, 2N4919, 2N4920
- These Devices are Pb-Free and are RoHS Compliant\*\*

#### **MAXIMUM RATINGS**

| Rating                                                            | Symbol                            | Value          | Unit       |
|-------------------------------------------------------------------|-----------------------------------|----------------|------------|
| Collector–Emitter Voltage<br>2N4921G<br>2N4922G<br>2N4923G        | V <sub>CEO</sub>                  | 40<br>60<br>80 | Vdc        |
| Collector–Emitter Voltage<br>2N4921G<br>2N4922G<br>2N4923G        | V <sub>CB</sub>                   | 40<br>60<br>80 | Vdc        |
| Emitter Base Voltage                                              | V <sub>EB</sub>                   | 5.0            | Vdc        |
| Collector Current – Continuous (Note 1)                           | I <sub>C</sub>                    | 1.0            | Adc        |
| Collector Current – Peak (Note 1)                                 | I <sub>CM</sub>                   | 3.0            | Adc        |
| Base Current - Continuous                                         | Ι <sub>Β</sub>                    | 1.0            | Adc        |
| Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub>                    | 30<br>0.24     | W<br>mW/°C |
| Operating and Storage Junction<br>Temperature Range               | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150    | °C         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

1. The 1.0 A maximum  $I_C$  value is based upon JEDEC current gain requirements. The 3.0 A maximum value is based upon actual current handling capability of the device (see Figures 5 and 6).

## THERMAL CHARACTERISTICS (Note 2)

| Characteristic                       | Symbol          | Max  | Unit |
|--------------------------------------|-----------------|------|------|
| Thermal Resistance, Junction-to-Case | $R_{\theta JC}$ | 4.16 | °C/W |

2. Recommend use of thermal compound for lowest thermal resistance. \*Indicates JEDEC Registered Data.



# ON Semiconductor®

http://onsemi.com

# 1.0 AMPERE GENERAL PURPOSE POWER TRANSISTORS 40-80 VOLTS, 30 WATTS





#### MARKING DIAGRAM



#### **ORDERING INFORMATION**

| Device  | Package             | Shipping        |
|---------|---------------------|-----------------|
| 2N4921G | TO-225<br>(Pb-Free) | 500 Units / Box |
| 2N4922G | TO-225<br>(Pb-Free) | 500 Units / Box |
| 2N4923G | TO-225<br>(Pb-Free) | 500 Units / Box |

<sup>\*\*</sup> For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

# **ELECTRICAL CHARACTERISTICS** ( $T_C = 25^{\circ}C$ unless otherwise noted)

| Characteristic                                                                                                                                                                                                    | Symbol                | Min            | Max               | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|-------------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                                               |                       |                |                   |      |
| Collector–Emitter Sustaining Voltage (Note 3) (I <sub>C</sub> = 0.1 Adc, I <sub>B</sub> = 0) 2N4921G 2N4922G 2N4923G                                                                                              | V <sub>CEO(sus)</sub> | 40<br>60<br>80 | -<br>-<br>-       | Vdc  |
| Collector Cutoff Current $(V_{CE} = 20 \text{ Vdc}, I_B = 0)$<br>2N4921G<br>$(V_{CE} = 30 \text{ Vdc}, I_B = 0)$<br>2N4922G<br>$(V_{CE} = 40 \text{ Vdc}, I_B = 0)$<br>2N4923G                                    | ICEO                  | -<br>-<br>-    | 0.5<br>0.5<br>0.5 | mAdc |
| Collector Cutoff Current ( $V_{CE}$ = Rated $V_{CEO}$ , $V_{EB(off)}$ = 1.5 Vdc) ( $V_{CE}$ = Rated $V_{CEO}$ , $V_{EB(off)}$ = 1.5 Vdc, $T_{C}$ = 125°C                                                          | ICEX                  | -<br>-         | 0.1<br>0.5        | mAdc |
| Collector Cutoff Current $(V_{CB} = Rated V_{CB}, I_E = 0)$                                                                                                                                                       | I <sub>CBO</sub>      | _              | 0.1               | mAdc |
| Emitter Cutoff Current (V <sub>EB</sub> = 5.0 Vdc, I <sub>C</sub> = 0)                                                                                                                                            | I <sub>EBO</sub>      | -              | 1.0               | mAdc |
| ON CHARACTERISTICS                                                                                                                                                                                                | •                     | •              |                   |      |
| DC Current Gain (Note 3) $ \begin{aligned} &(I_C=50 \text{ mAdc, } V_{CE}=1.0 \text{ Vdc}) \\ &(I_C=500 \text{ mAdc, } V_{CE}=1.0 \text{ Vdc}) \\ &(I_C=1.0 \text{ Adc, } V_{CE}=1.0 \text{ Vdc}) \end{aligned} $ | h <sub>FE</sub>       | 40<br>30<br>10 | -<br>150<br>-     | -    |
| Collector–Emitter Saturation Voltage (Note 3) $(I_C = 1.0 \text{ Adc}, I_B = 0.1 \text{ Adc})$                                                                                                                    | V <sub>CE(sat)</sub>  | _              | 0.6               | Vdc  |
| Base–Emitter Saturation Voltage (Note 3) $(I_C = 1.0 \text{ Adc}, I_B = 0.1 \text{ Adc})$                                                                                                                         | V <sub>BE(sat)</sub>  | -              | 1.3               | Vdc  |
| Base–Emitter On Voltage (Note 3) ( $I_C = 1.0 \text{ Adc}$ , $V_{CE} = 1.0 \text{ Vdc}$ )                                                                                                                         | V <sub>BE(on)</sub>   | -              | 1.3               | Vdc  |
| SMALL-SIGNAL CHARACTERISTICS                                                                                                                                                                                      |                       | •              |                   | •    |
| Current–Gain – Bandwidth Product ( $I_C = 250$ mAdc, $V_{CE} = 10$ Vdc, $f = 1.0$ MHz)                                                                                                                            | f <sub>T</sub>        | 3.0            | _                 | MHz  |
| Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 100 kHz)                                                                                                                                 | C <sub>ob</sub>       | -              | 100               | pF   |
| Small–Signal Current Gain ( $I_C = 250$ mAdc, $V_{CE} = 10$ Vdc, $f = 1.0$ kHz)                                                                                                                                   | h <sub>fe</sub>       | 25             | _                 | -    |

<sup>3.</sup> Pulse Test: PW  $\approx$  300  $\mu s,$  Duty Cycle  $\approx$  2.0%.



Figure 1. Power Derating

Safe Area Curves are indicated by Figure 5. All limits are applicable and must be observed.



Figure 2. Switching Time Equivalent Circuit



Figure 3. Turn-On Time



Figure 4. Thermal Response



Figure 5. Active-Region Safe Operating Area

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  operation i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 5 is based on  $T_{J(pk)} = 150^{\circ} C$ ;  $T_{C}$  is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided  $T_{J(pk)} \le 150^{\circ} C$ . At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.



Figure 6. Storage Time



Figure 7. Fall Time



V<sub>CE</sub>, COLLECTOR-EMITTER VOLTAGE (VOLTS) I<sub>C</sub> = 0.1 A 0.25 A 1.0 A 0.5 A 0.8  $T_J = 25^{\circ}C$ 0.6 0.4 0.2 0.2 0.3 0.5 5.0 20 30 50 100 2.0 3.0 200 IB, BASE CURRENT (mA)

Figure 8. Current Gain

Figure 9. Collector Saturation Region





Figure 10. Effects of Base-Emitter Resistance

Figure 11. "On" Voltage





Figure 12. Collector Cut-Off Region

Figure 13. Temperature Coefficients

#### PACKAGE DIMENSIONS

TO-225 CASE 77-09 **ISSUE AB** 



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. NUMBER AND SHAPE OF LUGS OPTIONAL.

|     | MILLIMETERS |       |  |
|-----|-------------|-------|--|
| DIM | MIN         | MAX   |  |
| Α   | 2.40        | 3.00  |  |
| A1  | 1.00        | 1.50  |  |
| b   | 0.60        | 0.90  |  |
| b2  | 0.51        | 0.88  |  |
| С   | 0.39        | 0.63  |  |
| D   | 10.60       | 11.10 |  |
| E   | 7.40        | 7.80  |  |
| е   | 2.04        | 2.54  |  |
| L   | 14.50       | 16.63 |  |
| L1  | 1.27        | 2.54  |  |
| P   | 2.90        | 3.30  |  |
| Q   | 3.80        | 4.20  |  |

#### STYLE 1:

PIN 1 FMITTER

COLLECTOR

BASE

Thermopad is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pddf/Patent—Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications the product could reserve a sixting where the failure of the SCILLC except a sixting where surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

**Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative